1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 1992 Linus Torvalds
7*4882a593Smuzhiyun * Copyright (C) 1994 - 2001, 2003, 07 Ralf Baechle
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/clockchips.h>
10*4882a593Smuzhiyun #include <linux/i8253.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/smp.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/pgtable.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <asm/irq_cpu.h>
20*4882a593Smuzhiyun #include <asm/i8259.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/jazz.h>
23*4882a593Smuzhiyun #include <asm/tlbmisc.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(r4030_lock);
26*4882a593Smuzhiyun
enable_r4030_irq(struct irq_data * d)27*4882a593Smuzhiyun static void enable_r4030_irq(struct irq_data *d)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun unsigned int mask = 1 << (d->irq - JAZZ_IRQ_START);
30*4882a593Smuzhiyun unsigned long flags;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun raw_spin_lock_irqsave(&r4030_lock, flags);
33*4882a593Smuzhiyun mask |= r4030_read_reg16(JAZZ_IO_IRQ_ENABLE);
34*4882a593Smuzhiyun r4030_write_reg16(JAZZ_IO_IRQ_ENABLE, mask);
35*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&r4030_lock, flags);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
disable_r4030_irq(struct irq_data * d)38*4882a593Smuzhiyun void disable_r4030_irq(struct irq_data *d)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun unsigned int mask = ~(1 << (d->irq - JAZZ_IRQ_START));
41*4882a593Smuzhiyun unsigned long flags;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun raw_spin_lock_irqsave(&r4030_lock, flags);
44*4882a593Smuzhiyun mask &= r4030_read_reg16(JAZZ_IO_IRQ_ENABLE);
45*4882a593Smuzhiyun r4030_write_reg16(JAZZ_IO_IRQ_ENABLE, mask);
46*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&r4030_lock, flags);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static struct irq_chip r4030_irq_type = {
50*4882a593Smuzhiyun .name = "R4030",
51*4882a593Smuzhiyun .irq_mask = disable_r4030_irq,
52*4882a593Smuzhiyun .irq_unmask = enable_r4030_irq,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
init_r4030_ints(void)55*4882a593Smuzhiyun void __init init_r4030_ints(void)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun int i;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun for (i = JAZZ_IRQ_START; i <= JAZZ_IRQ_END; i++)
60*4882a593Smuzhiyun irq_set_chip_and_handler(i, &r4030_irq_type, handle_level_irq);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun r4030_write_reg16(JAZZ_IO_IRQ_ENABLE, 0);
63*4882a593Smuzhiyun r4030_read_reg16(JAZZ_IO_IRQ_SOURCE); /* clear pending IRQs */
64*4882a593Smuzhiyun r4030_read_reg32(JAZZ_R4030_INVAL_ADDR); /* clear error bits */
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /*
68*4882a593Smuzhiyun * On systems with i8259-style interrupt controllers we assume for
69*4882a593Smuzhiyun * driver compatibility reasons interrupts 0 - 15 to be the i8259
70*4882a593Smuzhiyun * interrupts even if the hardware uses a different interrupt numbering.
71*4882a593Smuzhiyun */
arch_init_irq(void)72*4882a593Smuzhiyun void __init arch_init_irq(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * this is a hack to get back the still needed wired mapping
76*4882a593Smuzhiyun * killed by init_mm()
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Map 0xe0000000 -> 0x0:800005C0, 0xe0010000 -> 0x1:30000580 */
80*4882a593Smuzhiyun add_wired_entry(0x02000017, 0x03c00017, 0xe0000000, PM_64K);
81*4882a593Smuzhiyun /* Map 0xe2000000 -> 0x0:900005C0, 0xe3010000 -> 0x0:910005C0 */
82*4882a593Smuzhiyun add_wired_entry(0x02400017, 0x02440017, 0xe2000000, PM_16M);
83*4882a593Smuzhiyun /* Map 0xe4000000 -> 0x0:600005C0, 0xe4100000 -> 400005C0 */
84*4882a593Smuzhiyun add_wired_entry(0x01800017, 0x01000017, 0xe4000000, PM_4M);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun init_i8259_irqs(); /* Integrated i8259 */
87*4882a593Smuzhiyun mips_cpu_irq_init();
88*4882a593Smuzhiyun init_r4030_ints();
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun change_c0_status(ST0_IM, IE_IRQ2 | IE_IRQ1);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
plat_irq_dispatch(void)93*4882a593Smuzhiyun asmlinkage void plat_irq_dispatch(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun unsigned int pending = read_c0_cause() & read_c0_status();
96*4882a593Smuzhiyun unsigned int irq;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (pending & IE_IRQ4) {
99*4882a593Smuzhiyun r4030_read_reg32(JAZZ_TIMER_REGISTER);
100*4882a593Smuzhiyun do_IRQ(JAZZ_TIMER_IRQ);
101*4882a593Smuzhiyun } else if (pending & IE_IRQ2) {
102*4882a593Smuzhiyun irq = *(volatile u8 *)JAZZ_EISA_IRQ_ACK;
103*4882a593Smuzhiyun do_IRQ(irq);
104*4882a593Smuzhiyun } else if (pending & IE_IRQ1) {
105*4882a593Smuzhiyun irq = *(volatile u8 *)JAZZ_IO_IRQ_SOURCE >> 2;
106*4882a593Smuzhiyun if (likely(irq > 0))
107*4882a593Smuzhiyun do_IRQ(irq + JAZZ_IRQ_START - 1);
108*4882a593Smuzhiyun else
109*4882a593Smuzhiyun panic("Unimplemented loc_no_irq handler");
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct clock_event_device r4030_clockevent = {
114*4882a593Smuzhiyun .name = "r4030",
115*4882a593Smuzhiyun .features = CLOCK_EVT_FEAT_PERIODIC,
116*4882a593Smuzhiyun .rating = 300,
117*4882a593Smuzhiyun .irq = JAZZ_TIMER_IRQ,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
r4030_timer_interrupt(int irq,void * dev_id)120*4882a593Smuzhiyun static irqreturn_t r4030_timer_interrupt(int irq, void *dev_id)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct clock_event_device *cd = dev_id;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun cd->event_handler(cd);
125*4882a593Smuzhiyun return IRQ_HANDLED;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
plat_time_init(void)128*4882a593Smuzhiyun void __init plat_time_init(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct clock_event_device *cd = &r4030_clockevent;
131*4882a593Smuzhiyun unsigned int cpu = smp_processor_id();
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun BUG_ON(HZ != 100);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun cd->cpumask = cpumask_of(cpu);
136*4882a593Smuzhiyun clockevents_register_device(cd);
137*4882a593Smuzhiyun if (request_irq(JAZZ_TIMER_IRQ, r4030_timer_interrupt, IRQF_TIMER,
138*4882a593Smuzhiyun "R4030 timer", cd))
139*4882a593Smuzhiyun pr_err("Failed to register R4030 timer interrupt\n");
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Set clock to 100Hz.
143*4882a593Smuzhiyun *
144*4882a593Smuzhiyun * The R4030 timer receives an input clock of 1kHz which is divieded by
145*4882a593Smuzhiyun * a programmable 4-bit divider. This makes it fairly inflexible.
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun r4030_write_reg32(JAZZ_TIMER_INTERVAL, 9);
148*4882a593Smuzhiyun setup_pit_timer();
149*4882a593Smuzhiyun }
150