xref: /OK3568_Linux_fs/kernel/arch/mips/include/uapi/asm/kvm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
4*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
5*4882a593Smuzhiyun  * for more details.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
8*4882a593Smuzhiyun  * Copyright (C) 2013 Cavium, Inc.
9*4882a593Smuzhiyun  * Authors: Sanjay Lal <sanjayl@kymasys.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __LINUX_KVM_MIPS_H
13*4882a593Smuzhiyun #define __LINUX_KVM_MIPS_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * KVM MIPS specific structures and definitions.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Some parts derived from the x86 version of this file.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define __KVM_HAVE_READONLY_MEM
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * for KVM_GET_REGS and KVM_SET_REGS
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * If Config[AT] is zero (32-bit CPU), the register contents are
31*4882a593Smuzhiyun  * stored in the lower 32-bits of the struct kvm_regs fields and sign
32*4882a593Smuzhiyun  * extended to 64-bits.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun struct kvm_regs {
35*4882a593Smuzhiyun 	/* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
36*4882a593Smuzhiyun 	__u64 gpr[32];
37*4882a593Smuzhiyun 	__u64 hi;
38*4882a593Smuzhiyun 	__u64 lo;
39*4882a593Smuzhiyun 	__u64 pc;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * for KVM_GET_FPU and KVM_SET_FPU
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun struct kvm_fpu {
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various
51*4882a593Smuzhiyun  * registers.  The id field is broken down as follows:
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  *  bits[63..52] - As per linux/kvm.h
54*4882a593Smuzhiyun  *  bits[51..32] - Must be zero.
55*4882a593Smuzhiyun  *  bits[31..16] - Register set.
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * Register set = 0: GP registers from kvm_regs (see definitions below).
58*4882a593Smuzhiyun  *
59*4882a593Smuzhiyun  * Register set = 1: CP0 registers.
60*4882a593Smuzhiyun  *  bits[15..8]  - COP0 register set.
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  *  COP0 register set = 0: Main CP0 registers.
63*4882a593Smuzhiyun  *   bits[7..3]   - Register 'rd'  index.
64*4882a593Smuzhiyun  *   bits[2..0]   - Register 'sel' index.
65*4882a593Smuzhiyun  *
66*4882a593Smuzhiyun  *  COP0 register set = 1: MAARs.
67*4882a593Smuzhiyun  *   bits[7..0]   - MAAR index.
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * Register set = 2: KVM specific registers (see definitions below).
70*4882a593Smuzhiyun  *
71*4882a593Smuzhiyun  * Register set = 3: FPU / MSA registers (see definitions below).
72*4882a593Smuzhiyun  *
73*4882a593Smuzhiyun  * Other sets registers may be added in the future.  Each set would
74*4882a593Smuzhiyun  * have its own identifier in bits[31..16].
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define KVM_REG_MIPS_GP		(KVM_REG_MIPS | 0x0000000000000000ULL)
78*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0	(KVM_REG_MIPS | 0x0000000000010000ULL)
79*4882a593Smuzhiyun #define KVM_REG_MIPS_KVM	(KVM_REG_MIPS | 0x0000000000020000ULL)
80*4882a593Smuzhiyun #define KVM_REG_MIPS_FPU	(KVM_REG_MIPS | 0x0000000000030000ULL)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun  * KVM_REG_MIPS_GP - General purpose registers from kvm_regs.
85*4882a593Smuzhiyun  */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define KVM_REG_MIPS_R0		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  0)
88*4882a593Smuzhiyun #define KVM_REG_MIPS_R1		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  1)
89*4882a593Smuzhiyun #define KVM_REG_MIPS_R2		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  2)
90*4882a593Smuzhiyun #define KVM_REG_MIPS_R3		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  3)
91*4882a593Smuzhiyun #define KVM_REG_MIPS_R4		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  4)
92*4882a593Smuzhiyun #define KVM_REG_MIPS_R5		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  5)
93*4882a593Smuzhiyun #define KVM_REG_MIPS_R6		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  6)
94*4882a593Smuzhiyun #define KVM_REG_MIPS_R7		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  7)
95*4882a593Smuzhiyun #define KVM_REG_MIPS_R8		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  8)
96*4882a593Smuzhiyun #define KVM_REG_MIPS_R9		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 |  9)
97*4882a593Smuzhiyun #define KVM_REG_MIPS_R10	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10)
98*4882a593Smuzhiyun #define KVM_REG_MIPS_R11	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11)
99*4882a593Smuzhiyun #define KVM_REG_MIPS_R12	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12)
100*4882a593Smuzhiyun #define KVM_REG_MIPS_R13	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13)
101*4882a593Smuzhiyun #define KVM_REG_MIPS_R14	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14)
102*4882a593Smuzhiyun #define KVM_REG_MIPS_R15	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15)
103*4882a593Smuzhiyun #define KVM_REG_MIPS_R16	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16)
104*4882a593Smuzhiyun #define KVM_REG_MIPS_R17	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17)
105*4882a593Smuzhiyun #define KVM_REG_MIPS_R18	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18)
106*4882a593Smuzhiyun #define KVM_REG_MIPS_R19	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19)
107*4882a593Smuzhiyun #define KVM_REG_MIPS_R20	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20)
108*4882a593Smuzhiyun #define KVM_REG_MIPS_R21	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21)
109*4882a593Smuzhiyun #define KVM_REG_MIPS_R22	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22)
110*4882a593Smuzhiyun #define KVM_REG_MIPS_R23	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23)
111*4882a593Smuzhiyun #define KVM_REG_MIPS_R24	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24)
112*4882a593Smuzhiyun #define KVM_REG_MIPS_R25	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25)
113*4882a593Smuzhiyun #define KVM_REG_MIPS_R26	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26)
114*4882a593Smuzhiyun #define KVM_REG_MIPS_R27	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27)
115*4882a593Smuzhiyun #define KVM_REG_MIPS_R28	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28)
116*4882a593Smuzhiyun #define KVM_REG_MIPS_R29	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29)
117*4882a593Smuzhiyun #define KVM_REG_MIPS_R30	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30)
118*4882a593Smuzhiyun #define KVM_REG_MIPS_R31	(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define KVM_REG_MIPS_HI		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32)
121*4882a593Smuzhiyun #define KVM_REG_MIPS_LO		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33)
122*4882a593Smuzhiyun #define KVM_REG_MIPS_PC		(KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * KVM_REG_MIPS_CP0 - Coprocessor 0 registers.
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define KVM_REG_MIPS_MAAR	(KVM_REG_MIPS_CP0 | (1 << 8))
130*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_MAAR(n)	(KVM_REG_MIPS_MAAR | \
131*4882a593Smuzhiyun 					 KVM_REG_SIZE_U64 | (n))
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun  * KVM_REG_MIPS_KVM - KVM specific control registers.
136*4882a593Smuzhiyun  */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * CP0_Count control
140*4882a593Smuzhiyun  * DC:    Set 0: Master disable CP0_Count and set COUNT_RESUME to now
141*4882a593Smuzhiyun  *        Set 1: Master re-enable CP0_Count with unchanged bias, handling timer
142*4882a593Smuzhiyun  *               interrupts since COUNT_RESUME
143*4882a593Smuzhiyun  *        This can be used to freeze the timer to get a consistent snapshot of
144*4882a593Smuzhiyun  *        the CP0_Count and timer interrupt pending state, while also resuming
145*4882a593Smuzhiyun  *        safely without losing time or guest timer interrupts.
146*4882a593Smuzhiyun  * Other: Reserved, do not change.
147*4882a593Smuzhiyun  */
148*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_CTL	    (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0)
149*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_CTL_DC	0x00000001
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun  * CP0_Count resume monotonic nanoseconds
153*4882a593Smuzhiyun  * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master
154*4882a593Smuzhiyun  * disable). Any reads and writes of Count related registers while
155*4882a593Smuzhiyun  * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is
156*4882a593Smuzhiyun  * cleared again (master enable) any timer interrupts since this time will be
157*4882a593Smuzhiyun  * emulated.
158*4882a593Smuzhiyun  * Modifications to times in the future are rejected.
159*4882a593Smuzhiyun  */
160*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_RESUME   (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1)
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun  * CP0_Count rate in Hz
163*4882a593Smuzhiyun  * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without
164*4882a593Smuzhiyun  * discontinuities in CP0_Count.
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun #define KVM_REG_MIPS_COUNT_HZ	    (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun  * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers.
171*4882a593Smuzhiyun  *
172*4882a593Smuzhiyun  *  bits[15..8]  - Register subset (see definitions below).
173*4882a593Smuzhiyun  *  bits[7..5]   - Must be zero.
174*4882a593Smuzhiyun  *  bits[4..0]   - Register number within register subset.
175*4882a593Smuzhiyun  */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define KVM_REG_MIPS_FPR	(KVM_REG_MIPS_FPU | 0x0000000000000000ULL)
178*4882a593Smuzhiyun #define KVM_REG_MIPS_FCR	(KVM_REG_MIPS_FPU | 0x0000000000000100ULL)
179*4882a593Smuzhiyun #define KVM_REG_MIPS_MSACR	(KVM_REG_MIPS_FPU | 0x0000000000000200ULL)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * KVM_REG_MIPS_FPR - Floating point / Vector registers.
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #define KVM_REG_MIPS_FPR_32(n)	(KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32  | (n))
185*4882a593Smuzhiyun #define KVM_REG_MIPS_FPR_64(n)	(KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64  | (n))
186*4882a593Smuzhiyun #define KVM_REG_MIPS_VEC_128(n)	(KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n))
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun  * KVM_REG_MIPS_FCR - Floating point control registers.
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun #define KVM_REG_MIPS_FCR_IR	(KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 |  0)
192*4882a593Smuzhiyun #define KVM_REG_MIPS_FCR_CSR	(KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers.
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun #define KVM_REG_MIPS_MSA_IR	 (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 |  0)
198*4882a593Smuzhiyun #define KVM_REG_MIPS_MSA_CSR	 (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 |  1)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * KVM MIPS specific structures and definitions
203*4882a593Smuzhiyun  *
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun struct kvm_debug_exit_arch {
206*4882a593Smuzhiyun 	__u64 epc;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* for KVM_SET_GUEST_DEBUG */
210*4882a593Smuzhiyun struct kvm_guest_debug_arch {
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* definition of registers in kvm_run */
214*4882a593Smuzhiyun struct kvm_sync_regs {
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* dummy definition */
218*4882a593Smuzhiyun struct kvm_sregs {
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun struct kvm_mips_interrupt {
222*4882a593Smuzhiyun 	/* in */
223*4882a593Smuzhiyun 	__u32 cpu;
224*4882a593Smuzhiyun 	__u32 irq;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #endif /* __LINUX_KVM_MIPS_H */
228