xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/txx9/tx4939.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Definitions for TX4939
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2000-2001,2005-2006 Toshiba Corporation
5*4882a593Smuzhiyun  * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
6*4882a593Smuzhiyun  * terms of the GNU General Public License version 2. This program is
7*4882a593Smuzhiyun  * licensed "as is" without any warranty of any kind, whether express
8*4882a593Smuzhiyun  * or implied.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #ifndef __ASM_TXX9_TX4939_H
11*4882a593Smuzhiyun #define __ASM_TXX9_TX4939_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /* some controllers are compatible with 4927/4938 */
14*4882a593Smuzhiyun #include <asm/txx9/tx4938.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #ifdef CONFIG_64BIT
17*4882a593Smuzhiyun #define TX4939_REG_BASE 0xffffffffff1f0000UL /* == TX4938_REG_BASE */
18*4882a593Smuzhiyun #else
19*4882a593Smuzhiyun #define TX4939_REG_BASE 0xff1f0000UL /* == TX4938_REG_BASE */
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun #define TX4939_REG_SIZE 0x00010000 /* == TX4938_REG_SIZE */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define TX4939_ATA_REG(ch)	(TX4939_REG_BASE + 0x3000 + (ch) * 0x1000)
24*4882a593Smuzhiyun #define TX4939_NDFMC_REG	(TX4939_REG_BASE + 0x5000)
25*4882a593Smuzhiyun #define TX4939_SRAMC_REG	(TX4939_REG_BASE + 0x6000)
26*4882a593Smuzhiyun #define TX4939_CRYPTO_REG	(TX4939_REG_BASE + 0x6800)
27*4882a593Smuzhiyun #define TX4939_PCIC1_REG	(TX4939_REG_BASE + 0x7000)
28*4882a593Smuzhiyun #define TX4939_DDRC_REG		(TX4939_REG_BASE + 0x8000)
29*4882a593Smuzhiyun #define TX4939_EBUSC_REG	(TX4939_REG_BASE + 0x9000)
30*4882a593Smuzhiyun #define TX4939_VPC_REG		(TX4939_REG_BASE + 0xa000)
31*4882a593Smuzhiyun #define TX4939_DMA_REG(ch)	(TX4939_REG_BASE + 0xb000 + (ch) * 0x800)
32*4882a593Smuzhiyun #define TX4939_PCIC_REG		(TX4939_REG_BASE + 0xd000)
33*4882a593Smuzhiyun #define TX4939_CCFG_REG		(TX4939_REG_BASE + 0xe000)
34*4882a593Smuzhiyun #define TX4939_IRC_REG		(TX4939_REG_BASE + 0xe800)
35*4882a593Smuzhiyun #define TX4939_NR_TMR	6	/* 0xf000,0xf100,0xf200,0xfd00,0xfe00,0xff00 */
36*4882a593Smuzhiyun #define TX4939_TMR_REG(ch)	\
37*4882a593Smuzhiyun 	(TX4939_REG_BASE + 0xf000 + ((ch) + ((ch) >= 3) * 10) * 0x100)
38*4882a593Smuzhiyun #define TX4939_NR_SIO	4	/* 0xf300, 0xf400, 0xf380, 0xf480 */
39*4882a593Smuzhiyun #define TX4939_SIO_REG(ch)	\
40*4882a593Smuzhiyun 	(TX4939_REG_BASE + 0xf300 + (((ch) & 1) << 8) + (((ch) & 2) << 6))
41*4882a593Smuzhiyun #define TX4939_ACLC_REG		(TX4939_REG_BASE + 0xf700)
42*4882a593Smuzhiyun #define TX4939_SPI_REG		(TX4939_REG_BASE + 0xf800)
43*4882a593Smuzhiyun #define TX4939_I2C_REG		(TX4939_REG_BASE + 0xf900)
44*4882a593Smuzhiyun #define TX4939_I2S_REG		(TX4939_REG_BASE + 0xfa00)
45*4882a593Smuzhiyun #define TX4939_RTC_REG		(TX4939_REG_BASE + 0xfb00)
46*4882a593Smuzhiyun #define TX4939_CIR_REG		(TX4939_REG_BASE + 0xfc00)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define TX4939_RNG_REG		(TX4939_CRYPTO_REG + 0xb0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct tx4939_le_reg {
51*4882a593Smuzhiyun 	__u32 r;
52*4882a593Smuzhiyun 	__u32 unused;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct tx4939_ddrc_reg {
56*4882a593Smuzhiyun 	struct tx4939_le_reg ctl[47];
57*4882a593Smuzhiyun 	__u64 unused0[17];
58*4882a593Smuzhiyun 	__u64 winen;
59*4882a593Smuzhiyun 	__u64 win[4];
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct tx4939_ccfg_reg {
63*4882a593Smuzhiyun 	__u64 ccfg;
64*4882a593Smuzhiyun 	__u64 crir;
65*4882a593Smuzhiyun 	__u64 pcfg;
66*4882a593Smuzhiyun 	__u64 toea;
67*4882a593Smuzhiyun 	__u64 clkctr;
68*4882a593Smuzhiyun 	__u64 unused0;
69*4882a593Smuzhiyun 	__u64 garbc;
70*4882a593Smuzhiyun 	__u64 unused1[2];
71*4882a593Smuzhiyun 	__u64 ramp;
72*4882a593Smuzhiyun 	__u64 unused2[2];
73*4882a593Smuzhiyun 	__u64 dskwctrl;
74*4882a593Smuzhiyun 	__u64 mclkosc;
75*4882a593Smuzhiyun 	__u64 mclkctl;
76*4882a593Smuzhiyun 	__u64 unused3[17];
77*4882a593Smuzhiyun 	struct {
78*4882a593Smuzhiyun 		__u64 mr;
79*4882a593Smuzhiyun 		__u64 dr;
80*4882a593Smuzhiyun 	} gpio[2];
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct tx4939_irc_reg {
84*4882a593Smuzhiyun 	struct tx4939_le_reg den;
85*4882a593Smuzhiyun 	struct tx4939_le_reg scipb;
86*4882a593Smuzhiyun 	struct tx4939_le_reg dm[2];
87*4882a593Smuzhiyun 	struct tx4939_le_reg lvl[16];
88*4882a593Smuzhiyun 	struct tx4939_le_reg msk;
89*4882a593Smuzhiyun 	struct tx4939_le_reg edc;
90*4882a593Smuzhiyun 	struct tx4939_le_reg pnd0;
91*4882a593Smuzhiyun 	struct tx4939_le_reg cs;
92*4882a593Smuzhiyun 	struct tx4939_le_reg pnd1;
93*4882a593Smuzhiyun 	struct tx4939_le_reg dm2[2];
94*4882a593Smuzhiyun 	struct tx4939_le_reg dbr[2];
95*4882a593Smuzhiyun 	struct tx4939_le_reg dben;
96*4882a593Smuzhiyun 	struct tx4939_le_reg unused0[2];
97*4882a593Smuzhiyun 	struct tx4939_le_reg flag[2];
98*4882a593Smuzhiyun 	struct tx4939_le_reg pol;
99*4882a593Smuzhiyun 	struct tx4939_le_reg cnt;
100*4882a593Smuzhiyun 	struct tx4939_le_reg maskint;
101*4882a593Smuzhiyun 	struct tx4939_le_reg maskext;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct tx4939_crypto_reg {
105*4882a593Smuzhiyun 	struct tx4939_le_reg csr;
106*4882a593Smuzhiyun 	struct tx4939_le_reg idesptr;
107*4882a593Smuzhiyun 	struct tx4939_le_reg cdesptr;
108*4882a593Smuzhiyun 	struct tx4939_le_reg buserr;
109*4882a593Smuzhiyun 	struct tx4939_le_reg cip_tout;
110*4882a593Smuzhiyun 	struct tx4939_le_reg cir;
111*4882a593Smuzhiyun 	union {
112*4882a593Smuzhiyun 		struct {
113*4882a593Smuzhiyun 			struct tx4939_le_reg data[8];
114*4882a593Smuzhiyun 			struct tx4939_le_reg ctrl;
115*4882a593Smuzhiyun 		} gen;
116*4882a593Smuzhiyun 		struct {
117*4882a593Smuzhiyun 			struct {
118*4882a593Smuzhiyun 				struct tx4939_le_reg l;
119*4882a593Smuzhiyun 				struct tx4939_le_reg u;
120*4882a593Smuzhiyun 			} key[3], ini;
121*4882a593Smuzhiyun 			struct tx4939_le_reg ctrl;
122*4882a593Smuzhiyun 		} des;
123*4882a593Smuzhiyun 		struct {
124*4882a593Smuzhiyun 			struct tx4939_le_reg key[4];
125*4882a593Smuzhiyun 			struct tx4939_le_reg ini[4];
126*4882a593Smuzhiyun 			struct tx4939_le_reg ctrl;
127*4882a593Smuzhiyun 		} aes;
128*4882a593Smuzhiyun 		struct {
129*4882a593Smuzhiyun 			struct {
130*4882a593Smuzhiyun 				struct tx4939_le_reg l;
131*4882a593Smuzhiyun 				struct tx4939_le_reg u;
132*4882a593Smuzhiyun 			} cnt;
133*4882a593Smuzhiyun 			struct tx4939_le_reg ini[5];
134*4882a593Smuzhiyun 			struct tx4939_le_reg unused;
135*4882a593Smuzhiyun 			struct tx4939_le_reg ctrl;
136*4882a593Smuzhiyun 		} hash;
137*4882a593Smuzhiyun 	} cdr;
138*4882a593Smuzhiyun 	struct tx4939_le_reg unused0[7];
139*4882a593Smuzhiyun 	struct tx4939_le_reg rcsr;
140*4882a593Smuzhiyun 	struct tx4939_le_reg rpr;
141*4882a593Smuzhiyun 	__u64 rdr;
142*4882a593Smuzhiyun 	__u64 ror[3];
143*4882a593Smuzhiyun 	struct tx4939_le_reg unused1[2];
144*4882a593Smuzhiyun 	struct tx4939_le_reg xorslr;
145*4882a593Smuzhiyun 	struct tx4939_le_reg xorsur;
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun struct tx4939_crypto_desc {
149*4882a593Smuzhiyun 	__u32 src;
150*4882a593Smuzhiyun 	__u32 dst;
151*4882a593Smuzhiyun 	__u32 next;
152*4882a593Smuzhiyun 	__u32 ctrl;
153*4882a593Smuzhiyun 	__u32 index;
154*4882a593Smuzhiyun 	__u32 xor;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun struct tx4939_vpc_reg {
158*4882a593Smuzhiyun 	struct tx4939_le_reg csr;
159*4882a593Smuzhiyun 	struct {
160*4882a593Smuzhiyun 		struct tx4939_le_reg ctrlA;
161*4882a593Smuzhiyun 		struct tx4939_le_reg ctrlB;
162*4882a593Smuzhiyun 		struct tx4939_le_reg idesptr;
163*4882a593Smuzhiyun 		struct tx4939_le_reg cdesptr;
164*4882a593Smuzhiyun 	} port[3];
165*4882a593Smuzhiyun 	struct tx4939_le_reg buserr;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun struct tx4939_vpc_desc {
169*4882a593Smuzhiyun 	__u32 src;
170*4882a593Smuzhiyun 	__u32 next;
171*4882a593Smuzhiyun 	__u32 ctrl1;
172*4882a593Smuzhiyun 	__u32 ctrl2;
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * IRC
177*4882a593Smuzhiyun  */
178*4882a593Smuzhiyun #define TX4939_IR_NONE	0
179*4882a593Smuzhiyun #define TX4939_IR_DDR	1
180*4882a593Smuzhiyun #define TX4939_IR_WTOERR	2
181*4882a593Smuzhiyun #define TX4939_NUM_IR_INT	3
182*4882a593Smuzhiyun #define TX4939_IR_INT(n)	(3 + (n))
183*4882a593Smuzhiyun #define TX4939_NUM_IR_ETH	2
184*4882a593Smuzhiyun #define TX4939_IR_ETH(n)	((n) ? 43 : 6)
185*4882a593Smuzhiyun #define TX4939_IR_VIDEO 7
186*4882a593Smuzhiyun #define TX4939_IR_CIR	8
187*4882a593Smuzhiyun #define TX4939_NUM_IR_SIO	4
188*4882a593Smuzhiyun #define TX4939_IR_SIO(n)	((n) ? 43 + (n) : 9)	/* 9,44-46 */
189*4882a593Smuzhiyun #define TX4939_NUM_IR_DMA	4
190*4882a593Smuzhiyun #define TX4939_IR_DMA(ch, n)	(((ch) ? 22 : 10) + (n)) /* 10-13,22-25 */
191*4882a593Smuzhiyun #define TX4939_IR_IRC	14
192*4882a593Smuzhiyun #define TX4939_IR_PDMAC 15
193*4882a593Smuzhiyun #define TX4939_NUM_IR_TMR	6
194*4882a593Smuzhiyun #define TX4939_IR_TMR(n)	(((n) >= 3 ? 45 : 16) + (n)) /* 16-18,48-50 */
195*4882a593Smuzhiyun #define TX4939_NUM_IR_ATA	2
196*4882a593Smuzhiyun #define TX4939_IR_ATA(n)	(19 + (n))
197*4882a593Smuzhiyun #define TX4939_IR_ACLC	21
198*4882a593Smuzhiyun #define TX4939_IR_CIPHER	26
199*4882a593Smuzhiyun #define TX4939_IR_INTA	27
200*4882a593Smuzhiyun #define TX4939_IR_INTB	28
201*4882a593Smuzhiyun #define TX4939_IR_INTC	29
202*4882a593Smuzhiyun #define TX4939_IR_INTD	30
203*4882a593Smuzhiyun #define TX4939_IR_I2C	33
204*4882a593Smuzhiyun #define TX4939_IR_SPI	34
205*4882a593Smuzhiyun #define TX4939_IR_PCIC	35
206*4882a593Smuzhiyun #define TX4939_IR_PCIC1 36
207*4882a593Smuzhiyun #define TX4939_IR_PCIERR	37
208*4882a593Smuzhiyun #define TX4939_IR_PCIPME	38
209*4882a593Smuzhiyun #define TX4939_IR_NDFMC 39
210*4882a593Smuzhiyun #define TX4939_IR_ACLCPME	40
211*4882a593Smuzhiyun #define TX4939_IR_RTC	41
212*4882a593Smuzhiyun #define TX4939_IR_RND	42
213*4882a593Smuzhiyun #define TX4939_IR_I2S	47
214*4882a593Smuzhiyun #define TX4939_NUM_IR	64
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define TX4939_IRC_INT	2	/* IP[2] in Status register */
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun  * CCFG
220*4882a593Smuzhiyun  */
221*4882a593Smuzhiyun /* CCFG : Chip Configuration */
222*4882a593Smuzhiyun #define TX4939_CCFG_PCIBOOT	0x0000040000000000ULL
223*4882a593Smuzhiyun #define TX4939_CCFG_WDRST	0x0000020000000000ULL
224*4882a593Smuzhiyun #define TX4939_CCFG_WDREXEN	0x0000010000000000ULL
225*4882a593Smuzhiyun #define TX4939_CCFG_BCFG_MASK	0x000000ff00000000ULL
226*4882a593Smuzhiyun #define TX4939_CCFG_GTOT_MASK	0x06000000
227*4882a593Smuzhiyun #define TX4939_CCFG_GTOT_4096	0x06000000
228*4882a593Smuzhiyun #define TX4939_CCFG_GTOT_2048	0x04000000
229*4882a593Smuzhiyun #define TX4939_CCFG_GTOT_1024	0x02000000
230*4882a593Smuzhiyun #define TX4939_CCFG_GTOT_512	0x00000000
231*4882a593Smuzhiyun #define TX4939_CCFG_TINTDIS	0x01000000
232*4882a593Smuzhiyun #define TX4939_CCFG_PCI66	0x00800000
233*4882a593Smuzhiyun #define TX4939_CCFG_PCIMODE	0x00400000
234*4882a593Smuzhiyun #define TX4939_CCFG_SSCG	0x00100000
235*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_MASK 0x000e0000
236*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_8	(0x7 << 17)
237*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_9	(0x0 << 17)
238*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_10	(0x1 << 17)
239*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_11	(0x2 << 17)
240*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_12	(0x3 << 17)
241*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_13	(0x4 << 17)
242*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_14	(0x5 << 17)
243*4882a593Smuzhiyun #define TX4939_CCFG_MULCLK_15	(0x6 << 17)
244*4882a593Smuzhiyun #define TX4939_CCFG_BEOW	0x00010000
245*4882a593Smuzhiyun #define TX4939_CCFG_WR	0x00008000
246*4882a593Smuzhiyun #define TX4939_CCFG_TOE 0x00004000
247*4882a593Smuzhiyun #define TX4939_CCFG_PCIARB	0x00002000
248*4882a593Smuzhiyun #define TX4939_CCFG_YDIVMODE_MASK	0x00001c00
249*4882a593Smuzhiyun #define TX4939_CCFG_YDIVMODE_2	(0x0 << 10)
250*4882a593Smuzhiyun #define TX4939_CCFG_YDIVMODE_3	(0x1 << 10)
251*4882a593Smuzhiyun #define TX4939_CCFG_YDIVMODE_5	(0x6 << 10)
252*4882a593Smuzhiyun #define TX4939_CCFG_YDIVMODE_6	(0x7 << 10)
253*4882a593Smuzhiyun #define TX4939_CCFG_PTSEL	0x00000200
254*4882a593Smuzhiyun #define TX4939_CCFG_BESEL	0x00000100
255*4882a593Smuzhiyun #define TX4939_CCFG_SYSSP_MASK	0x000000c0
256*4882a593Smuzhiyun #define TX4939_CCFG_ACKSEL	0x00000020
257*4882a593Smuzhiyun #define TX4939_CCFG_ROMW	0x00000010
258*4882a593Smuzhiyun #define TX4939_CCFG_ENDIAN	0x00000004
259*4882a593Smuzhiyun #define TX4939_CCFG_ARMODE	0x00000002
260*4882a593Smuzhiyun #define TX4939_CCFG_ACEHOLD	0x00000001
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* PCFG : Pin Configuration */
263*4882a593Smuzhiyun #define TX4939_PCFG_SIO2MODE_MASK	0xc000000000000000ULL
264*4882a593Smuzhiyun #define TX4939_PCFG_SIO2MODE_GPIO	0x8000000000000000ULL
265*4882a593Smuzhiyun #define TX4939_PCFG_SIO2MODE_SIO2	0x4000000000000000ULL
266*4882a593Smuzhiyun #define TX4939_PCFG_SIO2MODE_SIO0	0x0000000000000000ULL
267*4882a593Smuzhiyun #define TX4939_PCFG_SPIMODE	0x2000000000000000ULL
268*4882a593Smuzhiyun #define TX4939_PCFG_I2CMODE	0x1000000000000000ULL
269*4882a593Smuzhiyun #define TX4939_PCFG_I2SMODE_MASK	0x0c00000000000000ULL
270*4882a593Smuzhiyun #define TX4939_PCFG_I2SMODE_GPIO	0x0c00000000000000ULL
271*4882a593Smuzhiyun #define TX4939_PCFG_I2SMODE_I2S 0x0800000000000000ULL
272*4882a593Smuzhiyun #define TX4939_PCFG_I2SMODE_I2S_ALT	0x0400000000000000ULL
273*4882a593Smuzhiyun #define TX4939_PCFG_I2SMODE_ACLC	0x0000000000000000ULL
274*4882a593Smuzhiyun #define TX4939_PCFG_SIO3MODE	0x0200000000000000ULL
275*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL3	0x0004000000000000ULL
276*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL3_SIO0	0x0004000000000000ULL
277*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL3_NDFC	0x0000000000000000ULL
278*4882a593Smuzhiyun #define TX4939_PCFG_VSSMODE	0x0000200000000000ULL
279*4882a593Smuzhiyun #define TX4939_PCFG_VPSMODE	0x0000100000000000ULL
280*4882a593Smuzhiyun #define TX4939_PCFG_ET1MODE	0x0000080000000000ULL
281*4882a593Smuzhiyun #define TX4939_PCFG_ET0MODE	0x0000040000000000ULL
282*4882a593Smuzhiyun #define TX4939_PCFG_ATA1MODE	0x0000020000000000ULL
283*4882a593Smuzhiyun #define TX4939_PCFG_ATA0MODE	0x0000010000000000ULL
284*4882a593Smuzhiyun #define TX4939_PCFG_BP_PLL	0x0000000100000000ULL
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define TX4939_PCFG_SYSCLKEN	0x08000000
287*4882a593Smuzhiyun #define TX4939_PCFG_PCICLKEN_ALL	0x000f0000
288*4882a593Smuzhiyun #define TX4939_PCFG_PCICLKEN(ch)	(0x00010000<<(ch))
289*4882a593Smuzhiyun #define TX4939_PCFG_SPEED1	0x00002000
290*4882a593Smuzhiyun #define TX4939_PCFG_SPEED0	0x00001000
291*4882a593Smuzhiyun #define TX4939_PCFG_ITMODE	0x00000300
292*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL_ALL	(0x00000007 | TX4939_PCFG_DMASEL3)
293*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL2	0x00000004
294*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL2_DRQ2	0x00000000
295*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL2_SIO0	0x00000004
296*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL1	0x00000002
297*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL1_DRQ1	0x00000000
298*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL0	0x00000001
299*4882a593Smuzhiyun #define TX4939_PCFG_DMASEL0_DRQ0	0x00000000
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* CLKCTR : Clock Control */
302*4882a593Smuzhiyun #define TX4939_CLKCTR_IOSCKD	0x8000000000000000ULL
303*4882a593Smuzhiyun #define TX4939_CLKCTR_SYSCKD	0x4000000000000000ULL
304*4882a593Smuzhiyun #define TX4939_CLKCTR_TM5CKD	0x2000000000000000ULL
305*4882a593Smuzhiyun #define TX4939_CLKCTR_TM4CKD	0x1000000000000000ULL
306*4882a593Smuzhiyun #define TX4939_CLKCTR_TM3CKD	0x0800000000000000ULL
307*4882a593Smuzhiyun #define TX4939_CLKCTR_CIRCKD	0x0400000000000000ULL
308*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO3CKD	0x0200000000000000ULL
309*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO2CKD	0x0100000000000000ULL
310*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO1CKD	0x0080000000000000ULL
311*4882a593Smuzhiyun #define TX4939_CLKCTR_VPCCKD	0x0040000000000000ULL
312*4882a593Smuzhiyun #define TX4939_CLKCTR_EPCICKD	0x0020000000000000ULL
313*4882a593Smuzhiyun #define TX4939_CLKCTR_ETH1CKD	0x0008000000000000ULL
314*4882a593Smuzhiyun #define TX4939_CLKCTR_ATA1CKD	0x0004000000000000ULL
315*4882a593Smuzhiyun #define TX4939_CLKCTR_BROMCKD	0x0002000000000000ULL
316*4882a593Smuzhiyun #define TX4939_CLKCTR_NDCCKD	0x0001000000000000ULL
317*4882a593Smuzhiyun #define TX4939_CLKCTR_I2CCKD	0x0000800000000000ULL
318*4882a593Smuzhiyun #define TX4939_CLKCTR_ETH0CKD	0x0000400000000000ULL
319*4882a593Smuzhiyun #define TX4939_CLKCTR_SPICKD	0x0000200000000000ULL
320*4882a593Smuzhiyun #define TX4939_CLKCTR_SRAMCKD	0x0000100000000000ULL
321*4882a593Smuzhiyun #define TX4939_CLKCTR_PCI1CKD	0x0000080000000000ULL
322*4882a593Smuzhiyun #define TX4939_CLKCTR_DMA1CKD	0x0000040000000000ULL
323*4882a593Smuzhiyun #define TX4939_CLKCTR_ACLCKD	0x0000020000000000ULL
324*4882a593Smuzhiyun #define TX4939_CLKCTR_ATA0CKD	0x0000010000000000ULL
325*4882a593Smuzhiyun #define TX4939_CLKCTR_DMA0CKD	0x0000008000000000ULL
326*4882a593Smuzhiyun #define TX4939_CLKCTR_PCICCKD	0x0000004000000000ULL
327*4882a593Smuzhiyun #define TX4939_CLKCTR_I2SCKD	0x0000002000000000ULL
328*4882a593Smuzhiyun #define TX4939_CLKCTR_TM0CKD	0x0000001000000000ULL
329*4882a593Smuzhiyun #define TX4939_CLKCTR_TM1CKD	0x0000000800000000ULL
330*4882a593Smuzhiyun #define TX4939_CLKCTR_TM2CKD	0x0000000400000000ULL
331*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO0CKD	0x0000000200000000ULL
332*4882a593Smuzhiyun #define TX4939_CLKCTR_CYPCKD	0x0000000100000000ULL
333*4882a593Smuzhiyun #define TX4939_CLKCTR_IOSRST	0x80000000
334*4882a593Smuzhiyun #define TX4939_CLKCTR_SYSRST	0x40000000
335*4882a593Smuzhiyun #define TX4939_CLKCTR_TM5RST	0x20000000
336*4882a593Smuzhiyun #define TX4939_CLKCTR_TM4RST	0x10000000
337*4882a593Smuzhiyun #define TX4939_CLKCTR_TM3RST	0x08000000
338*4882a593Smuzhiyun #define TX4939_CLKCTR_CIRRST	0x04000000
339*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO3RST	0x02000000
340*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO2RST	0x01000000
341*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO1RST	0x00800000
342*4882a593Smuzhiyun #define TX4939_CLKCTR_VPCRST	0x00400000
343*4882a593Smuzhiyun #define TX4939_CLKCTR_EPCIRST	0x00200000
344*4882a593Smuzhiyun #define TX4939_CLKCTR_ETH1RST	0x00080000
345*4882a593Smuzhiyun #define TX4939_CLKCTR_ATA1RST	0x00040000
346*4882a593Smuzhiyun #define TX4939_CLKCTR_BROMRST	0x00020000
347*4882a593Smuzhiyun #define TX4939_CLKCTR_NDCRST	0x00010000
348*4882a593Smuzhiyun #define TX4939_CLKCTR_I2CRST	0x00008000
349*4882a593Smuzhiyun #define TX4939_CLKCTR_ETH0RST	0x00004000
350*4882a593Smuzhiyun #define TX4939_CLKCTR_SPIRST	0x00002000
351*4882a593Smuzhiyun #define TX4939_CLKCTR_SRAMRST	0x00001000
352*4882a593Smuzhiyun #define TX4939_CLKCTR_PCI1RST	0x00000800
353*4882a593Smuzhiyun #define TX4939_CLKCTR_DMA1RST	0x00000400
354*4882a593Smuzhiyun #define TX4939_CLKCTR_ACLRST	0x00000200
355*4882a593Smuzhiyun #define TX4939_CLKCTR_ATA0RST	0x00000100
356*4882a593Smuzhiyun #define TX4939_CLKCTR_DMA0RST	0x00000080
357*4882a593Smuzhiyun #define TX4939_CLKCTR_PCICRST	0x00000040
358*4882a593Smuzhiyun #define TX4939_CLKCTR_I2SRST	0x00000020
359*4882a593Smuzhiyun #define TX4939_CLKCTR_TM0RST	0x00000010
360*4882a593Smuzhiyun #define TX4939_CLKCTR_TM1RST	0x00000008
361*4882a593Smuzhiyun #define TX4939_CLKCTR_TM2RST	0x00000004
362*4882a593Smuzhiyun #define TX4939_CLKCTR_SIO0RST	0x00000002
363*4882a593Smuzhiyun #define TX4939_CLKCTR_CYPRST	0x00000001
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun  * CRYPTO
367*4882a593Smuzhiyun  */
368*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_SAESO 0x08000000
369*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_SAESI 0x04000000
370*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_SDESO 0x02000000
371*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_SDESI 0x01000000
372*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_INDXBST_MASK	0x00700000
373*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_INDXBST(n)	((n) << 20)
374*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_TOINT 0x00080000
375*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_DCINT 0x00040000
376*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_GBINT 0x00010000
377*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_INDXAST_MASK	0x0000e000
378*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_INDXAST(n)	((n) << 13)
379*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CSWAP_MASK	0x00001800
380*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CSWAP_NONE	0x00000000
381*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CSWAP_IN	0x00000800
382*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CSWAP_OUT	0x00001000
383*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CSWAP_BOTH	0x00001800
384*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CDIV_MASK	0x00000600
385*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CDIV_DIV2	0x00000000
386*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CDIV_DIV1	0x00000200
387*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CDIV_DIV2ALT	0x00000400
388*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_CDIV_DIV1ALT	0x00000600
389*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_PDINT_MASK	0x000000c0
390*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_PDINT_ALL	0x00000000
391*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_PDINT_END	0x00000040
392*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_PDINT_NEXT	0x00000080
393*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_PDINT_NONE	0x000000c0
394*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_GINTE 0x00000008
395*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_RSTD	0x00000004
396*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_RSTC	0x00000002
397*4882a593Smuzhiyun #define TX4939_CRYPTO_CSR_ENCR	0x00000001
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /* bits for tx4939_crypto_reg.cdr.gen.ctrl */
400*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_ENGINE_MASK	0x00000003
401*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_ENGINE_DES	0x00000000
402*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_ENGINE_AES	0x00000001
403*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_ENGINE_MD5	0x00000002
404*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_ENGINE_SHA1	0x00000003
405*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_TDMS	0x00000010
406*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_CMS	0x00000020
407*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_DMS	0x00000040
408*4882a593Smuzhiyun #define TX4939_CRYPTO_CTX_UPDATE	0x00000080
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /* bits for tx4939_crypto_desc.ctrl */
411*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_OB_CNT_MASK	0xffe00000
412*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_OB_CNT(cnt)	((cnt) << 21)
413*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_IB_CNT_MASK	0x001ffc00
414*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_IB_CNT(cnt)	((cnt) << 10)
415*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_START	0x00000200
416*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_END	0x00000100
417*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_XOR	0x00000010
418*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_LAST 0x00000008
419*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_ERR_MASK	0x00000006
420*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_ERR_NONE	0x00000000
421*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_ERR_TOUT	0x00000002
422*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_ERR_DIGEST	0x00000004
423*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_OWN	0x00000001
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* bits for tx4939_crypto_desc.index */
426*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_HASH_IDX_MASK	0x00000070
427*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_HASH_IDX(idx)	((idx) << 4)
428*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_ENCRYPT_IDX_MASK	0x00000007
429*4882a593Smuzhiyun #define TX4939_CRYPTO_DESC_ENCRYPT_IDX(idx)	((idx) << 0)
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun #define TX4939_CRYPTO_NR_SET	6
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #define TX4939_CRYPTO_RCSR_INTE 0x00000008
434*4882a593Smuzhiyun #define TX4939_CRYPTO_RCSR_RST	0x00000004
435*4882a593Smuzhiyun #define TX4939_CRYPTO_RCSR_FIN	0x00000002
436*4882a593Smuzhiyun #define TX4939_CRYPTO_RCSR_ST	0x00000001
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun  * VPC
440*4882a593Smuzhiyun  */
441*4882a593Smuzhiyun #define TX4939_VPC_CSR_GBINT	0x00010000
442*4882a593Smuzhiyun #define TX4939_VPC_CSR_SWAPO	0x00000020
443*4882a593Smuzhiyun #define TX4939_VPC_CSR_SWAPI	0x00000010
444*4882a593Smuzhiyun #define TX4939_VPC_CSR_GINTE	0x00000008
445*4882a593Smuzhiyun #define TX4939_VPC_CSR_RSTD	0x00000004
446*4882a593Smuzhiyun #define TX4939_VPC_CSR_RSTVPC	0x00000002
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_VDPSN	0x00000200
449*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_PBUSY	0x00000100
450*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_DCINT	0x00000080
451*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_UOINT	0x00000040
452*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_PDINT_MASK	0x00000030
453*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_PDINT_ALL	0x00000000
454*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_PDINT_NEXT	0x00000010
455*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_PDINT_NONE	0x00000030
456*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_VDVLDP 0x00000008
457*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_VDMODE 0x00000004
458*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_VDFOR	0x00000002
459*4882a593Smuzhiyun #define TX4939_VPC_CTRLA_ENVPC	0x00000001
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /* bits for tx4939_vpc_desc.ctrl1 */
462*4882a593Smuzhiyun #define TX4939_VPC_DESC_CTRL1_ERR_MASK	0x00000006
463*4882a593Smuzhiyun #define TX4939_VPC_DESC_CTRL1_OWN	0x00000001
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun #define tx4939_ddrcptr	((struct tx4939_ddrc_reg __iomem *)TX4939_DDRC_REG)
466*4882a593Smuzhiyun #define tx4939_ebuscptr		tx4938_ebuscptr
467*4882a593Smuzhiyun #define tx4939_ircptr \
468*4882a593Smuzhiyun 		((struct tx4939_irc_reg __iomem *)TX4939_IRC_REG)
469*4882a593Smuzhiyun #define tx4939_pcicptr		tx4938_pcicptr
470*4882a593Smuzhiyun #define tx4939_pcic1ptr		tx4938_pcic1ptr
471*4882a593Smuzhiyun #define tx4939_ccfgptr \
472*4882a593Smuzhiyun 		((struct tx4939_ccfg_reg __iomem *)TX4939_CCFG_REG)
473*4882a593Smuzhiyun #define tx4939_sramcptr		tx4938_sramcptr
474*4882a593Smuzhiyun #define tx4939_cryptoptr \
475*4882a593Smuzhiyun 		((struct tx4939_crypto_reg __iomem *)TX4939_CRYPTO_REG)
476*4882a593Smuzhiyun #define tx4939_vpcptr	((struct tx4939_vpc_reg __iomem *)TX4939_VPC_REG)
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun #define TX4939_REV_MAJ_MIN()	\
479*4882a593Smuzhiyun 	((__u32)__raw_readq(&tx4939_ccfgptr->crir) & 0x00ff)
480*4882a593Smuzhiyun #define TX4939_REV_PCODE()	\
481*4882a593Smuzhiyun 	((__u32)__raw_readq(&tx4939_ccfgptr->crir) >> 16)
482*4882a593Smuzhiyun #define TX4939_CCFG_BCFG()	\
483*4882a593Smuzhiyun 	((__u32)((__raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_BCFG_MASK) \
484*4882a593Smuzhiyun 		 >> 32))
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #define tx4939_ccfg_clear(bits) tx4938_ccfg_clear(bits)
487*4882a593Smuzhiyun #define tx4939_ccfg_set(bits)	tx4938_ccfg_set(bits)
488*4882a593Smuzhiyun #define tx4939_ccfg_change(change, new) tx4938_ccfg_change(change, new)
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun #define TX4939_EBUSC_CR(ch)	TX4927_EBUSC_CR(ch)
491*4882a593Smuzhiyun #define TX4939_EBUSC_BA(ch)	TX4927_EBUSC_BA(ch)
492*4882a593Smuzhiyun #define TX4939_EBUSC_SIZE(ch)	TX4927_EBUSC_SIZE(ch)
493*4882a593Smuzhiyun #define TX4939_EBUSC_WIDTH(ch)	\
494*4882a593Smuzhiyun 	(16 >> ((__u32)(TX4939_EBUSC_CR(ch) >> 20) & 0x1))
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /* SCLK0 = MSTCLK * 429/19 * 16/245 / 2	 (14.745MHz for MST 20MHz) */
497*4882a593Smuzhiyun #define TX4939_SCLK0(mst)	\
498*4882a593Smuzhiyun 	((((mst) + 245/2) / 245UL * 429 * 16 + 19) / 19 / 2)
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun void tx4939_wdt_init(void);
501*4882a593Smuzhiyun void tx4939_setup(void);
502*4882a593Smuzhiyun void tx4939_time_init(unsigned int tmrnr);
503*4882a593Smuzhiyun void tx4939_sio_init(unsigned int sclk, unsigned int cts_mask);
504*4882a593Smuzhiyun void tx4939_spi_init(int busid);
505*4882a593Smuzhiyun void tx4939_ethaddr_init(unsigned char *addr0, unsigned char *addr1);
506*4882a593Smuzhiyun int tx4939_report_pciclk(void);
507*4882a593Smuzhiyun void tx4939_report_pci1clk(void);
508*4882a593Smuzhiyun struct pci_dev;
509*4882a593Smuzhiyun int tx4939_pcic1_map_irq(const struct pci_dev *dev, u8 slot);
510*4882a593Smuzhiyun int tx4939_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
511*4882a593Smuzhiyun void tx4939_setup_pcierr_irq(void);
512*4882a593Smuzhiyun void tx4939_irq_init(void);
513*4882a593Smuzhiyun int tx4939_irq(void);
514*4882a593Smuzhiyun void tx4939_mtd_init(int ch);
515*4882a593Smuzhiyun void tx4939_ata_init(void);
516*4882a593Smuzhiyun void tx4939_rtc_init(void);
517*4882a593Smuzhiyun void tx4939_ndfmc_init(unsigned int hold, unsigned int spw,
518*4882a593Smuzhiyun 		       unsigned char ch_mask, unsigned char wide_mask);
519*4882a593Smuzhiyun void tx4939_dmac_init(int memcpy_chan0, int memcpy_chan1);
520*4882a593Smuzhiyun void tx4939_aclc_init(void);
521*4882a593Smuzhiyun void tx4939_sramc_init(void);
522*4882a593Smuzhiyun void tx4939_rng_init(void);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun #endif /* __ASM_TXX9_TX4939_H */
525