xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/txx9/tx4938.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Definitions for TX4937/TX4938
3*4882a593Smuzhiyun  * Copyright (C) 2000-2001 Toshiba Corporation
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
6*4882a593Smuzhiyun  * terms of the GNU General Public License version 2. This program is
7*4882a593Smuzhiyun  * licensed "as is" without any warranty of any kind, whether express
8*4882a593Smuzhiyun  * or implied.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #ifndef __ASM_TXX9_TX4938_H
13*4882a593Smuzhiyun #define __ASM_TXX9_TX4938_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* some controllers are compatible with 4927 */
16*4882a593Smuzhiyun #include <asm/txx9/tx4927.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #ifdef CONFIG_64BIT
19*4882a593Smuzhiyun #define TX4938_REG_BASE 0xffffffffff1f0000UL /* == TX4937_REG_BASE */
20*4882a593Smuzhiyun #else
21*4882a593Smuzhiyun #define TX4938_REG_BASE 0xff1f0000UL /* == TX4937_REG_BASE */
22*4882a593Smuzhiyun #endif
23*4882a593Smuzhiyun #define TX4938_REG_SIZE 0x00010000 /* == TX4937_REG_SIZE */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* NDFMC, SRAMC, PCIC1, SPIC: TX4938 only */
26*4882a593Smuzhiyun #define TX4938_NDFMC_REG	(TX4938_REG_BASE + 0x5000)
27*4882a593Smuzhiyun #define TX4938_SRAMC_REG	(TX4938_REG_BASE + 0x6000)
28*4882a593Smuzhiyun #define TX4938_PCIC1_REG	(TX4938_REG_BASE + 0x7000)
29*4882a593Smuzhiyun #define TX4938_SDRAMC_REG	(TX4938_REG_BASE + 0x8000)
30*4882a593Smuzhiyun #define TX4938_EBUSC_REG	(TX4938_REG_BASE + 0x9000)
31*4882a593Smuzhiyun #define TX4938_DMA_REG(ch)	(TX4938_REG_BASE + 0xb000 + (ch) * 0x800)
32*4882a593Smuzhiyun #define TX4938_PCIC_REG		(TX4938_REG_BASE + 0xd000)
33*4882a593Smuzhiyun #define TX4938_CCFG_REG		(TX4938_REG_BASE + 0xe000)
34*4882a593Smuzhiyun #define TX4938_NR_TMR	3
35*4882a593Smuzhiyun #define TX4938_TMR_REG(ch)	((TX4938_REG_BASE + 0xf000) + (ch) * 0x100)
36*4882a593Smuzhiyun #define TX4938_NR_SIO	2
37*4882a593Smuzhiyun #define TX4938_SIO_REG(ch)	((TX4938_REG_BASE + 0xf300) + (ch) * 0x100)
38*4882a593Smuzhiyun #define TX4938_PIO_REG		(TX4938_REG_BASE + 0xf500)
39*4882a593Smuzhiyun #define TX4938_IRC_REG		(TX4938_REG_BASE + 0xf600)
40*4882a593Smuzhiyun #define TX4938_ACLC_REG		(TX4938_REG_BASE + 0xf700)
41*4882a593Smuzhiyun #define TX4938_SPI_REG		(TX4938_REG_BASE + 0xf800)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun struct tx4938_sramc_reg {
44*4882a593Smuzhiyun 	u64 cr;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct tx4938_ccfg_reg {
48*4882a593Smuzhiyun 	u64 ccfg;
49*4882a593Smuzhiyun 	u64 crir;
50*4882a593Smuzhiyun 	u64 pcfg;
51*4882a593Smuzhiyun 	u64 toea;
52*4882a593Smuzhiyun 	u64 clkctr;
53*4882a593Smuzhiyun 	u64 unused0;
54*4882a593Smuzhiyun 	u64 garbc;
55*4882a593Smuzhiyun 	u64 unused1;
56*4882a593Smuzhiyun 	u64 unused2;
57*4882a593Smuzhiyun 	u64 ramp;
58*4882a593Smuzhiyun 	u64 unused3;
59*4882a593Smuzhiyun 	u64 jmpadr;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * IRC
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define TX4938_IR_ECCERR	0
67*4882a593Smuzhiyun #define TX4938_IR_WTOERR	1
68*4882a593Smuzhiyun #define TX4938_NUM_IR_INT	6
69*4882a593Smuzhiyun #define TX4938_IR_INT(n)	(2 + (n))
70*4882a593Smuzhiyun #define TX4938_NUM_IR_SIO	2
71*4882a593Smuzhiyun #define TX4938_IR_SIO(n)	(8 + (n))
72*4882a593Smuzhiyun #define TX4938_NUM_IR_DMA	4
73*4882a593Smuzhiyun #define TX4938_IR_DMA(ch, n)	((ch ? 27 : 10) + (n)) /* 10-13, 27-30 */
74*4882a593Smuzhiyun #define TX4938_IR_PIO	14
75*4882a593Smuzhiyun #define TX4938_IR_PDMAC 15
76*4882a593Smuzhiyun #define TX4938_IR_PCIC	16
77*4882a593Smuzhiyun #define TX4938_NUM_IR_TMR	3
78*4882a593Smuzhiyun #define TX4938_IR_TMR(n)	(17 + (n))
79*4882a593Smuzhiyun #define TX4938_IR_NDFMC 21
80*4882a593Smuzhiyun #define TX4938_IR_PCIERR	22
81*4882a593Smuzhiyun #define TX4938_IR_PCIPME	23
82*4882a593Smuzhiyun #define TX4938_IR_ACLC	24
83*4882a593Smuzhiyun #define TX4938_IR_ACLCPME	25
84*4882a593Smuzhiyun #define TX4938_IR_PCIC1 26
85*4882a593Smuzhiyun #define TX4938_IR_SPI	31
86*4882a593Smuzhiyun #define TX4938_NUM_IR	32
87*4882a593Smuzhiyun /* multiplex */
88*4882a593Smuzhiyun #define TX4938_IR_ETH0	TX4938_IR_INT(4)
89*4882a593Smuzhiyun #define TX4938_IR_ETH1	TX4938_IR_INT(3)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define TX4938_IRC_INT	2	/* IP[2] in Status register */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define TX4938_NUM_PIO	16
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * CCFG
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun /* CCFG : Chip Configuration */
99*4882a593Smuzhiyun #define TX4938_CCFG_WDRST	0x0000020000000000ULL
100*4882a593Smuzhiyun #define TX4938_CCFG_WDREXEN	0x0000010000000000ULL
101*4882a593Smuzhiyun #define TX4938_CCFG_BCFG_MASK	0x000000ff00000000ULL
102*4882a593Smuzhiyun #define TX4938_CCFG_TINTDIS	0x01000000
103*4882a593Smuzhiyun #define TX4938_CCFG_PCI66	0x00800000
104*4882a593Smuzhiyun #define TX4938_CCFG_PCIMODE	0x00400000
105*4882a593Smuzhiyun #define TX4938_CCFG_PCI1_66	0x00200000
106*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_MASK	0x001e0000
107*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_2	(0x4 << 17)
108*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_2_5 (0xf << 17)
109*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_3	(0x5 << 17)
110*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_4	(0x6 << 17)
111*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_4_5 (0xd << 17)
112*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_8	(0x0 << 17)
113*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_10	(0xb << 17)
114*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_12	(0x1 << 17)
115*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_16	(0x2 << 17)
116*4882a593Smuzhiyun #define TX4938_CCFG_DIVMODE_18	(0x9 << 17)
117*4882a593Smuzhiyun #define TX4938_CCFG_BEOW	0x00010000
118*4882a593Smuzhiyun #define TX4938_CCFG_WR	0x00008000
119*4882a593Smuzhiyun #define TX4938_CCFG_TOE 0x00004000
120*4882a593Smuzhiyun #define TX4938_CCFG_PCIARB	0x00002000
121*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_MASK	0x00001c00
122*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_4	(0x1 << 10)
123*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_4_5	(0x3 << 10)
124*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_5	(0x5 << 10)
125*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_5_5	(0x7 << 10)
126*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_8	(0x0 << 10)
127*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_9	(0x2 << 10)
128*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_10	(0x4 << 10)
129*4882a593Smuzhiyun #define TX4938_CCFG_PCIDIVMODE_11	(0x6 << 10)
130*4882a593Smuzhiyun #define TX4938_CCFG_PCI1DMD	0x00000100
131*4882a593Smuzhiyun #define TX4938_CCFG_SYSSP_MASK	0x000000c0
132*4882a593Smuzhiyun #define TX4938_CCFG_ENDIAN	0x00000004
133*4882a593Smuzhiyun #define TX4938_CCFG_HALT	0x00000002
134*4882a593Smuzhiyun #define TX4938_CCFG_ACEHOLD	0x00000001
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* PCFG : Pin Configuration */
137*4882a593Smuzhiyun #define TX4938_PCFG_ETH0_SEL	0x8000000000000000ULL
138*4882a593Smuzhiyun #define TX4938_PCFG_ETH1_SEL	0x4000000000000000ULL
139*4882a593Smuzhiyun #define TX4938_PCFG_ATA_SEL	0x2000000000000000ULL
140*4882a593Smuzhiyun #define TX4938_PCFG_ISA_SEL	0x1000000000000000ULL
141*4882a593Smuzhiyun #define TX4938_PCFG_SPI_SEL	0x0800000000000000ULL
142*4882a593Smuzhiyun #define TX4938_PCFG_NDF_SEL	0x0400000000000000ULL
143*4882a593Smuzhiyun #define TX4938_PCFG_SDCLKDLY_MASK	0x30000000
144*4882a593Smuzhiyun #define TX4938_PCFG_SDCLKDLY(d) ((d)<<28)
145*4882a593Smuzhiyun #define TX4938_PCFG_SYSCLKEN	0x08000000
146*4882a593Smuzhiyun #define TX4938_PCFG_SDCLKEN_ALL 0x07800000
147*4882a593Smuzhiyun #define TX4938_PCFG_SDCLKEN(ch) (0x00800000<<(ch))
148*4882a593Smuzhiyun #define TX4938_PCFG_PCICLKEN_ALL	0x003f0000
149*4882a593Smuzhiyun #define TX4938_PCFG_PCICLKEN(ch)	(0x00010000<<(ch))
150*4882a593Smuzhiyun #define TX4938_PCFG_SEL2	0x00000200
151*4882a593Smuzhiyun #define TX4938_PCFG_SEL1	0x00000100
152*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL_ALL	0x0000000f
153*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL0_DRQ0	0x00000000
154*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL0_SIO1	0x00000001
155*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL1_DRQ1	0x00000000
156*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL1_SIO1	0x00000002
157*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL2_DRQ2	0x00000000
158*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL2_SIO0	0x00000004
159*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL3_DRQ3	0x00000000
160*4882a593Smuzhiyun #define TX4938_PCFG_DMASEL3_SIO0	0x00000008
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* CLKCTR : Clock Control */
163*4882a593Smuzhiyun #define TX4938_CLKCTR_NDFCKD	0x0001000000000000ULL
164*4882a593Smuzhiyun #define TX4938_CLKCTR_NDFRST	0x0000000100000000ULL
165*4882a593Smuzhiyun #define TX4938_CLKCTR_ETH1CKD	0x80000000
166*4882a593Smuzhiyun #define TX4938_CLKCTR_ETH0CKD	0x40000000
167*4882a593Smuzhiyun #define TX4938_CLKCTR_SPICKD	0x20000000
168*4882a593Smuzhiyun #define TX4938_CLKCTR_SRAMCKD	0x10000000
169*4882a593Smuzhiyun #define TX4938_CLKCTR_PCIC1CKD	0x08000000
170*4882a593Smuzhiyun #define TX4938_CLKCTR_DMA1CKD	0x04000000
171*4882a593Smuzhiyun #define TX4938_CLKCTR_ACLCKD	0x02000000
172*4882a593Smuzhiyun #define TX4938_CLKCTR_PIOCKD	0x01000000
173*4882a593Smuzhiyun #define TX4938_CLKCTR_DMACKD	0x00800000
174*4882a593Smuzhiyun #define TX4938_CLKCTR_PCICKD	0x00400000
175*4882a593Smuzhiyun #define TX4938_CLKCTR_TM0CKD	0x00100000
176*4882a593Smuzhiyun #define TX4938_CLKCTR_TM1CKD	0x00080000
177*4882a593Smuzhiyun #define TX4938_CLKCTR_TM2CKD	0x00040000
178*4882a593Smuzhiyun #define TX4938_CLKCTR_SIO0CKD	0x00020000
179*4882a593Smuzhiyun #define TX4938_CLKCTR_SIO1CKD	0x00010000
180*4882a593Smuzhiyun #define TX4938_CLKCTR_ETH1RST	0x00008000
181*4882a593Smuzhiyun #define TX4938_CLKCTR_ETH0RST	0x00004000
182*4882a593Smuzhiyun #define TX4938_CLKCTR_SPIRST	0x00002000
183*4882a593Smuzhiyun #define TX4938_CLKCTR_SRAMRST	0x00001000
184*4882a593Smuzhiyun #define TX4938_CLKCTR_PCIC1RST	0x00000800
185*4882a593Smuzhiyun #define TX4938_CLKCTR_DMA1RST	0x00000400
186*4882a593Smuzhiyun #define TX4938_CLKCTR_ACLRST	0x00000200
187*4882a593Smuzhiyun #define TX4938_CLKCTR_PIORST	0x00000100
188*4882a593Smuzhiyun #define TX4938_CLKCTR_DMARST	0x00000080
189*4882a593Smuzhiyun #define TX4938_CLKCTR_PCIRST	0x00000040
190*4882a593Smuzhiyun #define TX4938_CLKCTR_TM0RST	0x00000010
191*4882a593Smuzhiyun #define TX4938_CLKCTR_TM1RST	0x00000008
192*4882a593Smuzhiyun #define TX4938_CLKCTR_TM2RST	0x00000004
193*4882a593Smuzhiyun #define TX4938_CLKCTR_SIO0RST	0x00000002
194*4882a593Smuzhiyun #define TX4938_CLKCTR_SIO1RST	0x00000001
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * DMA
198*4882a593Smuzhiyun  */
199*4882a593Smuzhiyun /* bits for MCR */
200*4882a593Smuzhiyun #define TX4938_DMA_MCR_EIS(ch)	(0x10000000<<(ch))
201*4882a593Smuzhiyun #define TX4938_DMA_MCR_DIS(ch)	(0x01000000<<(ch))
202*4882a593Smuzhiyun #define TX4938_DMA_MCR_RSFIF	0x00000080
203*4882a593Smuzhiyun #define TX4938_DMA_MCR_FIFUM(ch)	(0x00000008<<(ch))
204*4882a593Smuzhiyun #define TX4938_DMA_MCR_RPRT	0x00000002
205*4882a593Smuzhiyun #define TX4938_DMA_MCR_MSTEN	0x00000001
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /* bits for CCRn */
208*4882a593Smuzhiyun #define TX4938_DMA_CCR_IMMCHN	0x20000000
209*4882a593Smuzhiyun #define TX4938_DMA_CCR_USEXFSZ	0x10000000
210*4882a593Smuzhiyun #define TX4938_DMA_CCR_LE	0x08000000
211*4882a593Smuzhiyun #define TX4938_DMA_CCR_DBINH	0x04000000
212*4882a593Smuzhiyun #define TX4938_DMA_CCR_SBINH	0x02000000
213*4882a593Smuzhiyun #define TX4938_DMA_CCR_CHRST	0x01000000
214*4882a593Smuzhiyun #define TX4938_DMA_CCR_RVBYTE	0x00800000
215*4882a593Smuzhiyun #define TX4938_DMA_CCR_ACKPOL	0x00400000
216*4882a593Smuzhiyun #define TX4938_DMA_CCR_REQPL	0x00200000
217*4882a593Smuzhiyun #define TX4938_DMA_CCR_EGREQ	0x00100000
218*4882a593Smuzhiyun #define TX4938_DMA_CCR_CHDN	0x00080000
219*4882a593Smuzhiyun #define TX4938_DMA_CCR_DNCTL	0x00060000
220*4882a593Smuzhiyun #define TX4938_DMA_CCR_EXTRQ	0x00010000
221*4882a593Smuzhiyun #define TX4938_DMA_CCR_INTRQD	0x0000e000
222*4882a593Smuzhiyun #define TX4938_DMA_CCR_INTENE	0x00001000
223*4882a593Smuzhiyun #define TX4938_DMA_CCR_INTENC	0x00000800
224*4882a593Smuzhiyun #define TX4938_DMA_CCR_INTENT	0x00000400
225*4882a593Smuzhiyun #define TX4938_DMA_CCR_CHNEN	0x00000200
226*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFACT	0x00000100
227*4882a593Smuzhiyun #define TX4938_DMA_CCR_SMPCHN	0x00000020
228*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFSZ(order)	(((order) << 2) & 0x0000001c)
229*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFSZ_1W	TX4938_DMA_CCR_XFSZ(2)
230*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFSZ_2W	TX4938_DMA_CCR_XFSZ(3)
231*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFSZ_4W	TX4938_DMA_CCR_XFSZ(4)
232*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFSZ_8W	TX4938_DMA_CCR_XFSZ(5)
233*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFSZ_16W TX4938_DMA_CCR_XFSZ(6)
234*4882a593Smuzhiyun #define TX4938_DMA_CCR_XFSZ_32W TX4938_DMA_CCR_XFSZ(7)
235*4882a593Smuzhiyun #define TX4938_DMA_CCR_MEMIO	0x00000002
236*4882a593Smuzhiyun #define TX4938_DMA_CCR_SNGAD	0x00000001
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* bits for CSRn */
239*4882a593Smuzhiyun #define TX4938_DMA_CSR_CHNEN	0x00000400
240*4882a593Smuzhiyun #define TX4938_DMA_CSR_STLXFER	0x00000200
241*4882a593Smuzhiyun #define TX4938_DMA_CSR_CHNACT	0x00000100
242*4882a593Smuzhiyun #define TX4938_DMA_CSR_ABCHC	0x00000080
243*4882a593Smuzhiyun #define TX4938_DMA_CSR_NCHNC	0x00000040
244*4882a593Smuzhiyun #define TX4938_DMA_CSR_NTRNFC	0x00000020
245*4882a593Smuzhiyun #define TX4938_DMA_CSR_EXTDN	0x00000010
246*4882a593Smuzhiyun #define TX4938_DMA_CSR_CFERR	0x00000008
247*4882a593Smuzhiyun #define TX4938_DMA_CSR_CHERR	0x00000004
248*4882a593Smuzhiyun #define TX4938_DMA_CSR_DESERR	0x00000002
249*4882a593Smuzhiyun #define TX4938_DMA_CSR_SORERR	0x00000001
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define tx4938_sdramcptr	tx4927_sdramcptr
252*4882a593Smuzhiyun #define tx4938_ebuscptr		tx4927_ebuscptr
253*4882a593Smuzhiyun #define tx4938_pcicptr		tx4927_pcicptr
254*4882a593Smuzhiyun #define tx4938_pcic1ptr \
255*4882a593Smuzhiyun 		((struct tx4927_pcic_reg __iomem *)TX4938_PCIC1_REG)
256*4882a593Smuzhiyun #define tx4938_ccfgptr \
257*4882a593Smuzhiyun 		((struct tx4938_ccfg_reg __iomem *)TX4938_CCFG_REG)
258*4882a593Smuzhiyun #define tx4938_pioptr		((struct txx9_pio_reg __iomem *)TX4938_PIO_REG)
259*4882a593Smuzhiyun #define tx4938_sramcptr \
260*4882a593Smuzhiyun 		((struct tx4938_sramc_reg __iomem *)TX4938_SRAMC_REG)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define TX4938_REV_PCODE()	\
264*4882a593Smuzhiyun 	((__u32)__raw_readq(&tx4938_ccfgptr->crir) >> 16)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun #define tx4938_ccfg_clear(bits) tx4927_ccfg_clear(bits)
267*4882a593Smuzhiyun #define tx4938_ccfg_set(bits)	tx4927_ccfg_set(bits)
268*4882a593Smuzhiyun #define tx4938_ccfg_change(change, new) tx4927_ccfg_change(change, new)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define TX4938_SDRAMC_CR(ch)	TX4927_SDRAMC_CR(ch)
271*4882a593Smuzhiyun #define TX4938_SDRAMC_BA(ch)	TX4927_SDRAMC_BA(ch)
272*4882a593Smuzhiyun #define TX4938_SDRAMC_SIZE(ch)	TX4927_SDRAMC_SIZE(ch)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #define TX4938_EBUSC_CR(ch)	TX4927_EBUSC_CR(ch)
275*4882a593Smuzhiyun #define TX4938_EBUSC_BA(ch)	TX4927_EBUSC_BA(ch)
276*4882a593Smuzhiyun #define TX4938_EBUSC_SIZE(ch)	TX4927_EBUSC_SIZE(ch)
277*4882a593Smuzhiyun #define TX4938_EBUSC_WIDTH(ch)	TX4927_EBUSC_WIDTH(ch)
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define tx4938_get_mem_size() tx4927_get_mem_size()
280*4882a593Smuzhiyun void tx4938_wdt_init(void);
281*4882a593Smuzhiyun void tx4938_setup(void);
282*4882a593Smuzhiyun void tx4938_time_init(unsigned int tmrnr);
283*4882a593Smuzhiyun void tx4938_sio_init(unsigned int sclk, unsigned int cts_mask);
284*4882a593Smuzhiyun void tx4938_spi_init(int busid);
285*4882a593Smuzhiyun void tx4938_ethaddr_init(unsigned char *addr0, unsigned char *addr1);
286*4882a593Smuzhiyun int tx4938_report_pciclk(void);
287*4882a593Smuzhiyun void tx4938_report_pci1clk(void);
288*4882a593Smuzhiyun int tx4938_pciclk66_setup(void);
289*4882a593Smuzhiyun struct pci_dev;
290*4882a593Smuzhiyun int tx4938_pcic1_map_irq(const struct pci_dev *dev, u8 slot);
291*4882a593Smuzhiyun void tx4938_setup_pcierr_irq(void);
292*4882a593Smuzhiyun void tx4938_irq_init(void);
293*4882a593Smuzhiyun void tx4938_mtd_init(int ch);
294*4882a593Smuzhiyun void tx4938_ndfmc_init(unsigned int hold, unsigned int spw);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun struct tx4938ide_platform_info {
297*4882a593Smuzhiyun 	/*
298*4882a593Smuzhiyun 	 * I/O port shift, for platforms with ports that are
299*4882a593Smuzhiyun 	 * constantly spaced and need larger than the 1-byte
300*4882a593Smuzhiyun 	 * spacing used by ata_std_ports().
301*4882a593Smuzhiyun 	 */
302*4882a593Smuzhiyun 	unsigned int ioport_shift;
303*4882a593Smuzhiyun 	unsigned int gbus_clock;	/*  0 means no PIO mode tuning. */
304*4882a593Smuzhiyun 	unsigned int ebus_ch;
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun void tx4938_ata_init(unsigned int irq, unsigned int shift, int tune);
308*4882a593Smuzhiyun void tx4938_dmac_init(int memcpy_chan0, int memcpy_chan1);
309*4882a593Smuzhiyun void tx4938_aclc_init(void);
310*4882a593Smuzhiyun void tx4938_sramc_init(void);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #endif
313