1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Author: MontaVista Software, Inc.
3*4882a593Smuzhiyun * source@mvista.com
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2001-2006 MontaVista Software Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
8*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the
9*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your
10*4882a593Smuzhiyun * option) any later version.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
13*4882a593Smuzhiyun * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
14*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
15*4882a593Smuzhiyun * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
16*4882a593Smuzhiyun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
17*4882a593Smuzhiyun * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
18*4882a593Smuzhiyun * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
19*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
20*4882a593Smuzhiyun * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
21*4882a593Smuzhiyun * USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License along
24*4882a593Smuzhiyun * with this program; if not, write to the Free Software Foundation, Inc.,
25*4882a593Smuzhiyun * 675 Mass Ave, Cambridge, MA 02139, USA.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun #ifndef __ASM_TXX9_TX4927_H
28*4882a593Smuzhiyun #define __ASM_TXX9_TX4927_H
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/types.h>
31*4882a593Smuzhiyun #include <linux/io.h>
32*4882a593Smuzhiyun #include <asm/txx9irq.h>
33*4882a593Smuzhiyun #include <asm/txx9/tx4927pcic.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef CONFIG_64BIT
36*4882a593Smuzhiyun #define TX4927_REG_BASE 0xffffffffff1f0000UL
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #define TX4927_REG_BASE 0xff1f0000UL
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun #define TX4927_REG_SIZE 0x00010000
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define TX4927_SDRAMC_REG (TX4927_REG_BASE + 0x8000)
43*4882a593Smuzhiyun #define TX4927_EBUSC_REG (TX4927_REG_BASE + 0x9000)
44*4882a593Smuzhiyun #define TX4927_DMA_REG (TX4927_REG_BASE + 0xb000)
45*4882a593Smuzhiyun #define TX4927_PCIC_REG (TX4927_REG_BASE + 0xd000)
46*4882a593Smuzhiyun #define TX4927_CCFG_REG (TX4927_REG_BASE + 0xe000)
47*4882a593Smuzhiyun #define TX4927_IRC_REG (TX4927_REG_BASE + 0xf600)
48*4882a593Smuzhiyun #define TX4927_NR_TMR 3
49*4882a593Smuzhiyun #define TX4927_TMR_REG(ch) (TX4927_REG_BASE + 0xf000 + (ch) * 0x100)
50*4882a593Smuzhiyun #define TX4927_NR_SIO 2
51*4882a593Smuzhiyun #define TX4927_SIO_REG(ch) (TX4927_REG_BASE + 0xf300 + (ch) * 0x100)
52*4882a593Smuzhiyun #define TX4927_PIO_REG (TX4927_REG_BASE + 0xf500)
53*4882a593Smuzhiyun #define TX4927_ACLC_REG (TX4927_REG_BASE + 0xf700)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define TX4927_IR_ECCERR 0
56*4882a593Smuzhiyun #define TX4927_IR_WTOERR 1
57*4882a593Smuzhiyun #define TX4927_NUM_IR_INT 6
58*4882a593Smuzhiyun #define TX4927_IR_INT(n) (2 + (n))
59*4882a593Smuzhiyun #define TX4927_NUM_IR_SIO 2
60*4882a593Smuzhiyun #define TX4927_IR_SIO(n) (8 + (n))
61*4882a593Smuzhiyun #define TX4927_NUM_IR_DMA 4
62*4882a593Smuzhiyun #define TX4927_IR_DMA(n) (10 + (n))
63*4882a593Smuzhiyun #define TX4927_IR_PIO 14
64*4882a593Smuzhiyun #define TX4927_IR_PDMAC 15
65*4882a593Smuzhiyun #define TX4927_IR_PCIC 16
66*4882a593Smuzhiyun #define TX4927_NUM_IR_TMR 3
67*4882a593Smuzhiyun #define TX4927_IR_TMR(n) (17 + (n))
68*4882a593Smuzhiyun #define TX4927_IR_PCIERR 22
69*4882a593Smuzhiyun #define TX4927_IR_PCIPME 23
70*4882a593Smuzhiyun #define TX4927_IR_ACLC 24
71*4882a593Smuzhiyun #define TX4927_IR_ACLCPME 25
72*4882a593Smuzhiyun #define TX4927_NUM_IR 32
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define TX4927_IRC_INT 2 /* IP[2] in Status register */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define TX4927_NUM_PIO 16
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct tx4927_sdramc_reg {
79*4882a593Smuzhiyun u64 cr[4];
80*4882a593Smuzhiyun u64 unused0[4];
81*4882a593Smuzhiyun u64 tr;
82*4882a593Smuzhiyun u64 unused1[2];
83*4882a593Smuzhiyun u64 cmd;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct tx4927_ebusc_reg {
87*4882a593Smuzhiyun u64 cr[8];
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct tx4927_ccfg_reg {
91*4882a593Smuzhiyun u64 ccfg;
92*4882a593Smuzhiyun u64 crir;
93*4882a593Smuzhiyun u64 pcfg;
94*4882a593Smuzhiyun u64 toea;
95*4882a593Smuzhiyun u64 clkctr;
96*4882a593Smuzhiyun u64 unused0;
97*4882a593Smuzhiyun u64 garbc;
98*4882a593Smuzhiyun u64 unused1;
99*4882a593Smuzhiyun u64 unused2;
100*4882a593Smuzhiyun u64 ramp;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * CCFG
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun /* CCFG : Chip Configuration */
107*4882a593Smuzhiyun #define TX4927_CCFG_WDRST 0x0000020000000000ULL
108*4882a593Smuzhiyun #define TX4927_CCFG_WDREXEN 0x0000010000000000ULL
109*4882a593Smuzhiyun #define TX4927_CCFG_BCFG_MASK 0x000000ff00000000ULL
110*4882a593Smuzhiyun #define TX4927_CCFG_TINTDIS 0x01000000
111*4882a593Smuzhiyun #define TX4927_CCFG_PCI66 0x00800000
112*4882a593Smuzhiyun #define TX4927_CCFG_PCIMODE 0x00400000
113*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_MASK 0x000e0000
114*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_8 (0x0 << 17)
115*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_12 (0x1 << 17)
116*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_16 (0x2 << 17)
117*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_10 (0x3 << 17)
118*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_2 (0x4 << 17)
119*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_3 (0x5 << 17)
120*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_4 (0x6 << 17)
121*4882a593Smuzhiyun #define TX4927_CCFG_DIVMODE_2_5 (0x7 << 17)
122*4882a593Smuzhiyun #define TX4927_CCFG_BEOW 0x00010000
123*4882a593Smuzhiyun #define TX4927_CCFG_WR 0x00008000
124*4882a593Smuzhiyun #define TX4927_CCFG_TOE 0x00004000
125*4882a593Smuzhiyun #define TX4927_CCFG_PCIARB 0x00002000
126*4882a593Smuzhiyun #define TX4927_CCFG_PCIDIVMODE_MASK 0x00001800
127*4882a593Smuzhiyun #define TX4927_CCFG_PCIDIVMODE_2_5 0x00000000
128*4882a593Smuzhiyun #define TX4927_CCFG_PCIDIVMODE_3 0x00000800
129*4882a593Smuzhiyun #define TX4927_CCFG_PCIDIVMODE_5 0x00001000
130*4882a593Smuzhiyun #define TX4927_CCFG_PCIDIVMODE_6 0x00001800
131*4882a593Smuzhiyun #define TX4927_CCFG_SYSSP_MASK 0x000000c0
132*4882a593Smuzhiyun #define TX4927_CCFG_ENDIAN 0x00000004
133*4882a593Smuzhiyun #define TX4927_CCFG_HALT 0x00000002
134*4882a593Smuzhiyun #define TX4927_CCFG_ACEHOLD 0x00000001
135*4882a593Smuzhiyun #define TX4927_CCFG_W1CBITS (TX4927_CCFG_WDRST | TX4927_CCFG_BEOW)
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* PCFG : Pin Configuration */
138*4882a593Smuzhiyun #define TX4927_PCFG_SDCLKDLY_MASK 0x30000000
139*4882a593Smuzhiyun #define TX4927_PCFG_SDCLKDLY(d) ((d)<<28)
140*4882a593Smuzhiyun #define TX4927_PCFG_SYSCLKEN 0x08000000
141*4882a593Smuzhiyun #define TX4927_PCFG_SDCLKEN_ALL 0x07800000
142*4882a593Smuzhiyun #define TX4927_PCFG_SDCLKEN(ch) (0x00800000<<(ch))
143*4882a593Smuzhiyun #define TX4927_PCFG_PCICLKEN_ALL 0x003f0000
144*4882a593Smuzhiyun #define TX4927_PCFG_PCICLKEN(ch) (0x00010000<<(ch))
145*4882a593Smuzhiyun #define TX4927_PCFG_SEL2 0x00000200
146*4882a593Smuzhiyun #define TX4927_PCFG_SEL1 0x00000100
147*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL_ALL 0x000000ff
148*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL0_MASK 0x00000003
149*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL1_MASK 0x0000000c
150*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL2_MASK 0x00000030
151*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL3_MASK 0x000000c0
152*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL0_DRQ0 0x00000000
153*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL0_SIO1 0x00000001
154*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL0_ACL0 0x00000002
155*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL0_ACL2 0x00000003
156*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL1_DRQ1 0x00000000
157*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL1_SIO1 0x00000004
158*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL1_ACL1 0x00000008
159*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL1_ACL3 0x0000000c
160*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL2_DRQ2 0x00000000 /* SEL2=0 */
161*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL2_SIO0 0x00000010 /* SEL2=0 */
162*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL2_ACL1 0x00000000 /* SEL2=1 */
163*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL2_ACL2 0x00000020 /* SEL2=1 */
164*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL2_ACL0 0x00000030 /* SEL2=1 */
165*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL3_DRQ3 0x00000000
166*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL3_SIO0 0x00000040
167*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL3_ACL3 0x00000080
168*4882a593Smuzhiyun #define TX4927_PCFG_DMASEL3_ACL1 0x000000c0
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* CLKCTR : Clock Control */
171*4882a593Smuzhiyun #define TX4927_CLKCTR_ACLCKD 0x02000000
172*4882a593Smuzhiyun #define TX4927_CLKCTR_PIOCKD 0x01000000
173*4882a593Smuzhiyun #define TX4927_CLKCTR_DMACKD 0x00800000
174*4882a593Smuzhiyun #define TX4927_CLKCTR_PCICKD 0x00400000
175*4882a593Smuzhiyun #define TX4927_CLKCTR_TM0CKD 0x00100000
176*4882a593Smuzhiyun #define TX4927_CLKCTR_TM1CKD 0x00080000
177*4882a593Smuzhiyun #define TX4927_CLKCTR_TM2CKD 0x00040000
178*4882a593Smuzhiyun #define TX4927_CLKCTR_SIO0CKD 0x00020000
179*4882a593Smuzhiyun #define TX4927_CLKCTR_SIO1CKD 0x00010000
180*4882a593Smuzhiyun #define TX4927_CLKCTR_ACLRST 0x00000200
181*4882a593Smuzhiyun #define TX4927_CLKCTR_PIORST 0x00000100
182*4882a593Smuzhiyun #define TX4927_CLKCTR_DMARST 0x00000080
183*4882a593Smuzhiyun #define TX4927_CLKCTR_PCIRST 0x00000040
184*4882a593Smuzhiyun #define TX4927_CLKCTR_TM0RST 0x00000010
185*4882a593Smuzhiyun #define TX4927_CLKCTR_TM1RST 0x00000008
186*4882a593Smuzhiyun #define TX4927_CLKCTR_TM2RST 0x00000004
187*4882a593Smuzhiyun #define TX4927_CLKCTR_SIO0RST 0x00000002
188*4882a593Smuzhiyun #define TX4927_CLKCTR_SIO1RST 0x00000001
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun #define tx4927_sdramcptr \
191*4882a593Smuzhiyun ((struct tx4927_sdramc_reg __iomem *)TX4927_SDRAMC_REG)
192*4882a593Smuzhiyun #define tx4927_pcicptr \
193*4882a593Smuzhiyun ((struct tx4927_pcic_reg __iomem *)TX4927_PCIC_REG)
194*4882a593Smuzhiyun #define tx4927_ccfgptr \
195*4882a593Smuzhiyun ((struct tx4927_ccfg_reg __iomem *)TX4927_CCFG_REG)
196*4882a593Smuzhiyun #define tx4927_ebuscptr \
197*4882a593Smuzhiyun ((struct tx4927_ebusc_reg __iomem *)TX4927_EBUSC_REG)
198*4882a593Smuzhiyun #define tx4927_pioptr ((struct txx9_pio_reg __iomem *)TX4927_PIO_REG)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun #define TX4927_REV_PCODE() \
201*4882a593Smuzhiyun ((__u32)__raw_readq(&tx4927_ccfgptr->crir) >> 16)
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define TX4927_SDRAMC_CR(ch) __raw_readq(&tx4927_sdramcptr->cr[(ch)])
204*4882a593Smuzhiyun #define TX4927_SDRAMC_BA(ch) ((TX4927_SDRAMC_CR(ch) >> 49) << 21)
205*4882a593Smuzhiyun #define TX4927_SDRAMC_SIZE(ch) \
206*4882a593Smuzhiyun ((((TX4927_SDRAMC_CR(ch) >> 33) & 0x7fff) + 1) << 21)
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun #define TX4927_EBUSC_CR(ch) __raw_readq(&tx4927_ebuscptr->cr[(ch)])
209*4882a593Smuzhiyun #define TX4927_EBUSC_BA(ch) ((TX4927_EBUSC_CR(ch) >> 48) << 20)
210*4882a593Smuzhiyun #define TX4927_EBUSC_SIZE(ch) \
211*4882a593Smuzhiyun (0x00100000 << ((unsigned long)(TX4927_EBUSC_CR(ch) >> 8) & 0xf))
212*4882a593Smuzhiyun #define TX4927_EBUSC_WIDTH(ch) \
213*4882a593Smuzhiyun (64 >> ((__u32)(TX4927_EBUSC_CR(ch) >> 20) & 0x3))
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* utilities */
txx9_clear64(__u64 __iomem * adr,__u64 bits)216*4882a593Smuzhiyun static inline void txx9_clear64(__u64 __iomem *adr, __u64 bits)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun #ifdef CONFIG_32BIT
219*4882a593Smuzhiyun unsigned long flags;
220*4882a593Smuzhiyun local_irq_save(flags);
221*4882a593Smuzhiyun #endif
222*4882a593Smuzhiyun ____raw_writeq(____raw_readq(adr) & ~bits, adr);
223*4882a593Smuzhiyun #ifdef CONFIG_32BIT
224*4882a593Smuzhiyun local_irq_restore(flags);
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun }
txx9_set64(__u64 __iomem * adr,__u64 bits)227*4882a593Smuzhiyun static inline void txx9_set64(__u64 __iomem *adr, __u64 bits)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun #ifdef CONFIG_32BIT
230*4882a593Smuzhiyun unsigned long flags;
231*4882a593Smuzhiyun local_irq_save(flags);
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun ____raw_writeq(____raw_readq(adr) | bits, adr);
234*4882a593Smuzhiyun #ifdef CONFIG_32BIT
235*4882a593Smuzhiyun local_irq_restore(flags);
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* These functions are not interrupt safe. */
tx4927_ccfg_clear(__u64 bits)240*4882a593Smuzhiyun static inline void tx4927_ccfg_clear(__u64 bits)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun ____raw_writeq(____raw_readq(&tx4927_ccfgptr->ccfg)
243*4882a593Smuzhiyun & ~(TX4927_CCFG_W1CBITS | bits),
244*4882a593Smuzhiyun &tx4927_ccfgptr->ccfg);
245*4882a593Smuzhiyun }
tx4927_ccfg_set(__u64 bits)246*4882a593Smuzhiyun static inline void tx4927_ccfg_set(__u64 bits)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun ____raw_writeq((____raw_readq(&tx4927_ccfgptr->ccfg)
249*4882a593Smuzhiyun & ~TX4927_CCFG_W1CBITS) | bits,
250*4882a593Smuzhiyun &tx4927_ccfgptr->ccfg);
251*4882a593Smuzhiyun }
tx4927_ccfg_change(__u64 change,__u64 new)252*4882a593Smuzhiyun static inline void tx4927_ccfg_change(__u64 change, __u64 new)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun ____raw_writeq((____raw_readq(&tx4927_ccfgptr->ccfg)
255*4882a593Smuzhiyun & ~(TX4927_CCFG_W1CBITS | change)) |
256*4882a593Smuzhiyun new,
257*4882a593Smuzhiyun &tx4927_ccfgptr->ccfg);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun unsigned int tx4927_get_mem_size(void);
261*4882a593Smuzhiyun void tx4927_wdt_init(void);
262*4882a593Smuzhiyun void tx4927_setup(void);
263*4882a593Smuzhiyun void tx4927_time_init(unsigned int tmrnr);
264*4882a593Smuzhiyun void tx4927_sio_init(unsigned int sclk, unsigned int cts_mask);
265*4882a593Smuzhiyun int tx4927_report_pciclk(void);
266*4882a593Smuzhiyun int tx4927_pciclk66_setup(void);
267*4882a593Smuzhiyun void tx4927_setup_pcierr_irq(void);
268*4882a593Smuzhiyun void tx4927_irq_init(void);
269*4882a593Smuzhiyun void tx4927_mtd_init(int ch);
270*4882a593Smuzhiyun void tx4927_dmac_init(int memcpy_chan);
271*4882a593Smuzhiyun void tx4927_aclc_init(unsigned int dma_chan_out, unsigned int dma_chan_in);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #endif /* __ASM_TXX9_TX4927_H */
274