xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/txx9/tx3927.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2000 Toshiba Corporation
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #ifndef __ASM_TXX9_TX3927_H
9*4882a593Smuzhiyun #define __ASM_TXX9_TX3927_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define TX3927_REG_BASE 0xfffe0000UL
12*4882a593Smuzhiyun #define TX3927_REG_SIZE 0x00010000
13*4882a593Smuzhiyun #define TX3927_SDRAMC_REG	(TX3927_REG_BASE + 0x8000)
14*4882a593Smuzhiyun #define TX3927_ROMC_REG		(TX3927_REG_BASE + 0x9000)
15*4882a593Smuzhiyun #define TX3927_DMA_REG		(TX3927_REG_BASE + 0xb000)
16*4882a593Smuzhiyun #define TX3927_IRC_REG		(TX3927_REG_BASE + 0xc000)
17*4882a593Smuzhiyun #define TX3927_PCIC_REG		(TX3927_REG_BASE + 0xd000)
18*4882a593Smuzhiyun #define TX3927_CCFG_REG		(TX3927_REG_BASE + 0xe000)
19*4882a593Smuzhiyun #define TX3927_NR_TMR	3
20*4882a593Smuzhiyun #define TX3927_TMR_REG(ch)	(TX3927_REG_BASE + 0xf000 + (ch) * 0x100)
21*4882a593Smuzhiyun #define TX3927_NR_SIO	2
22*4882a593Smuzhiyun #define TX3927_SIO_REG(ch)	(TX3927_REG_BASE + 0xf300 + (ch) * 0x100)
23*4882a593Smuzhiyun #define TX3927_PIO_REG		(TX3927_REG_BASE + 0xf500)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct tx3927_sdramc_reg {
26*4882a593Smuzhiyun 	volatile unsigned long cr[8];
27*4882a593Smuzhiyun 	volatile unsigned long tr[3];
28*4882a593Smuzhiyun 	volatile unsigned long cmd;
29*4882a593Smuzhiyun 	volatile unsigned long smrs[2];
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct tx3927_romc_reg {
33*4882a593Smuzhiyun 	volatile unsigned long cr[8];
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct tx3927_dma_reg {
37*4882a593Smuzhiyun 	struct tx3927_dma_ch_reg {
38*4882a593Smuzhiyun 		volatile unsigned long cha;
39*4882a593Smuzhiyun 		volatile unsigned long sar;
40*4882a593Smuzhiyun 		volatile unsigned long dar;
41*4882a593Smuzhiyun 		volatile unsigned long cntr;
42*4882a593Smuzhiyun 		volatile unsigned long sair;
43*4882a593Smuzhiyun 		volatile unsigned long dair;
44*4882a593Smuzhiyun 		volatile unsigned long ccr;
45*4882a593Smuzhiyun 		volatile unsigned long csr;
46*4882a593Smuzhiyun 	} ch[4];
47*4882a593Smuzhiyun 	volatile unsigned long dbr[8];
48*4882a593Smuzhiyun 	volatile unsigned long tdhr;
49*4882a593Smuzhiyun 	volatile unsigned long mcr;
50*4882a593Smuzhiyun 	volatile unsigned long unused0;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include <asm/byteorder.h>
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
56*4882a593Smuzhiyun #define endian_def_s2(e1, e2)	\
57*4882a593Smuzhiyun 	volatile unsigned short e1, e2
58*4882a593Smuzhiyun #define endian_def_sb2(e1, e2, e3)	\
59*4882a593Smuzhiyun 	volatile unsigned short e1;volatile unsigned char e2, e3
60*4882a593Smuzhiyun #define endian_def_b2s(e1, e2, e3)	\
61*4882a593Smuzhiyun 	volatile unsigned char e1, e2;volatile unsigned short e3
62*4882a593Smuzhiyun #define endian_def_b4(e1, e2, e3, e4)	\
63*4882a593Smuzhiyun 	volatile unsigned char e1, e2, e3, e4
64*4882a593Smuzhiyun #else
65*4882a593Smuzhiyun #define endian_def_s2(e1, e2)	\
66*4882a593Smuzhiyun 	volatile unsigned short e2, e1
67*4882a593Smuzhiyun #define endian_def_sb2(e1, e2, e3)	\
68*4882a593Smuzhiyun 	volatile unsigned char e3, e2;volatile unsigned short e1
69*4882a593Smuzhiyun #define endian_def_b2s(e1, e2, e3)	\
70*4882a593Smuzhiyun 	volatile unsigned short e3;volatile unsigned char e2, e1
71*4882a593Smuzhiyun #define endian_def_b4(e1, e2, e3, e4)	\
72*4882a593Smuzhiyun 	volatile unsigned char e4, e3, e2, e1
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct tx3927_pcic_reg {
76*4882a593Smuzhiyun 	endian_def_s2(did, vid);
77*4882a593Smuzhiyun 	endian_def_s2(pcistat, pcicmd);
78*4882a593Smuzhiyun 	endian_def_b4(cc, scc, rpli, rid);
79*4882a593Smuzhiyun 	endian_def_b4(unused0, ht, mlt, cls);
80*4882a593Smuzhiyun 	volatile unsigned long ioba;		/* +10 */
81*4882a593Smuzhiyun 	volatile unsigned long mba;
82*4882a593Smuzhiyun 	volatile unsigned long unused1[5];
83*4882a593Smuzhiyun 	endian_def_s2(svid, ssvid);
84*4882a593Smuzhiyun 	volatile unsigned long unused2;		/* +30 */
85*4882a593Smuzhiyun 	endian_def_sb2(unused3, unused4, capptr);
86*4882a593Smuzhiyun 	volatile unsigned long unused5;
87*4882a593Smuzhiyun 	endian_def_b4(ml, mg, ip, il);
88*4882a593Smuzhiyun 	volatile unsigned long unused6;		/* +40 */
89*4882a593Smuzhiyun 	volatile unsigned long istat;
90*4882a593Smuzhiyun 	volatile unsigned long iim;
91*4882a593Smuzhiyun 	volatile unsigned long rrt;
92*4882a593Smuzhiyun 	volatile unsigned long unused7[3];		/* +50 */
93*4882a593Smuzhiyun 	volatile unsigned long ipbmma;
94*4882a593Smuzhiyun 	volatile unsigned long ipbioma;		/* +60 */
95*4882a593Smuzhiyun 	volatile unsigned long ilbmma;
96*4882a593Smuzhiyun 	volatile unsigned long ilbioma;
97*4882a593Smuzhiyun 	volatile unsigned long unused8[9];
98*4882a593Smuzhiyun 	volatile unsigned long tc;		/* +90 */
99*4882a593Smuzhiyun 	volatile unsigned long tstat;
100*4882a593Smuzhiyun 	volatile unsigned long tim;
101*4882a593Smuzhiyun 	volatile unsigned long tccmd;
102*4882a593Smuzhiyun 	volatile unsigned long pcirrt;		/* +a0 */
103*4882a593Smuzhiyun 	volatile unsigned long pcirrt_cmd;
104*4882a593Smuzhiyun 	volatile unsigned long pcirrdt;
105*4882a593Smuzhiyun 	volatile unsigned long unused9[3];
106*4882a593Smuzhiyun 	volatile unsigned long tlboap;
107*4882a593Smuzhiyun 	volatile unsigned long tlbiap;
108*4882a593Smuzhiyun 	volatile unsigned long tlbmma;		/* +c0 */
109*4882a593Smuzhiyun 	volatile unsigned long tlbioma;
110*4882a593Smuzhiyun 	volatile unsigned long sc_msg;
111*4882a593Smuzhiyun 	volatile unsigned long sc_be;
112*4882a593Smuzhiyun 	volatile unsigned long tbl;		/* +d0 */
113*4882a593Smuzhiyun 	volatile unsigned long unused10[3];
114*4882a593Smuzhiyun 	volatile unsigned long pwmng;		/* +e0 */
115*4882a593Smuzhiyun 	volatile unsigned long pwmngs;
116*4882a593Smuzhiyun 	volatile unsigned long unused11[6];
117*4882a593Smuzhiyun 	volatile unsigned long req_trace;		/* +100 */
118*4882a593Smuzhiyun 	volatile unsigned long pbapmc;
119*4882a593Smuzhiyun 	volatile unsigned long pbapms;
120*4882a593Smuzhiyun 	volatile unsigned long pbapmim;
121*4882a593Smuzhiyun 	volatile unsigned long bm;		/* +110 */
122*4882a593Smuzhiyun 	volatile unsigned long cpcibrs;
123*4882a593Smuzhiyun 	volatile unsigned long cpcibgs;
124*4882a593Smuzhiyun 	volatile unsigned long pbacs;
125*4882a593Smuzhiyun 	volatile unsigned long iobas;		/* +120 */
126*4882a593Smuzhiyun 	volatile unsigned long mbas;
127*4882a593Smuzhiyun 	volatile unsigned long lbc;
128*4882a593Smuzhiyun 	volatile unsigned long lbstat;
129*4882a593Smuzhiyun 	volatile unsigned long lbim;		/* +130 */
130*4882a593Smuzhiyun 	volatile unsigned long pcistatim;
131*4882a593Smuzhiyun 	volatile unsigned long ica;
132*4882a593Smuzhiyun 	volatile unsigned long icd;
133*4882a593Smuzhiyun 	volatile unsigned long iiadp;		/* +140 */
134*4882a593Smuzhiyun 	volatile unsigned long iscdp;
135*4882a593Smuzhiyun 	volatile unsigned long mmas;
136*4882a593Smuzhiyun 	volatile unsigned long iomas;
137*4882a593Smuzhiyun 	volatile unsigned long ipciaddr;		/* +150 */
138*4882a593Smuzhiyun 	volatile unsigned long ipcidata;
139*4882a593Smuzhiyun 	volatile unsigned long ipcibe;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun struct tx3927_ccfg_reg {
143*4882a593Smuzhiyun 	volatile unsigned long ccfg;
144*4882a593Smuzhiyun 	volatile unsigned long crir;
145*4882a593Smuzhiyun 	volatile unsigned long pcfg;
146*4882a593Smuzhiyun 	volatile unsigned long tear;
147*4882a593Smuzhiyun 	volatile unsigned long pdcr;
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * SDRAMC
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * ROMC
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun  * DMA
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun /* bits for MCR */
162*4882a593Smuzhiyun #define TX3927_DMA_MCR_EIS(ch)	(0x10000000<<(ch))
163*4882a593Smuzhiyun #define TX3927_DMA_MCR_DIS(ch)	(0x01000000<<(ch))
164*4882a593Smuzhiyun #define TX3927_DMA_MCR_RSFIF	0x00000080
165*4882a593Smuzhiyun #define TX3927_DMA_MCR_FIFUM(ch)	(0x00000008<<(ch))
166*4882a593Smuzhiyun #define TX3927_DMA_MCR_LE	0x00000004
167*4882a593Smuzhiyun #define TX3927_DMA_MCR_RPRT	0x00000002
168*4882a593Smuzhiyun #define TX3927_DMA_MCR_MSTEN	0x00000001
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* bits for CCRn */
171*4882a593Smuzhiyun #define TX3927_DMA_CCR_DBINH	0x04000000
172*4882a593Smuzhiyun #define TX3927_DMA_CCR_SBINH	0x02000000
173*4882a593Smuzhiyun #define TX3927_DMA_CCR_CHRST	0x01000000
174*4882a593Smuzhiyun #define TX3927_DMA_CCR_RVBYTE	0x00800000
175*4882a593Smuzhiyun #define TX3927_DMA_CCR_ACKPOL	0x00400000
176*4882a593Smuzhiyun #define TX3927_DMA_CCR_REQPL	0x00200000
177*4882a593Smuzhiyun #define TX3927_DMA_CCR_EGREQ	0x00100000
178*4882a593Smuzhiyun #define TX3927_DMA_CCR_CHDN	0x00080000
179*4882a593Smuzhiyun #define TX3927_DMA_CCR_DNCTL	0x00060000
180*4882a593Smuzhiyun #define TX3927_DMA_CCR_EXTRQ	0x00010000
181*4882a593Smuzhiyun #define TX3927_DMA_CCR_INTRQD	0x0000e000
182*4882a593Smuzhiyun #define TX3927_DMA_CCR_INTENE	0x00001000
183*4882a593Smuzhiyun #define TX3927_DMA_CCR_INTENC	0x00000800
184*4882a593Smuzhiyun #define TX3927_DMA_CCR_INTENT	0x00000400
185*4882a593Smuzhiyun #define TX3927_DMA_CCR_CHNEN	0x00000200
186*4882a593Smuzhiyun #define TX3927_DMA_CCR_XFACT	0x00000100
187*4882a593Smuzhiyun #define TX3927_DMA_CCR_SNOP	0x00000080
188*4882a593Smuzhiyun #define TX3927_DMA_CCR_DSTINC	0x00000040
189*4882a593Smuzhiyun #define TX3927_DMA_CCR_SRCINC	0x00000020
190*4882a593Smuzhiyun #define TX3927_DMA_CCR_XFSZ(order)	(((order) << 2) & 0x0000001c)
191*4882a593Smuzhiyun #define TX3927_DMA_CCR_XFSZ_1W	TX3927_DMA_CCR_XFSZ(2)
192*4882a593Smuzhiyun #define TX3927_DMA_CCR_XFSZ_4W	TX3927_DMA_CCR_XFSZ(4)
193*4882a593Smuzhiyun #define TX3927_DMA_CCR_XFSZ_8W	TX3927_DMA_CCR_XFSZ(5)
194*4882a593Smuzhiyun #define TX3927_DMA_CCR_XFSZ_16W TX3927_DMA_CCR_XFSZ(6)
195*4882a593Smuzhiyun #define TX3927_DMA_CCR_XFSZ_32W TX3927_DMA_CCR_XFSZ(7)
196*4882a593Smuzhiyun #define TX3927_DMA_CCR_MEMIO	0x00000002
197*4882a593Smuzhiyun #define TX3927_DMA_CCR_ONEAD	0x00000001
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* bits for CSRn */
200*4882a593Smuzhiyun #define TX3927_DMA_CSR_CHNACT	0x00000100
201*4882a593Smuzhiyun #define TX3927_DMA_CSR_ABCHC	0x00000080
202*4882a593Smuzhiyun #define TX3927_DMA_CSR_NCHNC	0x00000040
203*4882a593Smuzhiyun #define TX3927_DMA_CSR_NTRNFC	0x00000020
204*4882a593Smuzhiyun #define TX3927_DMA_CSR_EXTDN	0x00000010
205*4882a593Smuzhiyun #define TX3927_DMA_CSR_CFERR	0x00000008
206*4882a593Smuzhiyun #define TX3927_DMA_CSR_CHERR	0x00000004
207*4882a593Smuzhiyun #define TX3927_DMA_CSR_DESERR	0x00000002
208*4882a593Smuzhiyun #define TX3927_DMA_CSR_SORERR	0x00000001
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun  * IRC
212*4882a593Smuzhiyun  */
213*4882a593Smuzhiyun #define TX3927_IR_INT0	0
214*4882a593Smuzhiyun #define TX3927_IR_INT1	1
215*4882a593Smuzhiyun #define TX3927_IR_INT2	2
216*4882a593Smuzhiyun #define TX3927_IR_INT3	3
217*4882a593Smuzhiyun #define TX3927_IR_INT4	4
218*4882a593Smuzhiyun #define TX3927_IR_INT5	5
219*4882a593Smuzhiyun #define TX3927_IR_SIO0	6
220*4882a593Smuzhiyun #define TX3927_IR_SIO1	7
221*4882a593Smuzhiyun #define TX3927_IR_SIO(ch)	(6 + (ch))
222*4882a593Smuzhiyun #define TX3927_IR_DMA	8
223*4882a593Smuzhiyun #define TX3927_IR_PIO	9
224*4882a593Smuzhiyun #define TX3927_IR_PCI	10
225*4882a593Smuzhiyun #define TX3927_IR_TMR(ch)	(13 + (ch))
226*4882a593Smuzhiyun #define TX3927_NUM_IR	16
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * PCIC
230*4882a593Smuzhiyun  */
231*4882a593Smuzhiyun /* bits for PCICMD */
232*4882a593Smuzhiyun /* see PCI_COMMAND_XXX in linux/pci.h */
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* bits for PCISTAT */
235*4882a593Smuzhiyun /* see PCI_STATUS_XXX in linux/pci.h */
236*4882a593Smuzhiyun #define PCI_STATUS_NEW_CAP	0x0010
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* bits for ISTAT/IIM */
239*4882a593Smuzhiyun #define TX3927_PCIC_IIM_ALL	0x00001600
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* bits for TC */
242*4882a593Smuzhiyun #define TX3927_PCIC_TC_OF16E	0x00000020
243*4882a593Smuzhiyun #define TX3927_PCIC_TC_IF8E	0x00000010
244*4882a593Smuzhiyun #define TX3927_PCIC_TC_OF8E	0x00000008
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* bits for TSTAT/TIM */
247*4882a593Smuzhiyun #define TX3927_PCIC_TIM_ALL	0x0003ffff
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* bits for IOBA/MBA */
250*4882a593Smuzhiyun /* see PCI_BASE_ADDRESS_XXX in linux/pci.h */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* bits for PBAPMC */
253*4882a593Smuzhiyun #define TX3927_PCIC_PBAPMC_RPBA 0x00000004
254*4882a593Smuzhiyun #define TX3927_PCIC_PBAPMC_PBAEN	0x00000002
255*4882a593Smuzhiyun #define TX3927_PCIC_PBAPMC_BMCEN	0x00000001
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* bits for LBSTAT/LBIM */
258*4882a593Smuzhiyun #define TX3927_PCIC_LBIM_ALL	0x0000003e
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* bits for PCISTATIM (see also PCI_STATUS_XXX in linux/pci.h */
261*4882a593Smuzhiyun #define TX3927_PCIC_PCISTATIM_ALL	0x0000f900
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* bits for LBC */
264*4882a593Smuzhiyun #define TX3927_PCIC_LBC_IBSE	0x00004000
265*4882a593Smuzhiyun #define TX3927_PCIC_LBC_TIBSE	0x00002000
266*4882a593Smuzhiyun #define TX3927_PCIC_LBC_TMFBSE	0x00001000
267*4882a593Smuzhiyun #define TX3927_PCIC_LBC_HRST	0x00000800
268*4882a593Smuzhiyun #define TX3927_PCIC_LBC_SRST	0x00000400
269*4882a593Smuzhiyun #define TX3927_PCIC_LBC_EPCAD	0x00000200
270*4882a593Smuzhiyun #define TX3927_PCIC_LBC_MSDSE	0x00000100
271*4882a593Smuzhiyun #define TX3927_PCIC_LBC_CRR	0x00000080
272*4882a593Smuzhiyun #define TX3927_PCIC_LBC_ILMDE	0x00000040
273*4882a593Smuzhiyun #define TX3927_PCIC_LBC_ILIDE	0x00000020
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define TX3927_PCIC_IDSEL_AD_TO_SLOT(ad)	((ad) - 11)
276*4882a593Smuzhiyun #define TX3927_PCIC_MAX_DEVNU	TX3927_PCIC_IDSEL_AD_TO_SLOT(32)
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun  * CCFG
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun /* CCFG : Chip Configuration */
282*4882a593Smuzhiyun #define TX3927_CCFG_TLBOFF	0x00020000
283*4882a593Smuzhiyun #define TX3927_CCFG_BEOW	0x00010000
284*4882a593Smuzhiyun #define TX3927_CCFG_WR	0x00008000
285*4882a593Smuzhiyun #define TX3927_CCFG_TOE 0x00004000
286*4882a593Smuzhiyun #define TX3927_CCFG_PCIXARB	0x00002000
287*4882a593Smuzhiyun #define TX3927_CCFG_PCI3	0x00001000
288*4882a593Smuzhiyun #define TX3927_CCFG_PSNP	0x00000800
289*4882a593Smuzhiyun #define TX3927_CCFG_PPRI	0x00000400
290*4882a593Smuzhiyun #define TX3927_CCFG_PLLM	0x00000030
291*4882a593Smuzhiyun #define TX3927_CCFG_ENDIAN	0x00000004
292*4882a593Smuzhiyun #define TX3927_CCFG_HALT	0x00000002
293*4882a593Smuzhiyun #define TX3927_CCFG_ACEHOLD	0x00000001
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* PCFG : Pin Configuration */
296*4882a593Smuzhiyun #define TX3927_PCFG_SYSCLKEN	0x08000000
297*4882a593Smuzhiyun #define TX3927_PCFG_SDRCLKEN_ALL	0x07c00000
298*4882a593Smuzhiyun #define TX3927_PCFG_SDRCLKEN(ch)	(0x00400000<<(ch))
299*4882a593Smuzhiyun #define TX3927_PCFG_PCICLKEN_ALL	0x003c0000
300*4882a593Smuzhiyun #define TX3927_PCFG_PCICLKEN(ch)	(0x00040000<<(ch))
301*4882a593Smuzhiyun #define TX3927_PCFG_SELALL	0x0003ffff
302*4882a593Smuzhiyun #define TX3927_PCFG_SELCS	0x00020000
303*4882a593Smuzhiyun #define TX3927_PCFG_SELDSF	0x00010000
304*4882a593Smuzhiyun #define TX3927_PCFG_SELSIOC_ALL 0x0000c000
305*4882a593Smuzhiyun #define TX3927_PCFG_SELSIOC(ch) (0x00004000<<(ch))
306*4882a593Smuzhiyun #define TX3927_PCFG_SELSIO_ALL	0x00003000
307*4882a593Smuzhiyun #define TX3927_PCFG_SELSIO(ch)	(0x00001000<<(ch))
308*4882a593Smuzhiyun #define TX3927_PCFG_SELTMR_ALL	0x00000e00
309*4882a593Smuzhiyun #define TX3927_PCFG_SELTMR(ch)	(0x00000200<<(ch))
310*4882a593Smuzhiyun #define TX3927_PCFG_SELDONE	0x00000100
311*4882a593Smuzhiyun #define TX3927_PCFG_INTDMA_ALL	0x000000f0
312*4882a593Smuzhiyun #define TX3927_PCFG_INTDMA(ch)	(0x00000010<<(ch))
313*4882a593Smuzhiyun #define TX3927_PCFG_SELDMA_ALL	0x0000000f
314*4882a593Smuzhiyun #define TX3927_PCFG_SELDMA(ch)	(0x00000001<<(ch))
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define tx3927_sdramcptr	((struct tx3927_sdramc_reg *)TX3927_SDRAMC_REG)
317*4882a593Smuzhiyun #define tx3927_romcptr		((struct tx3927_romc_reg *)TX3927_ROMC_REG)
318*4882a593Smuzhiyun #define tx3927_dmaptr		((struct tx3927_dma_reg *)TX3927_DMA_REG)
319*4882a593Smuzhiyun #define tx3927_pcicptr		((struct tx3927_pcic_reg *)TX3927_PCIC_REG)
320*4882a593Smuzhiyun #define tx3927_ccfgptr		((struct tx3927_ccfg_reg *)TX3927_CCFG_REG)
321*4882a593Smuzhiyun #define tx3927_sioptr(ch)	((struct txx927_sio_reg *)TX3927_SIO_REG(ch))
322*4882a593Smuzhiyun #define tx3927_pioptr		((struct txx9_pio_reg __iomem *)TX3927_PIO_REG)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define TX3927_REV_PCODE()	(tx3927_ccfgptr->crir >> 16)
325*4882a593Smuzhiyun #define TX3927_ROMC_BA(ch)	(tx3927_romcptr->cr[(ch)] & 0xfff00000)
326*4882a593Smuzhiyun #define TX3927_ROMC_SIZE(ch)	\
327*4882a593Smuzhiyun 	(0x00100000 << ((tx3927_romcptr->cr[(ch)] >> 8) & 0xf))
328*4882a593Smuzhiyun #define TX3927_ROMC_WIDTH(ch)	(32 >> ((tx3927_romcptr->cr[(ch)] >> 7) & 0x1))
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun void tx3927_wdt_init(void);
331*4882a593Smuzhiyun void tx3927_setup(void);
332*4882a593Smuzhiyun void tx3927_time_init(unsigned int evt_tmrnr, unsigned int src_tmrnr);
333*4882a593Smuzhiyun void tx3927_sio_init(unsigned int sclk, unsigned int cts_mask);
334*4882a593Smuzhiyun struct pci_controller;
335*4882a593Smuzhiyun void tx3927_pcic_setup(struct pci_controller *channel,
336*4882a593Smuzhiyun 		       unsigned long sdram_size, int extarb);
337*4882a593Smuzhiyun void tx3927_setup_pcierr_irq(void);
338*4882a593Smuzhiyun void tx3927_irq_init(void);
339*4882a593Smuzhiyun void tx3927_mtd_init(int ch);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun #endif /* __ASM_TXX9_TX3927_H */
342