1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Derived from IRIX <sys/SN/SN0/hubni.h>, Revision 1.27.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 1992-1997, 1999 Silicon Graphics, Inc.
9*4882a593Smuzhiyun * Copyright (C) 1999 by Ralf Baechle
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #ifndef _ASM_SGI_SN0_HUBNI_H
12*4882a593Smuzhiyun #define _ASM_SGI_SN0_HUBNI_H
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #ifndef __ASSEMBLY__
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #endif
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * Hub Network Interface registers
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * All registers in this file are subject to change until Hub chip tapeout.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define NI_BASE 0x600000
25*4882a593Smuzhiyun #define NI_BASE_TABLES 0x630000
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define NI_STATUS_REV_ID 0x600000 /* Hub network status, rev, and ID */
28*4882a593Smuzhiyun #define NI_PORT_RESET 0x600008 /* Reset the network interface */
29*4882a593Smuzhiyun #define NI_PROTECTION 0x600010 /* NI register access permissions */
30*4882a593Smuzhiyun #define NI_GLOBAL_PARMS 0x600018 /* LLP parameters */
31*4882a593Smuzhiyun #define NI_SCRATCH_REG0 0x600100 /* Scratch register 0 (64 bits) */
32*4882a593Smuzhiyun #define NI_SCRATCH_REG1 0x600108 /* Scratch register 1 (64 bits) */
33*4882a593Smuzhiyun #define NI_DIAG_PARMS 0x600110 /* Parameters for diags */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define NI_VECTOR_PARMS 0x600200 /* Vector PIO routing parameters */
36*4882a593Smuzhiyun #define NI_VECTOR 0x600208 /* Vector PIO route */
37*4882a593Smuzhiyun #define NI_VECTOR_DATA 0x600210 /* Vector PIO data */
38*4882a593Smuzhiyun #define NI_VECTOR_STATUS 0x600300 /* Vector PIO return status */
39*4882a593Smuzhiyun #define NI_RETURN_VECTOR 0x600308 /* Vector PIO return vector */
40*4882a593Smuzhiyun #define NI_VECTOR_READ_DATA 0x600310 /* Vector PIO read data */
41*4882a593Smuzhiyun #define NI_VECTOR_CLEAR 0x600380 /* Vector PIO read & clear status */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define NI_IO_PROTECT 0x600400 /* PIO protection bits */
44*4882a593Smuzhiyun #define NI_IO_PROT_OVRRD 0x600408 /* PIO protection bit override */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define NI_AGE_CPU0_MEMORY 0x600500 /* CPU 0 memory age control */
47*4882a593Smuzhiyun #define NI_AGE_CPU0_PIO 0x600508 /* CPU 0 PIO age control */
48*4882a593Smuzhiyun #define NI_AGE_CPU1_MEMORY 0x600510 /* CPU 1 memory age control */
49*4882a593Smuzhiyun #define NI_AGE_CPU1_PIO 0x600518 /* CPU 1 PIO age control */
50*4882a593Smuzhiyun #define NI_AGE_GBR_MEMORY 0x600520 /* GBR memory age control */
51*4882a593Smuzhiyun #define NI_AGE_GBR_PIO 0x600528 /* GBR PIO age control */
52*4882a593Smuzhiyun #define NI_AGE_IO_MEMORY 0x600530 /* IO memory age control */
53*4882a593Smuzhiyun #define NI_AGE_IO_PIO 0x600538 /* IO PIO age control */
54*4882a593Smuzhiyun #define NI_AGE_REG_MIN NI_AGE_CPU0_MEMORY
55*4882a593Smuzhiyun #define NI_AGE_REG_MAX NI_AGE_IO_PIO
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define NI_PORT_PARMS 0x608000 /* LLP Parameters */
58*4882a593Smuzhiyun #define NI_PORT_ERROR 0x608008 /* LLP Errors */
59*4882a593Smuzhiyun #define NI_PORT_ERROR_CLEAR 0x608088 /* Clear the error bits */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define NI_META_TABLE0 0x638000 /* First meta routing table entry */
62*4882a593Smuzhiyun #define NI_META_TABLE(_x) (NI_META_TABLE0 + (8 * (_x)))
63*4882a593Smuzhiyun #define NI_META_ENTRIES 32
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define NI_LOCAL_TABLE0 0x638100 /* First local routing table entry */
66*4882a593Smuzhiyun #define NI_LOCAL_TABLE(_x) (NI_LOCAL_TABLE0 + (8 * (_x)))
67*4882a593Smuzhiyun #define NI_LOCAL_ENTRIES 16
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * NI_STATUS_REV_ID mask and shift definitions
71*4882a593Smuzhiyun * Have to use UINT64_CAST instead of 'L' suffix, for assembler.
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define NSRI_8BITMODE_SHFT 30
75*4882a593Smuzhiyun #define NSRI_8BITMODE_MASK (UINT64_CAST 0x1 << 30)
76*4882a593Smuzhiyun #define NSRI_LINKUP_SHFT 29
77*4882a593Smuzhiyun #define NSRI_LINKUP_MASK (UINT64_CAST 0x1 << 29)
78*4882a593Smuzhiyun #define NSRI_DOWNREASON_SHFT 28 /* 0=failed, 1=never came */
79*4882a593Smuzhiyun #define NSRI_DOWNREASON_MASK (UINT64_CAST 0x1 << 28) /* out of reset. */
80*4882a593Smuzhiyun #define NSRI_MORENODES_SHFT 18
81*4882a593Smuzhiyun #define NSRI_MORENODES_MASK (UINT64_CAST 1 << 18) /* Max. # of nodes */
82*4882a593Smuzhiyun #define MORE_MEMORY 0
83*4882a593Smuzhiyun #define MORE_NODES 1
84*4882a593Smuzhiyun #define NSRI_REGIONSIZE_SHFT 17
85*4882a593Smuzhiyun #define NSRI_REGIONSIZE_MASK (UINT64_CAST 1 << 17) /* Granularity */
86*4882a593Smuzhiyun #define REGIONSIZE_FINE 1
87*4882a593Smuzhiyun #define REGIONSIZE_COARSE 0
88*4882a593Smuzhiyun #define NSRI_NODEID_SHFT 8
89*4882a593Smuzhiyun #define NSRI_NODEID_MASK (UINT64_CAST 0x1ff << 8)/* Node (Hub) ID */
90*4882a593Smuzhiyun #define NSRI_REV_SHFT 4
91*4882a593Smuzhiyun #define NSRI_REV_MASK (UINT64_CAST 0xf << 4) /* Chip Revision */
92*4882a593Smuzhiyun #define NSRI_CHIPID_SHFT 0
93*4882a593Smuzhiyun #define NSRI_CHIPID_MASK (UINT64_CAST 0xf) /* Chip type ID */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * In fine mode, each node is a region. In coarse mode, there are
97*4882a593Smuzhiyun * eight nodes per region.
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun #define NASID_TO_FINEREG_SHFT 0
100*4882a593Smuzhiyun #define NASID_TO_COARSEREG_SHFT 3
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* NI_PORT_RESET mask definitions */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define NPR_PORTRESET (UINT64_CAST 1 << 7) /* Send warm reset */
105*4882a593Smuzhiyun #define NPR_LINKRESET (UINT64_CAST 1 << 1) /* Send link reset */
106*4882a593Smuzhiyun #define NPR_LOCALRESET (UINT64_CAST 1) /* Reset entire hub */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* NI_PROTECTION mask and shift definitions */
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define NPROT_RESETOK (UINT64_CAST 1)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* NI_GLOBAL_PARMS mask and shift definitions */
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #define NGP_MAXRETRY_SHFT 48 /* Maximum retries */
115*4882a593Smuzhiyun #define NGP_MAXRETRY_MASK (UINT64_CAST 0x3ff << 48)
116*4882a593Smuzhiyun #define NGP_TAILTOWRAP_SHFT 32 /* Tail timeout wrap */
117*4882a593Smuzhiyun #define NGP_TAILTOWRAP_MASK (UINT64_CAST 0xffff << 32)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define NGP_CREDITTOVAL_SHFT 16 /* Tail timeout wrap */
120*4882a593Smuzhiyun #define NGP_CREDITTOVAL_MASK (UINT64_CAST 0xf << 16)
121*4882a593Smuzhiyun #define NGP_TAILTOVAL_SHFT 4 /* Tail timeout value */
122*4882a593Smuzhiyun #define NGP_TAILTOVAL_MASK (UINT64_CAST 0xf << 4)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* NI_DIAG_PARMS mask and shift definitions */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define NDP_PORTTORESET (UINT64_CAST 1 << 18) /* Port tmout reset */
127*4882a593Smuzhiyun #define NDP_LLP8BITMODE (UINT64_CAST 1 << 12) /* LLP 8-bit mode */
128*4882a593Smuzhiyun #define NDP_PORTDISABLE (UINT64_CAST 1 << 6) /* Port disable */
129*4882a593Smuzhiyun #define NDP_SENDERROR (UINT64_CAST 1) /* Send data error */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * NI_VECTOR_PARMS mask and shift definitions.
133*4882a593Smuzhiyun * TYPE may be any of the first four PIOTYPEs defined under NI_VECTOR_STATUS.
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define NVP_PIOID_SHFT 40
137*4882a593Smuzhiyun #define NVP_PIOID_MASK (UINT64_CAST 0x3ff << 40)
138*4882a593Smuzhiyun #define NVP_WRITEID_SHFT 32
139*4882a593Smuzhiyun #define NVP_WRITEID_MASK (UINT64_CAST 0xff << 32)
140*4882a593Smuzhiyun #define NVP_ADDRESS_MASK (UINT64_CAST 0xffff8) /* Bits 19:3 */
141*4882a593Smuzhiyun #define NVP_TYPE_SHFT 0
142*4882a593Smuzhiyun #define NVP_TYPE_MASK (UINT64_CAST 0x3)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* NI_VECTOR_STATUS mask and shift definitions */
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define NVS_VALID (UINT64_CAST 1 << 63)
147*4882a593Smuzhiyun #define NVS_OVERRUN (UINT64_CAST 1 << 62)
148*4882a593Smuzhiyun #define NVS_TARGET_SHFT 51
149*4882a593Smuzhiyun #define NVS_TARGET_MASK (UINT64_CAST 0x3ff << 51)
150*4882a593Smuzhiyun #define NVS_PIOID_SHFT 40
151*4882a593Smuzhiyun #define NVS_PIOID_MASK (UINT64_CAST 0x3ff << 40)
152*4882a593Smuzhiyun #define NVS_WRITEID_SHFT 32
153*4882a593Smuzhiyun #define NVS_WRITEID_MASK (UINT64_CAST 0xff << 32)
154*4882a593Smuzhiyun #define NVS_ADDRESS_MASK (UINT64_CAST 0xfffffff8) /* Bits 31:3 */
155*4882a593Smuzhiyun #define NVS_TYPE_SHFT 0
156*4882a593Smuzhiyun #define NVS_TYPE_MASK (UINT64_CAST 0x7)
157*4882a593Smuzhiyun #define NVS_ERROR_MASK (UINT64_CAST 0x4) /* bit set means error */
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define PIOTYPE_READ 0 /* VECTOR_PARMS and VECTOR_STATUS */
161*4882a593Smuzhiyun #define PIOTYPE_WRITE 1 /* VECTOR_PARMS and VECTOR_STATUS */
162*4882a593Smuzhiyun #define PIOTYPE_UNDEFINED 2 /* VECTOR_PARMS and VECTOR_STATUS */
163*4882a593Smuzhiyun #define PIOTYPE_EXCHANGE 3 /* VECTOR_PARMS and VECTOR_STATUS */
164*4882a593Smuzhiyun #define PIOTYPE_ADDR_ERR 4 /* VECTOR_STATUS only */
165*4882a593Smuzhiyun #define PIOTYPE_CMD_ERR 5 /* VECTOR_STATUS only */
166*4882a593Smuzhiyun #define PIOTYPE_PROT_ERR 6 /* VECTOR_STATUS only */
167*4882a593Smuzhiyun #define PIOTYPE_UNKNOWN 7 /* VECTOR_STATUS only */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* NI_AGE_XXX mask and shift definitions */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define NAGE_VCH_SHFT 10
172*4882a593Smuzhiyun #define NAGE_VCH_MASK (UINT64_CAST 3 << 10)
173*4882a593Smuzhiyun #define NAGE_CC_SHFT 8
174*4882a593Smuzhiyun #define NAGE_CC_MASK (UINT64_CAST 3 << 8)
175*4882a593Smuzhiyun #define NAGE_AGE_SHFT 0
176*4882a593Smuzhiyun #define NAGE_AGE_MASK (UINT64_CAST 0xff)
177*4882a593Smuzhiyun #define NAGE_MASK (NAGE_VCH_MASK | NAGE_CC_MASK | NAGE_AGE_MASK)
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define VCHANNEL_A 0
180*4882a593Smuzhiyun #define VCHANNEL_B 1
181*4882a593Smuzhiyun #define VCHANNEL_ANY 2
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* NI_PORT_PARMS mask and shift definitions */
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define NPP_NULLTO_SHFT 10
186*4882a593Smuzhiyun #define NPP_NULLTO_MASK (UINT64_CAST 0x3f << 16)
187*4882a593Smuzhiyun #define NPP_MAXBURST_SHFT 0
188*4882a593Smuzhiyun #define NPP_MAXBURST_MASK (UINT64_CAST 0x3ff)
189*4882a593Smuzhiyun #define NPP_RESET_DFLT_HUB20 ((UINT64_CAST 1 << NPP_NULLTO_SHFT) | \
190*4882a593Smuzhiyun (UINT64_CAST 0x3f0 << NPP_MAXBURST_SHFT))
191*4882a593Smuzhiyun #define NPP_RESET_DEFAULTS ((UINT64_CAST 6 << NPP_NULLTO_SHFT) | \
192*4882a593Smuzhiyun (UINT64_CAST 0x3f0 << NPP_MAXBURST_SHFT))
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* NI_PORT_ERROR mask and shift definitions */
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #define NPE_LINKRESET (UINT64_CAST 1 << 37)
198*4882a593Smuzhiyun #define NPE_INTERNALERROR (UINT64_CAST 1 << 36)
199*4882a593Smuzhiyun #define NPE_BADMESSAGE (UINT64_CAST 1 << 35)
200*4882a593Smuzhiyun #define NPE_BADDEST (UINT64_CAST 1 << 34)
201*4882a593Smuzhiyun #define NPE_FIFOOVERFLOW (UINT64_CAST 1 << 33)
202*4882a593Smuzhiyun #define NPE_CREDITTO_SHFT 28
203*4882a593Smuzhiyun #define NPE_CREDITTO_MASK (UINT64_CAST 0xf << 28)
204*4882a593Smuzhiyun #define NPE_TAILTO_SHFT 24
205*4882a593Smuzhiyun #define NPE_TAILTO_MASK (UINT64_CAST 0xf << 24)
206*4882a593Smuzhiyun #define NPE_RETRYCOUNT_SHFT 16
207*4882a593Smuzhiyun #define NPE_RETRYCOUNT_MASK (UINT64_CAST 0xff << 16)
208*4882a593Smuzhiyun #define NPE_CBERRCOUNT_SHFT 8
209*4882a593Smuzhiyun #define NPE_CBERRCOUNT_MASK (UINT64_CAST 0xff << 8)
210*4882a593Smuzhiyun #define NPE_SNERRCOUNT_SHFT 0
211*4882a593Smuzhiyun #define NPE_SNERRCOUNT_MASK (UINT64_CAST 0xff << 0)
212*4882a593Smuzhiyun #define NPE_MASK 0x3effffffff
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define NPE_COUNT_MAX 0xff
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun #define NPE_FATAL_ERRORS (NPE_LINKRESET | NPE_INTERNALERROR | \
217*4882a593Smuzhiyun NPE_BADMESSAGE | NPE_BADDEST | \
218*4882a593Smuzhiyun NPE_FIFOOVERFLOW | NPE_CREDITTO_MASK | \
219*4882a593Smuzhiyun NPE_TAILTO_MASK)
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* NI_META_TABLE mask and shift definitions */
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define NMT_EXIT_PORT_MASK (UINT64_CAST 0xf)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* NI_LOCAL_TABLE mask and shift definitions */
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define NLT_EXIT_PORT_MASK (UINT64_CAST 0xf)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #ifndef __ASSEMBLY__
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun typedef union hubni_port_error_u {
232*4882a593Smuzhiyun u64 nipe_reg_value;
233*4882a593Smuzhiyun struct {
234*4882a593Smuzhiyun u64 nipe_rsvd: 26, /* unused */
235*4882a593Smuzhiyun nipe_lnk_reset: 1, /* link reset */
236*4882a593Smuzhiyun nipe_intl_err: 1, /* internal error */
237*4882a593Smuzhiyun nipe_bad_msg: 1, /* bad message */
238*4882a593Smuzhiyun nipe_bad_dest: 1, /* bad dest */
239*4882a593Smuzhiyun nipe_fifo_ovfl: 1, /* fifo overflow */
240*4882a593Smuzhiyun nipe_rsvd1: 1, /* unused */
241*4882a593Smuzhiyun nipe_credit_to: 4, /* credit timeout */
242*4882a593Smuzhiyun nipe_tail_to: 4, /* tail timeout */
243*4882a593Smuzhiyun nipe_retry_cnt: 8, /* retry error count */
244*4882a593Smuzhiyun nipe_cb_cnt: 8, /* checkbit error count */
245*4882a593Smuzhiyun nipe_sn_cnt: 8; /* sequence number count */
246*4882a593Smuzhiyun } nipe_fields_s;
247*4882a593Smuzhiyun } hubni_port_error_t;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define NI_LLP_RETRY_MAX 0xff
250*4882a593Smuzhiyun #define NI_LLP_CB_MAX 0xff
251*4882a593Smuzhiyun #define NI_LLP_SN_MAX 0xff
252*4882a593Smuzhiyun
get_region_shift(void)253*4882a593Smuzhiyun static inline int get_region_shift(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun if (LOCAL_HUB_L(NI_STATUS_REV_ID) & NSRI_REGIONSIZE_MASK)
256*4882a593Smuzhiyun return NASID_TO_FINEREG_SHFT;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return NASID_TO_COARSEREG_SHFT;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun #endif /* _ASM_SGI_SN0_HUBNI_H */
264