1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public 3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive 4*4882a593Smuzhiyun * for more details. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Derived from IRIX <sys/SN/SN0/hubmd.h>, revision 1.59. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright (C) 1992 - 1997, 1999 Silicon Graphics, Inc. 9*4882a593Smuzhiyun * Copyright (C) 1999 by Ralf Baechle 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun #ifndef _ASM_SN_SN0_HUBMD_H 12*4882a593Smuzhiyun #define _ASM_SN_SN0_HUBMD_H 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * Hub Memory/Directory interface registers 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun #define CACHE_SLINE_SIZE 128 /* Secondary cache line size on SN0 */ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define MAX_REGIONS 64 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* Hardware page size and shift */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define MD_PAGE_SIZE 4096 /* Page size in bytes */ 25*4882a593Smuzhiyun #define MD_PAGE_NUM_SHFT 12 /* Address to page number shift */ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* Register offsets from LOCAL_HUB or REMOTE_HUB */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define MD_BASE 0x200000 30*4882a593Smuzhiyun #define MD_BASE_PERF 0x210000 31*4882a593Smuzhiyun #define MD_BASE_JUNK 0x220000 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define MD_IO_PROTECT 0x200000 /* MD and core register protection */ 34*4882a593Smuzhiyun #define MD_IO_PROT_OVRRD 0x200008 /* Clear my bit in MD_IO_PROTECT */ 35*4882a593Smuzhiyun #define MD_HSPEC_PROTECT 0x200010 /* BDDIR, LBOOT, RBOOT protection */ 36*4882a593Smuzhiyun #define MD_MEMORY_CONFIG 0x200018 /* Memory/Directory DIMM control */ 37*4882a593Smuzhiyun #define MD_REFRESH_CONTROL 0x200020 /* Memory/Directory refresh ctrl */ 38*4882a593Smuzhiyun #define MD_FANDOP_CAC_STAT 0x200028 /* Fetch-and-op cache status */ 39*4882a593Smuzhiyun #define MD_MIG_DIFF_THRESH 0x200030 /* Page migr. count diff thresh. */ 40*4882a593Smuzhiyun #define MD_MIG_VALUE_THRESH 0x200038 /* Page migr. count abs. thresh. */ 41*4882a593Smuzhiyun #define MD_MIG_CANDIDATE 0x200040 /* Latest page migration candidate */ 42*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_CLR 0x200048 /* Clear page migration candidate */ 43*4882a593Smuzhiyun #define MD_DIR_ERROR 0x200050 /* Directory DIMM error */ 44*4882a593Smuzhiyun #define MD_DIR_ERROR_CLR 0x200058 /* Directory DIMM error clear */ 45*4882a593Smuzhiyun #define MD_PROTOCOL_ERROR 0x200060 /* Directory protocol error */ 46*4882a593Smuzhiyun #define MD_PROTOCOL_ERROR_CLR 0x200068 /* Directory protocol error clear */ 47*4882a593Smuzhiyun #define MD_MEM_ERROR 0x200070 /* Memory DIMM error */ 48*4882a593Smuzhiyun #define MD_MEM_ERROR_CLR 0x200078 /* Memory DIMM error clear */ 49*4882a593Smuzhiyun #define MD_MISC_ERROR 0x200080 /* Miscellaneous MD error */ 50*4882a593Smuzhiyun #define MD_MISC_ERROR_CLR 0x200088 /* Miscellaneous MD error clear */ 51*4882a593Smuzhiyun #define MD_MEM_DIMM_INIT 0x200090 /* Memory DIMM mode initization. */ 52*4882a593Smuzhiyun #define MD_DIR_DIMM_INIT 0x200098 /* Directory DIMM mode init. */ 53*4882a593Smuzhiyun #define MD_MOQ_SIZE 0x2000a0 /* MD outgoing queue size */ 54*4882a593Smuzhiyun #define MD_MLAN_CTL 0x2000a8 /* NIC (Microlan) control register */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define MD_PERF_SEL 0x210000 /* Select perf monitor events */ 57*4882a593Smuzhiyun #define MD_PERF_CNT0 0x210010 /* Performance counter 0 */ 58*4882a593Smuzhiyun #define MD_PERF_CNT1 0x210018 /* Performance counter 1 */ 59*4882a593Smuzhiyun #define MD_PERF_CNT2 0x210020 /* Performance counter 2 */ 60*4882a593Smuzhiyun #define MD_PERF_CNT3 0x210028 /* Performance counter 3 */ 61*4882a593Smuzhiyun #define MD_PERF_CNT4 0x210030 /* Performance counter 4 */ 62*4882a593Smuzhiyun #define MD_PERF_CNT5 0x210038 /* Performance counter 5 */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define MD_UREG0_0 0x220000 /* uController/UART 0 register */ 65*4882a593Smuzhiyun #define MD_UREG0_1 0x220008 /* uController/UART 0 register */ 66*4882a593Smuzhiyun #define MD_UREG0_2 0x220010 /* uController/UART 0 register */ 67*4882a593Smuzhiyun #define MD_UREG0_3 0x220018 /* uController/UART 0 register */ 68*4882a593Smuzhiyun #define MD_UREG0_4 0x220020 /* uController/UART 0 register */ 69*4882a593Smuzhiyun #define MD_UREG0_5 0x220028 /* uController/UART 0 register */ 70*4882a593Smuzhiyun #define MD_UREG0_6 0x220030 /* uController/UART 0 register */ 71*4882a593Smuzhiyun #define MD_UREG0_7 0x220038 /* uController/UART 0 register */ 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define MD_SLOTID_USTAT 0x220048 /* Hub slot ID & UART/uCtlr status */ 74*4882a593Smuzhiyun #define MD_LED0 0x220050 /* Eight-bit LED for CPU A */ 75*4882a593Smuzhiyun #define MD_LED1 0x220058 /* Eight-bit LED for CPU B */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define MD_UREG1_0 0x220080 /* uController/UART 1 register */ 78*4882a593Smuzhiyun #define MD_UREG1_1 0x220088 /* uController/UART 1 register */ 79*4882a593Smuzhiyun #define MD_UREG1_2 0x220090 /* uController/UART 1 register */ 80*4882a593Smuzhiyun #define MD_UREG1_3 0x220098 /* uController/UART 1 register */ 81*4882a593Smuzhiyun #define MD_UREG1_4 0x2200a0 /* uController/UART 1 register */ 82*4882a593Smuzhiyun #define MD_UREG1_5 0x2200a8 /* uController/UART 1 register */ 83*4882a593Smuzhiyun #define MD_UREG1_6 0x2200b0 /* uController/UART 1 register */ 84*4882a593Smuzhiyun #define MD_UREG1_7 0x2200b8 /* uController/UART 1 register */ 85*4882a593Smuzhiyun #define MD_UREG1_8 0x2200c0 /* uController/UART 1 register */ 86*4882a593Smuzhiyun #define MD_UREG1_9 0x2200c8 /* uController/UART 1 register */ 87*4882a593Smuzhiyun #define MD_UREG1_10 0x2200d0 /* uController/UART 1 register */ 88*4882a593Smuzhiyun #define MD_UREG1_11 0x2200d8 /* uController/UART 1 register */ 89*4882a593Smuzhiyun #define MD_UREG1_12 0x2200e0 /* uController/UART 1 register */ 90*4882a593Smuzhiyun #define MD_UREG1_13 0x2200e8 /* uController/UART 1 register */ 91*4882a593Smuzhiyun #define MD_UREG1_14 0x2200f0 /* uController/UART 1 register */ 92*4882a593Smuzhiyun #define MD_UREG1_15 0x2200f8 /* uController/UART 1 register */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #ifdef CONFIG_SGI_SN_N_MODE 95*4882a593Smuzhiyun #define MD_MEM_BANKS 4 /* 4 banks of memory max in N mode */ 96*4882a593Smuzhiyun #else 97*4882a593Smuzhiyun #define MD_MEM_BANKS 8 /* 8 banks of memory max in M mode */ 98*4882a593Smuzhiyun #endif 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* 101*4882a593Smuzhiyun * MD_MEMORY_CONFIG fields 102*4882a593Smuzhiyun * 103*4882a593Smuzhiyun * MD_SIZE_xxx are useful for representing the size of a SIMM or bank 104*4882a593Smuzhiyun * (SIMM pair). They correspond to the values needed for the bit 105*4882a593Smuzhiyun * triplets (MMC_BANK_MASK) in the MD_MEMORY_CONFIG register for bank size. 106*4882a593Smuzhiyun * Bits not used by the MD are used by software. 107*4882a593Smuzhiyun */ 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define MD_SIZE_EMPTY 0 /* Valid in MEMORY_CONFIG */ 110*4882a593Smuzhiyun #define MD_SIZE_8MB 1 111*4882a593Smuzhiyun #define MD_SIZE_16MB 2 112*4882a593Smuzhiyun #define MD_SIZE_32MB 3 /* Broken in Hub 1 */ 113*4882a593Smuzhiyun #define MD_SIZE_64MB 4 /* Valid in MEMORY_CONFIG */ 114*4882a593Smuzhiyun #define MD_SIZE_128MB 5 /* Valid in MEMORY_CONFIG */ 115*4882a593Smuzhiyun #define MD_SIZE_256MB 6 116*4882a593Smuzhiyun #define MD_SIZE_512MB 7 /* Valid in MEMORY_CONFIG */ 117*4882a593Smuzhiyun #define MD_SIZE_1GB 8 118*4882a593Smuzhiyun #define MD_SIZE_2GB 9 119*4882a593Smuzhiyun #define MD_SIZE_4GB 10 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define MD_SIZE_BYTES(size) ((size) == 0 ? 0 : 0x400000L << (size)) 122*4882a593Smuzhiyun #define MD_SIZE_MBYTES(size) ((size) == 0 ? 0 : 4 << (size)) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define MMC_FPROM_CYC_SHFT 49 /* Have to use UINT64_CAST, instead */ 125*4882a593Smuzhiyun #define MMC_FPROM_CYC_MASK (UINT64_CAST 31 << 49) /* of 'L' suffix, */ 126*4882a593Smuzhiyun #define MMC_FPROM_WR_SHFT 44 /* for assembler */ 127*4882a593Smuzhiyun #define MMC_FPROM_WR_MASK (UINT64_CAST 31 << 44) 128*4882a593Smuzhiyun #define MMC_UCTLR_CYC_SHFT 39 129*4882a593Smuzhiyun #define MMC_UCTLR_CYC_MASK (UINT64_CAST 31 << 39) 130*4882a593Smuzhiyun #define MMC_UCTLR_WR_SHFT 34 131*4882a593Smuzhiyun #define MMC_UCTLR_WR_MASK (UINT64_CAST 31 << 34) 132*4882a593Smuzhiyun #define MMC_DIMM0_SEL_SHFT 32 133*4882a593Smuzhiyun #define MMC_DIMM0_SEL_MASK (UINT64_CAST 3 << 32) 134*4882a593Smuzhiyun #define MMC_IO_PROT_EN_SHFT 31 135*4882a593Smuzhiyun #define MMC_IO_PROT_EN_MASK (UINT64_CAST 1 << 31) 136*4882a593Smuzhiyun #define MMC_IO_PROT (UINT64_CAST 1 << 31) 137*4882a593Smuzhiyun #define MMC_ARB_MLSS_SHFT 30 138*4882a593Smuzhiyun #define MMC_ARB_MLSS_MASK (UINT64_CAST 1 << 30) 139*4882a593Smuzhiyun #define MMC_ARB_MLSS (UINT64_CAST 1 << 30) 140*4882a593Smuzhiyun #define MMC_IGNORE_ECC_SHFT 29 141*4882a593Smuzhiyun #define MMC_IGNORE_ECC_MASK (UINT64_CAST 1 << 29) 142*4882a593Smuzhiyun #define MMC_IGNORE_ECC (UINT64_CAST 1 << 29) 143*4882a593Smuzhiyun #define MMC_DIR_PREMIUM_SHFT 28 144*4882a593Smuzhiyun #define MMC_DIR_PREMIUM_MASK (UINT64_CAST 1 << 28) 145*4882a593Smuzhiyun #define MMC_DIR_PREMIUM (UINT64_CAST 1 << 28) 146*4882a593Smuzhiyun #define MMC_REPLY_GUAR_SHFT 24 147*4882a593Smuzhiyun #define MMC_REPLY_GUAR_MASK (UINT64_CAST 15 << 24) 148*4882a593Smuzhiyun #define MMC_BANK_SHFT(_b) ((_b) * 3) 149*4882a593Smuzhiyun #define MMC_BANK_MASK(_b) (UINT64_CAST 7 << MMC_BANK_SHFT(_b)) 150*4882a593Smuzhiyun #define MMC_BANK_ALL_MASK 0xffffff 151*4882a593Smuzhiyun #define MMC_RESET_DEFAULTS (UINT64_CAST 0x0f << MMC_FPROM_CYC_SHFT | \ 152*4882a593Smuzhiyun UINT64_CAST 0x07 << MMC_FPROM_WR_SHFT | \ 153*4882a593Smuzhiyun UINT64_CAST 0x1f << MMC_UCTLR_CYC_SHFT | \ 154*4882a593Smuzhiyun UINT64_CAST 0x0f << MMC_UCTLR_WR_SHFT | \ 155*4882a593Smuzhiyun MMC_IGNORE_ECC | MMC_DIR_PREMIUM | \ 156*4882a593Smuzhiyun UINT64_CAST 0x0f << MMC_REPLY_GUAR_SHFT | \ 157*4882a593Smuzhiyun MMC_BANK_ALL_MASK) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* MD_REFRESH_CONTROL fields */ 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define MRC_ENABLE_SHFT 63 162*4882a593Smuzhiyun #define MRC_ENABLE_MASK (UINT64_CAST 1 << 63) 163*4882a593Smuzhiyun #define MRC_ENABLE (UINT64_CAST 1 << 63) 164*4882a593Smuzhiyun #define MRC_COUNTER_SHFT 12 165*4882a593Smuzhiyun #define MRC_COUNTER_MASK (UINT64_CAST 0xfff << 12) 166*4882a593Smuzhiyun #define MRC_CNT_THRESH_MASK 0xfff 167*4882a593Smuzhiyun #define MRC_RESET_DEFAULTS (UINT64_CAST 0x400) 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* MD_MEM_DIMM_INIT and MD_DIR_DIMM_INIT fields */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define MDI_SELECT_SHFT 32 172*4882a593Smuzhiyun #define MDI_SELECT_MASK (UINT64_CAST 0x0f << 32) 173*4882a593Smuzhiyun #define MDI_DIMM_MODE_MASK (UINT64_CAST 0xfff) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* MD_MOQ_SIZE fields */ 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define MMS_RP_SIZE_SHFT 8 178*4882a593Smuzhiyun #define MMS_RP_SIZE_MASK (UINT64_CAST 0x3f << 8) 179*4882a593Smuzhiyun #define MMS_RQ_SIZE_SHFT 0 180*4882a593Smuzhiyun #define MMS_RQ_SIZE_MASK (UINT64_CAST 0x1f) 181*4882a593Smuzhiyun #define MMS_RESET_DEFAULTS (0x32 << 8 | 0x12) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* MD_FANDOP_CAC_STAT fields */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define MFC_VALID_SHFT 63 186*4882a593Smuzhiyun #define MFC_VALID_MASK (UINT64_CAST 1 << 63) 187*4882a593Smuzhiyun #define MFC_VALID (UINT64_CAST 1 << 63) 188*4882a593Smuzhiyun #define MFC_ADDR_SHFT 6 189*4882a593Smuzhiyun #define MFC_ADDR_MASK (UINT64_CAST 0x3ffffff) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* MD_MLAN_CTL fields */ 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define MLAN_PHI1_SHFT 27 194*4882a593Smuzhiyun #define MLAN_PHI1_MASK (UINT64_CAST 0x7f << 27) 195*4882a593Smuzhiyun #define MLAN_PHI0_SHFT 20 196*4882a593Smuzhiyun #define MLAN_PHI0_MASK (UINT64_CAST 0x7f << 27) 197*4882a593Smuzhiyun #define MLAN_PULSE_SHFT 10 198*4882a593Smuzhiyun #define MLAN_PULSE_MASK (UINT64_CAST 0x3ff << 10) 199*4882a593Smuzhiyun #define MLAN_SAMPLE_SHFT 2 200*4882a593Smuzhiyun #define MLAN_SAMPLE_MASK (UINT64_CAST 0xff << 2) 201*4882a593Smuzhiyun #define MLAN_DONE_SHFT 1 202*4882a593Smuzhiyun #define MLAN_DONE_MASK 2 203*4882a593Smuzhiyun #define MLAN_DONE (UINT64_CAST 0x02) 204*4882a593Smuzhiyun #define MLAN_RD_DATA (UINT64_CAST 0x01) 205*4882a593Smuzhiyun #define MLAN_RESET_DEFAULTS (UINT64_CAST 0x31 << MLAN_PHI1_SHFT | \ 206*4882a593Smuzhiyun UINT64_CAST 0x31 << MLAN_PHI0_SHFT) 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* MD_SLOTID_USTAT bit definitions */ 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define MSU_CORECLK_TST_SHFT 7 /* You don't wanna know */ 211*4882a593Smuzhiyun #define MSU_CORECLK_TST_MASK (UINT64_CAST 1 << 7) 212*4882a593Smuzhiyun #define MSU_CORECLK_TST (UINT64_CAST 1 << 7) 213*4882a593Smuzhiyun #define MSU_CORECLK_SHFT 6 /* You don't wanna know */ 214*4882a593Smuzhiyun #define MSU_CORECLK_MASK (UINT64_CAST 1 << 6) 215*4882a593Smuzhiyun #define MSU_CORECLK (UINT64_CAST 1 << 6) 216*4882a593Smuzhiyun #define MSU_NETSYNC_SHFT 5 /* You don't wanna know */ 217*4882a593Smuzhiyun #define MSU_NETSYNC_MASK (UINT64_CAST 1 << 5) 218*4882a593Smuzhiyun #define MSU_NETSYNC (UINT64_CAST 1 << 5) 219*4882a593Smuzhiyun #define MSU_FPROMRDY_SHFT 4 /* Flash PROM ready bit */ 220*4882a593Smuzhiyun #define MSU_FPROMRDY_MASK (UINT64_CAST 1 << 4) 221*4882a593Smuzhiyun #define MSU_FPROMRDY (UINT64_CAST 1 << 4) 222*4882a593Smuzhiyun #define MSU_I2CINTR_SHFT 3 /* I2C interrupt bit */ 223*4882a593Smuzhiyun #define MSU_I2CINTR_MASK (UINT64_CAST 1 << 3) 224*4882a593Smuzhiyun #define MSU_I2CINTR (UINT64_CAST 1 << 3) 225*4882a593Smuzhiyun #define MSU_SLOTID_MASK 0xff 226*4882a593Smuzhiyun #define MSU_SN0_SLOTID_SHFT 0 /* Slot ID */ 227*4882a593Smuzhiyun #define MSU_SN0_SLOTID_MASK (UINT64_CAST 7) 228*4882a593Smuzhiyun #define MSU_SN00_SLOTID_SHFT 7 229*4882a593Smuzhiyun #define MSU_SN00_SLOTID_MASK (UINT64_CAST 0x80) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define MSU_PIMM_PSC_SHFT 4 232*4882a593Smuzhiyun #define MSU_PIMM_PSC_MASK (0xf << MSU_PIMM_PSC_SHFT) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* MD_MIG_DIFF_THRESH bit definitions */ 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define MD_MIG_DIFF_THRES_VALID_MASK (UINT64_CAST 0x1 << 63) 237*4882a593Smuzhiyun #define MD_MIG_DIFF_THRES_VALID_SHFT 63 238*4882a593Smuzhiyun #define MD_MIG_DIFF_THRES_VALUE_MASK (UINT64_CAST 0xfffff) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* MD_MIG_VALUE_THRESH bit definitions */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #define MD_MIG_VALUE_THRES_VALID_MASK (UINT64_CAST 0x1 << 63) 243*4882a593Smuzhiyun #define MD_MIG_VALUE_THRES_VALID_SHFT 63 244*4882a593Smuzhiyun #define MD_MIG_VALUE_THRES_VALUE_MASK (UINT64_CAST 0xfffff) 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* MD_MIG_CANDIDATE bit definitions */ 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_VALID_MASK (UINT64_CAST 0x1 << 63) 249*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_VALID_SHFT 63 250*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_TYPE_MASK (UINT64_CAST 0x1 << 30) 251*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_TYPE_SHFT 30 252*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_OVERRUN_MASK (UINT64_CAST 0x1 << 29) 253*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_OVERRUN_SHFT 29 254*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_INITIATOR_MASK (UINT64_CAST 0x7ff << 18) 255*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_INITIATOR_SHFT 18 256*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_NODEID_MASK (UINT64_CAST 0x1ff << 20) 257*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_NODEID_SHFT 20 258*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_ADDR_MASK (UINT64_CAST 0x3ffff) 259*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_ADDR_SHFT 14 /* The address starts at bit 14 */ 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* Other MD definitions */ 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define MD_BANK_SHFT 29 /* log2(512 MB) */ 264*4882a593Smuzhiyun #define MD_BANK_MASK (UINT64_CAST 7 << 29) 265*4882a593Smuzhiyun #define MD_BANK_SIZE (UINT64_CAST 1 << MD_BANK_SHFT) /* 512 MB */ 266*4882a593Smuzhiyun #define MD_BANK_OFFSET(_b) (UINT64_CAST (_b) << MD_BANK_SHFT) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* 269*4882a593Smuzhiyun * The following definitions cover the bit field definitions for the 270*4882a593Smuzhiyun * various MD registers. For multi-bit registers, we define both 271*4882a593Smuzhiyun * a shift amount and a mask value. By convention, if you want to 272*4882a593Smuzhiyun * isolate a field, you should mask the field and then shift it down, 273*4882a593Smuzhiyun * since this makes the masks useful without a shift. 274*4882a593Smuzhiyun */ 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* Directory entry states for both premium and standard SIMMs. */ 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define MD_DIR_SHARED (UINT64_CAST 0x0) /* 000 */ 279*4882a593Smuzhiyun #define MD_DIR_POISONED (UINT64_CAST 0x1) /* 001 */ 280*4882a593Smuzhiyun #define MD_DIR_EXCLUSIVE (UINT64_CAST 0x2) /* 010 */ 281*4882a593Smuzhiyun #define MD_DIR_BUSY_SHARED (UINT64_CAST 0x3) /* 011 */ 282*4882a593Smuzhiyun #define MD_DIR_BUSY_EXCL (UINT64_CAST 0x4) /* 100 */ 283*4882a593Smuzhiyun #define MD_DIR_WAIT (UINT64_CAST 0x5) /* 101 */ 284*4882a593Smuzhiyun #define MD_DIR_UNOWNED (UINT64_CAST 0x7) /* 111 */ 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* 287*4882a593Smuzhiyun * The MD_DIR_FORCE_ECC bit can be added directory entry write data 288*4882a593Smuzhiyun * to forcing the ECC to be written as-is instead of recalculated. 289*4882a593Smuzhiyun */ 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #define MD_DIR_FORCE_ECC (UINT64_CAST 1 << 63) 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun /* 294*4882a593Smuzhiyun * Premium SIMM directory entry shifts and masks. Each is valid only in the 295*4882a593Smuzhiyun * context(s) indicated, where A, B, and C indicate the directory entry format 296*4882a593Smuzhiyun * as shown, and low and/or high indicates which double-word of the entry. 297*4882a593Smuzhiyun * 298*4882a593Smuzhiyun * Format A: STATE = shared, FINE = 1 299*4882a593Smuzhiyun * Format B: STATE = shared, FINE = 0 300*4882a593Smuzhiyun * Format C: STATE != shared (FINE must be 0) 301*4882a593Smuzhiyun */ 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define MD_PDIR_MASK 0xffffffffffff /* Whole entry */ 304*4882a593Smuzhiyun #define MD_PDIR_ECC_SHFT 0 /* ABC low or high */ 305*4882a593Smuzhiyun #define MD_PDIR_ECC_MASK 0x7f 306*4882a593Smuzhiyun #define MD_PDIR_PRIO_SHFT 8 /* ABC low */ 307*4882a593Smuzhiyun #define MD_PDIR_PRIO_MASK (0xf << 8) 308*4882a593Smuzhiyun #define MD_PDIR_AX_SHFT 7 /* ABC low */ 309*4882a593Smuzhiyun #define MD_PDIR_AX_MASK (1 << 7) 310*4882a593Smuzhiyun #define MD_PDIR_AX (1 << 7) 311*4882a593Smuzhiyun #define MD_PDIR_FINE_SHFT 12 /* ABC low */ 312*4882a593Smuzhiyun #define MD_PDIR_FINE_MASK (1 << 12) 313*4882a593Smuzhiyun #define MD_PDIR_FINE (1 << 12) 314*4882a593Smuzhiyun #define MD_PDIR_OCT_SHFT 13 /* A low */ 315*4882a593Smuzhiyun #define MD_PDIR_OCT_MASK (7 << 13) 316*4882a593Smuzhiyun #define MD_PDIR_STATE_SHFT 13 /* BC low */ 317*4882a593Smuzhiyun #define MD_PDIR_STATE_MASK (7 << 13) 318*4882a593Smuzhiyun #define MD_PDIR_ONECNT_SHFT 16 /* BC low */ 319*4882a593Smuzhiyun #define MD_PDIR_ONECNT_MASK (0x3f << 16) 320*4882a593Smuzhiyun #define MD_PDIR_PTR_SHFT 22 /* C low */ 321*4882a593Smuzhiyun #define MD_PDIR_PTR_MASK (UINT64_CAST 0x7ff << 22) 322*4882a593Smuzhiyun #define MD_PDIR_VECMSB_SHFT 22 /* AB low */ 323*4882a593Smuzhiyun #define MD_PDIR_VECMSB_BITMASK 0x3ffffff 324*4882a593Smuzhiyun #define MD_PDIR_VECMSB_BITSHFT 27 325*4882a593Smuzhiyun #define MD_PDIR_VECMSB_MASK (UINT64_CAST MD_PDIR_VECMSB_BITMASK << 22) 326*4882a593Smuzhiyun #define MD_PDIR_CWOFF_SHFT 7 /* C high */ 327*4882a593Smuzhiyun #define MD_PDIR_CWOFF_MASK (7 << 7) 328*4882a593Smuzhiyun #define MD_PDIR_VECLSB_SHFT 10 /* AB high */ 329*4882a593Smuzhiyun #define MD_PDIR_VECLSB_BITMASK (UINT64_CAST 0x3fffffffff) 330*4882a593Smuzhiyun #define MD_PDIR_VECLSB_BITSHFT 0 331*4882a593Smuzhiyun #define MD_PDIR_VECLSB_MASK (MD_PDIR_VECLSB_BITMASK << 10) 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* 334*4882a593Smuzhiyun * Directory initialization values 335*4882a593Smuzhiyun */ 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define MD_PDIR_INIT_LO (MD_DIR_UNOWNED << MD_PDIR_STATE_SHFT | \ 338*4882a593Smuzhiyun MD_PDIR_AX) 339*4882a593Smuzhiyun #define MD_PDIR_INIT_HI 0 340*4882a593Smuzhiyun #define MD_PDIR_INIT_PROT (MD_PROT_RW << MD_PPROT_IO_SHFT | \ 341*4882a593Smuzhiyun MD_PROT_RW << MD_PPROT_SHFT) 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* 344*4882a593Smuzhiyun * Standard SIMM directory entry shifts and masks. Each is valid only in the 345*4882a593Smuzhiyun * context(s) indicated, where A and C indicate the directory entry format 346*4882a593Smuzhiyun * as shown, and low and/or high indicates which double-word of the entry. 347*4882a593Smuzhiyun * 348*4882a593Smuzhiyun * Format A: STATE == shared 349*4882a593Smuzhiyun * Format C: STATE != shared 350*4882a593Smuzhiyun */ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun #define MD_SDIR_MASK 0xffff /* Whole entry */ 353*4882a593Smuzhiyun #define MD_SDIR_ECC_SHFT 0 /* AC low or high */ 354*4882a593Smuzhiyun #define MD_SDIR_ECC_MASK 0x1f 355*4882a593Smuzhiyun #define MD_SDIR_PRIO_SHFT 6 /* AC low */ 356*4882a593Smuzhiyun #define MD_SDIR_PRIO_MASK (1 << 6) 357*4882a593Smuzhiyun #define MD_SDIR_AX_SHFT 5 /* AC low */ 358*4882a593Smuzhiyun #define MD_SDIR_AX_MASK (1 << 5) 359*4882a593Smuzhiyun #define MD_SDIR_AX (1 << 5) 360*4882a593Smuzhiyun #define MD_SDIR_STATE_SHFT 7 /* AC low */ 361*4882a593Smuzhiyun #define MD_SDIR_STATE_MASK (7 << 7) 362*4882a593Smuzhiyun #define MD_SDIR_PTR_SHFT 10 /* C low */ 363*4882a593Smuzhiyun #define MD_SDIR_PTR_MASK (0x3f << 10) 364*4882a593Smuzhiyun #define MD_SDIR_CWOFF_SHFT 5 /* C high */ 365*4882a593Smuzhiyun #define MD_SDIR_CWOFF_MASK (7 << 5) 366*4882a593Smuzhiyun #define MD_SDIR_VECMSB_SHFT 11 /* A low */ 367*4882a593Smuzhiyun #define MD_SDIR_VECMSB_BITMASK 0x1f 368*4882a593Smuzhiyun #define MD_SDIR_VECMSB_BITSHFT 7 369*4882a593Smuzhiyun #define MD_SDIR_VECMSB_MASK (MD_SDIR_VECMSB_BITMASK << 11) 370*4882a593Smuzhiyun #define MD_SDIR_VECLSB_SHFT 5 /* A high */ 371*4882a593Smuzhiyun #define MD_SDIR_VECLSB_BITMASK 0x7ff 372*4882a593Smuzhiyun #define MD_SDIR_VECLSB_BITSHFT 0 373*4882a593Smuzhiyun #define MD_SDIR_VECLSB_MASK (MD_SDIR_VECLSB_BITMASK << 5) 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* 376*4882a593Smuzhiyun * Directory initialization values 377*4882a593Smuzhiyun */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define MD_SDIR_INIT_LO (MD_DIR_UNOWNED << MD_SDIR_STATE_SHFT | \ 380*4882a593Smuzhiyun MD_SDIR_AX) 381*4882a593Smuzhiyun #define MD_SDIR_INIT_HI 0 382*4882a593Smuzhiyun #define MD_SDIR_INIT_PROT (MD_PROT_RW << MD_SPROT_SHFT) 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* Protection and migration field values */ 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define MD_PROT_RW (UINT64_CAST 0x6) 387*4882a593Smuzhiyun #define MD_PROT_RO (UINT64_CAST 0x3) 388*4882a593Smuzhiyun #define MD_PROT_NO (UINT64_CAST 0x0) 389*4882a593Smuzhiyun #define MD_PROT_BAD (UINT64_CAST 0x5) 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun /* Premium SIMM protection entry shifts and masks. */ 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define MD_PPROT_SHFT 0 /* Prot. field */ 394*4882a593Smuzhiyun #define MD_PPROT_MASK 7 395*4882a593Smuzhiyun #define MD_PPROT_MIGMD_SHFT 3 /* Migration mode */ 396*4882a593Smuzhiyun #define MD_PPROT_MIGMD_MASK (3 << 3) 397*4882a593Smuzhiyun #define MD_PPROT_REFCNT_SHFT 5 /* Reference count */ 398*4882a593Smuzhiyun #define MD_PPROT_REFCNT_WIDTH 0x7ffff 399*4882a593Smuzhiyun #define MD_PPROT_REFCNT_MASK (MD_PPROT_REFCNT_WIDTH << 5) 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun #define MD_PPROT_IO_SHFT 45 /* I/O Prot field */ 402*4882a593Smuzhiyun #define MD_PPROT_IO_MASK (UINT64_CAST 7 << 45) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* Standard SIMM protection entry shifts and masks. */ 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define MD_SPROT_SHFT 0 /* Prot. field */ 407*4882a593Smuzhiyun #define MD_SPROT_MASK 7 408*4882a593Smuzhiyun #define MD_SPROT_MIGMD_SHFT 3 /* Migration mode */ 409*4882a593Smuzhiyun #define MD_SPROT_MIGMD_MASK (3 << 3) 410*4882a593Smuzhiyun #define MD_SPROT_REFCNT_SHFT 5 /* Reference count */ 411*4882a593Smuzhiyun #define MD_SPROT_REFCNT_WIDTH 0x7ff 412*4882a593Smuzhiyun #define MD_SPROT_REFCNT_MASK (MD_SPROT_REFCNT_WIDTH << 5) 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun /* Migration modes used in protection entries */ 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun #define MD_PROT_MIGMD_IREL (UINT64_CAST 0x3 << 3) 417*4882a593Smuzhiyun #define MD_PROT_MIGMD_IABS (UINT64_CAST 0x2 << 3) 418*4882a593Smuzhiyun #define MD_PROT_MIGMD_PREL (UINT64_CAST 0x1 << 3) 419*4882a593Smuzhiyun #define MD_PROT_MIGMD_OFF (UINT64_CAST 0x0 << 3) 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* 423*4882a593Smuzhiyun * Operations on page migration threshold register 424*4882a593Smuzhiyun */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* 429*4882a593Smuzhiyun * LED register macros 430*4882a593Smuzhiyun */ 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #define CPU_LED_ADDR(_nasid, _slice) \ 433*4882a593Smuzhiyun (private.p_sn00 ? \ 434*4882a593Smuzhiyun REMOTE_HUB_ADDR((_nasid), MD_UREG1_0 + ((_slice) << 5)) : \ 435*4882a593Smuzhiyun REMOTE_HUB_ADDR((_nasid), MD_LED0 + ((_slice) << 3))) 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun #define SET_CPU_LEDS(_nasid, _slice, _val) \ 438*4882a593Smuzhiyun (HUB_S(CPU_LED_ADDR(_nasid, _slice), (_val))) 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun #define SET_MY_LEDS(_v) \ 441*4882a593Smuzhiyun SET_CPU_LEDS(get_nasid(), get_slice(), (_v)) 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun /* 444*4882a593Smuzhiyun * Operations on Memory/Directory DIMM control register 445*4882a593Smuzhiyun */ 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun #define DIRTYPE_PREMIUM 1 448*4882a593Smuzhiyun #define DIRTYPE_STANDARD 0 449*4882a593Smuzhiyun #define MD_MEMORY_CONFIG_DIR_TYPE_GET(region) (\ 450*4882a593Smuzhiyun (REMOTE_HUB_L(region, MD_MEMORY_CONFIG) & MMC_DIR_PREMIUM_MASK) >> \ 451*4882a593Smuzhiyun MMC_DIR_PREMIUM_SHFT) 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* 455*4882a593Smuzhiyun * Operations on page migration count difference and absolute threshold 456*4882a593Smuzhiyun * registers 457*4882a593Smuzhiyun */ 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #define MD_MIG_DIFF_THRESH_GET(region) ( \ 460*4882a593Smuzhiyun REMOTE_HUB_L((region), MD_MIG_DIFF_THRESH) & \ 461*4882a593Smuzhiyun MD_MIG_DIFF_THRES_VALUE_MASK) 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define MD_MIG_DIFF_THRESH_SET(region, value) ( \ 464*4882a593Smuzhiyun REMOTE_HUB_S((region), MD_MIG_DIFF_THRESH, \ 465*4882a593Smuzhiyun MD_MIG_DIFF_THRES_VALID_MASK | (value))) 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define MD_MIG_DIFF_THRESH_DISABLE(region) ( \ 468*4882a593Smuzhiyun REMOTE_HUB_S((region), MD_MIG_DIFF_THRESH, \ 469*4882a593Smuzhiyun REMOTE_HUB_L((region), MD_MIG_DIFF_THRESH) \ 470*4882a593Smuzhiyun & ~MD_MIG_DIFF_THRES_VALID_MASK)) 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun #define MD_MIG_DIFF_THRESH_ENABLE(region) ( \ 473*4882a593Smuzhiyun REMOTE_HUB_S((region), MD_MIG_DIFF_THRESH, \ 474*4882a593Smuzhiyun REMOTE_HUB_L((region), MD_MIG_DIFF_THRESH) \ 475*4882a593Smuzhiyun | MD_MIG_DIFF_THRES_VALID_MASK)) 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #define MD_MIG_DIFF_THRESH_IS_ENABLED(region) ( \ 478*4882a593Smuzhiyun REMOTE_HUB_L((region), MD_MIG_DIFF_THRESH) & \ 479*4882a593Smuzhiyun MD_MIG_DIFF_THRES_VALID_MASK) 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun #define MD_MIG_VALUE_THRESH_GET(region) ( \ 482*4882a593Smuzhiyun REMOTE_HUB_L((region), MD_MIG_VALUE_THRESH) & \ 483*4882a593Smuzhiyun MD_MIG_VALUE_THRES_VALUE_MASK) 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #define MD_MIG_VALUE_THRESH_SET(region, value) ( \ 486*4882a593Smuzhiyun REMOTE_HUB_S((region), MD_MIG_VALUE_THRESH, \ 487*4882a593Smuzhiyun MD_MIG_VALUE_THRES_VALID_MASK | (value))) 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun #define MD_MIG_VALUE_THRESH_DISABLE(region) ( \ 490*4882a593Smuzhiyun REMOTE_HUB_S((region), MD_MIG_VALUE_THRESH, \ 491*4882a593Smuzhiyun REMOTE_HUB_L(region, MD_MIG_VALUE_THRESH) \ 492*4882a593Smuzhiyun & ~MD_MIG_VALUE_THRES_VALID_MASK)) 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define MD_MIG_VALUE_THRESH_ENABLE(region) ( \ 495*4882a593Smuzhiyun REMOTE_HUB_S((region), MD_MIG_VALUE_THRESH, \ 496*4882a593Smuzhiyun REMOTE_HUB_L((region), MD_MIG_VALUE_THRESH) \ 497*4882a593Smuzhiyun | MD_MIG_VALUE_THRES_VALID_MASK)) 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #define MD_MIG_VALUE_THRESH_IS_ENABLED(region) ( \ 500*4882a593Smuzhiyun REMOTE_HUB_L((region), MD_MIG_VALUE_THRESH) & \ 501*4882a593Smuzhiyun MD_MIG_VALUE_THRES_VALID_MASK) 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun /* 504*4882a593Smuzhiyun * Operations on page migration candidate register 505*4882a593Smuzhiyun */ 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_GET(my_region_id) ( \ 508*4882a593Smuzhiyun REMOTE_HUB_L((my_region_id), MD_MIG_CANDIDATE_CLR)) 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_HWPFN(value) ((value) & MD_MIG_CANDIDATE_ADDR_MASK) 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_NODEID(value) ( \ 513*4882a593Smuzhiyun ((value) & MD_MIG_CANDIDATE_NODEID_MASK) >> MD_MIG_CANDIDATE_NODEID_SHFT) 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_TYPE(value) ( \ 516*4882a593Smuzhiyun ((value) & MD_MIG_CANDIDATE_TYPE_MASK) >> MD_MIG_CANDIDATE_TYPE_SHFT) 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun #define MD_MIG_CANDIDATE_VALID(value) ( \ 519*4882a593Smuzhiyun ((value) & MD_MIG_CANDIDATE_VALID_MASK) >> MD_MIG_CANDIDATE_VALID_SHFT) 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* 522*4882a593Smuzhiyun * Macros to retrieve fields in the protection entry 523*4882a593Smuzhiyun */ 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun /* for Premium SIMM */ 526*4882a593Smuzhiyun #define MD_PPROT_REFCNT_GET(value) ( \ 527*4882a593Smuzhiyun ((value) & MD_PPROT_REFCNT_MASK) >> MD_PPROT_REFCNT_SHFT) 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun #define MD_PPROT_MIGMD_GET(value) ( \ 530*4882a593Smuzhiyun ((value) & MD_PPROT_MIGMD_MASK) >> MD_PPROT_MIGMD_SHFT) 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* for Standard SIMM */ 533*4882a593Smuzhiyun #define MD_SPROT_REFCNT_GET(value) ( \ 534*4882a593Smuzhiyun ((value) & MD_SPROT_REFCNT_MASK) >> MD_SPROT_REFCNT_SHFT) 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun #define MD_SPROT_MIGMD_GET(value) ( \ 537*4882a593Smuzhiyun ((value) & MD_SPROT_MIGMD_MASK) >> MD_SPROT_MIGMD_SHFT) 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun /* 540*4882a593Smuzhiyun * Format of dir_error, mem_error, protocol_error and misc_error registers 541*4882a593Smuzhiyun */ 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun struct dir_error_reg { 544*4882a593Smuzhiyun u64 uce_vld: 1, /* 63: valid directory uce */ 545*4882a593Smuzhiyun ae_vld: 1, /* 62: valid dir prot ecc error */ 546*4882a593Smuzhiyun ce_vld: 1, /* 61: valid correctable ECC err*/ 547*4882a593Smuzhiyun rsvd1: 19, /* 60-42: reserved */ 548*4882a593Smuzhiyun bad_prot: 3, /* 41-39: encoding, bad access rights*/ 549*4882a593Smuzhiyun bad_syn: 7, /* 38-32: bad dir syndrome */ 550*4882a593Smuzhiyun rsvd2: 2, /* 31-30: reserved */ 551*4882a593Smuzhiyun hspec_addr:27, /* 29-03: bddir space bad entry */ 552*4882a593Smuzhiyun uce_ovr: 1, /* 2: multiple dir uce's */ 553*4882a593Smuzhiyun ae_ovr: 1, /* 1: multiple prot ecc errs*/ 554*4882a593Smuzhiyun ce_ovr: 1; /* 0: multiple correctable errs */ 555*4882a593Smuzhiyun }; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun typedef union md_dir_error { 558*4882a593Smuzhiyun u64 derr_reg; /* the entire register */ 559*4882a593Smuzhiyun struct dir_error_reg derr_fmt; /* the register format */ 560*4882a593Smuzhiyun } md_dir_error_t; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun struct mem_error_reg { 564*4882a593Smuzhiyun u64 uce_vld: 1, /* 63: valid memory uce */ 565*4882a593Smuzhiyun ce_vld: 1, /* 62: valid correctable ECC err*/ 566*4882a593Smuzhiyun rsvd1: 22, /* 61-40: reserved */ 567*4882a593Smuzhiyun bad_syn: 8, /* 39-32: bad mem ecc syndrome */ 568*4882a593Smuzhiyun address: 29, /* 31-03: bad entry pointer */ 569*4882a593Smuzhiyun rsvd2: 1, /* 2: reserved */ 570*4882a593Smuzhiyun uce_ovr: 1, /* 1: multiple mem uce's */ 571*4882a593Smuzhiyun ce_ovr: 1; /* 0: multiple correctable errs */ 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun typedef union md_mem_error { 576*4882a593Smuzhiyun u64 merr_reg; /* the entire register */ 577*4882a593Smuzhiyun struct mem_error_reg merr_fmt; /* format of the mem_error reg */ 578*4882a593Smuzhiyun } md_mem_error_t; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun struct proto_error_reg { 582*4882a593Smuzhiyun u64 valid: 1, /* 63: valid protocol error */ 583*4882a593Smuzhiyun rsvd1: 2, /* 62-61: reserved */ 584*4882a593Smuzhiyun initiator:11, /* 60-50: id of request initiator*/ 585*4882a593Smuzhiyun backoff: 2, /* 49-48: backoff control */ 586*4882a593Smuzhiyun msg_type: 8, /* 47-40: type of request */ 587*4882a593Smuzhiyun access: 2, /* 39-38: access rights of initiator*/ 588*4882a593Smuzhiyun priority: 1, /* 37: priority level of requestor*/ 589*4882a593Smuzhiyun dir_state: 4, /* 36-33: state of directory */ 590*4882a593Smuzhiyun pointer_me:1, /* 32: initiator same as dir ptr */ 591*4882a593Smuzhiyun address: 29, /* 31-03: request address */ 592*4882a593Smuzhiyun rsvd2: 2, /* 02-01: reserved */ 593*4882a593Smuzhiyun overrun: 1; /* 0: multiple protocol errs */ 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun typedef union md_proto_error { 597*4882a593Smuzhiyun u64 perr_reg; /* the entire register */ 598*4882a593Smuzhiyun struct proto_error_reg perr_fmt; /* format of the register */ 599*4882a593Smuzhiyun } md_proto_error_t; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun struct md_sdir_high_fmt { 603*4882a593Smuzhiyun unsigned short sd_hi_bvec : 11, 604*4882a593Smuzhiyun sd_hi_ecc : 5; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun typedef union md_sdir_high { 609*4882a593Smuzhiyun /* The 16 bits of standard directory, upper word */ 610*4882a593Smuzhiyun unsigned short sd_hi_val; 611*4882a593Smuzhiyun struct md_sdir_high_fmt sd_hi_fmt; 612*4882a593Smuzhiyun }md_sdir_high_t; 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun struct md_sdir_low_shared_fmt { 616*4882a593Smuzhiyun /* The meaning of lower directory, shared */ 617*4882a593Smuzhiyun unsigned short sds_lo_bvec : 5, 618*4882a593Smuzhiyun sds_lo_unused: 1, 619*4882a593Smuzhiyun sds_lo_state : 3, 620*4882a593Smuzhiyun sds_lo_prio : 1, 621*4882a593Smuzhiyun sds_lo_ax : 1, 622*4882a593Smuzhiyun sds_lo_ecc : 5; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun struct md_sdir_low_exclusive_fmt { 626*4882a593Smuzhiyun /* The meaning of lower directory, exclusive */ 627*4882a593Smuzhiyun unsigned short sde_lo_ptr : 6, 628*4882a593Smuzhiyun sde_lo_state : 3, 629*4882a593Smuzhiyun sde_lo_prio : 1, 630*4882a593Smuzhiyun sde_lo_ax : 1, 631*4882a593Smuzhiyun sde_lo_ecc : 5; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun typedef union md_sdir_low { 636*4882a593Smuzhiyun /* The 16 bits of standard directory, lower word */ 637*4882a593Smuzhiyun unsigned short sd_lo_val; 638*4882a593Smuzhiyun struct md_sdir_low_exclusive_fmt sde_lo_fmt; 639*4882a593Smuzhiyun struct md_sdir_low_shared_fmt sds_lo_fmt; 640*4882a593Smuzhiyun }md_sdir_low_t; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun struct md_pdir_high_fmt { 645*4882a593Smuzhiyun u64 pd_hi_unused : 16, 646*4882a593Smuzhiyun pd_hi_bvec : 38, 647*4882a593Smuzhiyun pd_hi_unused1 : 3, 648*4882a593Smuzhiyun pd_hi_ecc : 7; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun typedef union md_pdir_high { 653*4882a593Smuzhiyun /* The 48 bits of standard directory, upper word */ 654*4882a593Smuzhiyun u64 pd_hi_val; 655*4882a593Smuzhiyun struct md_pdir_high_fmt pd_hi_fmt; 656*4882a593Smuzhiyun }md_pdir_high_t; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun struct md_pdir_low_shared_fmt { 660*4882a593Smuzhiyun /* The meaning of lower directory, shared */ 661*4882a593Smuzhiyun u64 pds_lo_unused : 16, 662*4882a593Smuzhiyun pds_lo_bvec : 26, 663*4882a593Smuzhiyun pds_lo_cnt : 6, 664*4882a593Smuzhiyun pds_lo_state : 3, 665*4882a593Smuzhiyun pds_lo_ste : 1, 666*4882a593Smuzhiyun pds_lo_prio : 4, 667*4882a593Smuzhiyun pds_lo_ax : 1, 668*4882a593Smuzhiyun pds_lo_ecc : 7; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun struct md_pdir_low_exclusive_fmt { 672*4882a593Smuzhiyun /* The meaning of lower directory, exclusive */ 673*4882a593Smuzhiyun u64 pde_lo_unused : 31, 674*4882a593Smuzhiyun pde_lo_ptr : 11, 675*4882a593Smuzhiyun pde_lo_unused1 : 6, 676*4882a593Smuzhiyun pde_lo_state : 3, 677*4882a593Smuzhiyun pde_lo_ste : 1, 678*4882a593Smuzhiyun pde_lo_prio : 4, 679*4882a593Smuzhiyun pde_lo_ax : 1, 680*4882a593Smuzhiyun pde_lo_ecc : 7; 681*4882a593Smuzhiyun }; 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun typedef union md_pdir_loent { 685*4882a593Smuzhiyun /* The 48 bits of premium directory, lower word */ 686*4882a593Smuzhiyun u64 pd_lo_val; 687*4882a593Smuzhiyun struct md_pdir_low_exclusive_fmt pde_lo_fmt; 688*4882a593Smuzhiyun struct md_pdir_low_shared_fmt pds_lo_fmt; 689*4882a593Smuzhiyun }md_pdir_low_t; 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun /* 693*4882a593Smuzhiyun * the following two "union" definitions and two 694*4882a593Smuzhiyun * "struct" definitions are used in vmdump.c to 695*4882a593Smuzhiyun * represent directory memory information. 696*4882a593Smuzhiyun */ 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun typedef union md_dir_high { 699*4882a593Smuzhiyun md_sdir_high_t md_sdir_high; 700*4882a593Smuzhiyun md_pdir_high_t md_pdir_high; 701*4882a593Smuzhiyun } md_dir_high_t; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun typedef union md_dir_low { 704*4882a593Smuzhiyun md_sdir_low_t md_sdir_low; 705*4882a593Smuzhiyun md_pdir_low_t md_pdir_low; 706*4882a593Smuzhiyun } md_dir_low_t; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun typedef struct bddir_entry { 709*4882a593Smuzhiyun md_dir_low_t md_dir_low; 710*4882a593Smuzhiyun md_dir_high_t md_dir_high; 711*4882a593Smuzhiyun } bddir_entry_t; 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun typedef struct dir_mem_entry { 714*4882a593Smuzhiyun u64 prcpf[MAX_REGIONS]; 715*4882a593Smuzhiyun bddir_entry_t directory_words[MD_PAGE_SIZE/CACHE_SLINE_SIZE]; 716*4882a593Smuzhiyun } dir_mem_entry_t; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun typedef union md_perf_sel { 721*4882a593Smuzhiyun u64 perf_sel_reg; 722*4882a593Smuzhiyun struct { 723*4882a593Smuzhiyun u64 perf_rsvd : 60, 724*4882a593Smuzhiyun perf_en : 1, 725*4882a593Smuzhiyun perf_sel : 3; 726*4882a593Smuzhiyun } perf_sel_bits; 727*4882a593Smuzhiyun } md_perf_sel_t; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun typedef union md_perf_cnt { 730*4882a593Smuzhiyun u64 perf_cnt; 731*4882a593Smuzhiyun struct { 732*4882a593Smuzhiyun u64 perf_rsvd : 44, 733*4882a593Smuzhiyun perf_cnt : 20; 734*4882a593Smuzhiyun } perf_cnt_bits; 735*4882a593Smuzhiyun } md_perf_cnt_t; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */ 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun #define DIR_ERROR_VALID_MASK 0xe000000000000000 742*4882a593Smuzhiyun #define DIR_ERROR_VALID_SHFT 61 743*4882a593Smuzhiyun #define DIR_ERROR_VALID_UCE 0x8000000000000000 744*4882a593Smuzhiyun #define DIR_ERROR_VALID_AE 0x4000000000000000 745*4882a593Smuzhiyun #define DIR_ERROR_VALID_CE 0x2000000000000000 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun #define MEM_ERROR_VALID_MASK 0xc000000000000000 748*4882a593Smuzhiyun #define MEM_ERROR_VALID_SHFT 62 749*4882a593Smuzhiyun #define MEM_ERROR_VALID_UCE 0x8000000000000000 750*4882a593Smuzhiyun #define MEM_ERROR_VALID_CE 0x4000000000000000 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun #define PROTO_ERROR_VALID_MASK 0x8000000000000000 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun #define MISC_ERROR_VALID_MASK 0x3ff 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun /* 757*4882a593Smuzhiyun * Mask for hspec address that is stored in the dir error register. 758*4882a593Smuzhiyun * This represents bits 29 through 3. 759*4882a593Smuzhiyun */ 760*4882a593Smuzhiyun #define DIR_ERR_HSPEC_MASK 0x3ffffff8 761*4882a593Smuzhiyun #define ERROR_HSPEC_MASK 0x3ffffff8 762*4882a593Smuzhiyun #define ERROR_HSPEC_SHFT 3 763*4882a593Smuzhiyun #define ERROR_ADDR_MASK 0xfffffff8 764*4882a593Smuzhiyun #define ERROR_ADDR_SHFT 3 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun /* 767*4882a593Smuzhiyun * MD_MISC_ERROR register defines. 768*4882a593Smuzhiyun */ 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun #define MMCE_VALID_MASK 0x3ff 771*4882a593Smuzhiyun #define MMCE_ILL_MSG_SHFT 8 772*4882a593Smuzhiyun #define MMCE_ILL_MSG_MASK (UINT64_CAST 0x03 << MMCE_ILL_MSG_SHFT) 773*4882a593Smuzhiyun #define MMCE_ILL_REV_SHFT 6 774*4882a593Smuzhiyun #define MMCE_ILL_REV_MASK (UINT64_CAST 0x03 << MMCE_ILL_REV_SHFT) 775*4882a593Smuzhiyun #define MMCE_LONG_PACK_SHFT 4 776*4882a593Smuzhiyun #define MMCE_LONG_PACK_MASK (UINT64_CAST 0x03 << MMCE_lONG_PACK_SHFT) 777*4882a593Smuzhiyun #define MMCE_SHORT_PACK_SHFT 2 778*4882a593Smuzhiyun #define MMCE_SHORT_PACK_MASK (UINT64_CAST 0x03 << MMCE_SHORT_PACK_SHFT) 779*4882a593Smuzhiyun #define MMCE_BAD_DATA_SHFT 0 780*4882a593Smuzhiyun #define MMCE_BAD_DATA_MASK (UINT64_CAST 0x03 << MMCE_BAD_DATA_SHFT) 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun #define MD_PERF_COUNTERS 6 784*4882a593Smuzhiyun #define MD_PERF_SETS 6 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun #define MEM_DIMM_MASK 0xe0000000 787*4882a593Smuzhiyun #define MEM_DIMM_SHFT 29 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun #endif /* _ASM_SN_SN0_HUBMD_H */ 790