xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/sn/ioc3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 1999, 2000 Ralf Baechle
4*4882a593Smuzhiyun  * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef MIPS_SN_IOC3_H
7*4882a593Smuzhiyun #define MIPS_SN_IOC3_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* serial port register map */
12*4882a593Smuzhiyun struct ioc3_serialregs {
13*4882a593Smuzhiyun 	u32	sscr;
14*4882a593Smuzhiyun 	u32	stpir;
15*4882a593Smuzhiyun 	u32	stcir;
16*4882a593Smuzhiyun 	u32	srpir;
17*4882a593Smuzhiyun 	u32	srcir;
18*4882a593Smuzhiyun 	u32	srtr;
19*4882a593Smuzhiyun 	u32	shadow;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* SUPERIO uart register map */
23*4882a593Smuzhiyun struct ioc3_uartregs {
24*4882a593Smuzhiyun 	u8	iu_lcr;
25*4882a593Smuzhiyun 	union {
26*4882a593Smuzhiyun 		u8	iu_iir;	/* read only */
27*4882a593Smuzhiyun 		u8	iu_fcr;	/* write only */
28*4882a593Smuzhiyun 	};
29*4882a593Smuzhiyun 	union {
30*4882a593Smuzhiyun 		u8	iu_ier;	/* DLAB == 0 */
31*4882a593Smuzhiyun 		u8	iu_dlm;	/* DLAB == 1 */
32*4882a593Smuzhiyun 	};
33*4882a593Smuzhiyun 	union {
34*4882a593Smuzhiyun 		u8	iu_rbr;	/* read only, DLAB == 0 */
35*4882a593Smuzhiyun 		u8	iu_thr;	/* write only, DLAB == 0 */
36*4882a593Smuzhiyun 		u8	iu_dll;	/* DLAB == 1 */
37*4882a593Smuzhiyun 	};
38*4882a593Smuzhiyun 	u8	iu_scr;
39*4882a593Smuzhiyun 	u8	iu_msr;
40*4882a593Smuzhiyun 	u8	iu_lsr;
41*4882a593Smuzhiyun 	u8	iu_mcr;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct ioc3_sioregs {
45*4882a593Smuzhiyun 	u8	fill[0x141];	/* starts at 0x141 */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	u8	kbdcg;
48*4882a593Smuzhiyun 	u8	uartc;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	u8	fill0[0x151 - 0x142 - 1];
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	u8	pp_dcr;
53*4882a593Smuzhiyun 	u8	pp_dsr;
54*4882a593Smuzhiyun 	u8	pp_data;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	u8	fill1[0x159 - 0x153 - 1];
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	u8	pp_ecr;
59*4882a593Smuzhiyun 	u8	pp_cfgb;
60*4882a593Smuzhiyun 	u8	pp_fifa;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	u8	fill2[0x16a - 0x15b - 1];
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	u8	rtcdat;
65*4882a593Smuzhiyun 	u8	rtcad;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	u8	fill3[0x170 - 0x16b - 1];
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	struct ioc3_uartregs	uartb;	/* 0x20170  */
70*4882a593Smuzhiyun 	struct ioc3_uartregs	uarta;	/* 0x20178  */
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct ioc3_ethregs {
74*4882a593Smuzhiyun 	u32	emcr;		/* 0x000f0  */
75*4882a593Smuzhiyun 	u32	eisr;		/* 0x000f4  */
76*4882a593Smuzhiyun 	u32	eier;		/* 0x000f8  */
77*4882a593Smuzhiyun 	u32	ercsr;		/* 0x000fc  */
78*4882a593Smuzhiyun 	u32	erbr_h;		/* 0x00100  */
79*4882a593Smuzhiyun 	u32	erbr_l;		/* 0x00104  */
80*4882a593Smuzhiyun 	u32	erbar;		/* 0x00108  */
81*4882a593Smuzhiyun 	u32	ercir;		/* 0x0010c  */
82*4882a593Smuzhiyun 	u32	erpir;		/* 0x00110  */
83*4882a593Smuzhiyun 	u32	ertr;		/* 0x00114  */
84*4882a593Smuzhiyun 	u32	etcsr;		/* 0x00118  */
85*4882a593Smuzhiyun 	u32	ersr;		/* 0x0011c  */
86*4882a593Smuzhiyun 	u32	etcdc;		/* 0x00120  */
87*4882a593Smuzhiyun 	u32	ebir;		/* 0x00124  */
88*4882a593Smuzhiyun 	u32	etbr_h;		/* 0x00128  */
89*4882a593Smuzhiyun 	u32	etbr_l;		/* 0x0012c  */
90*4882a593Smuzhiyun 	u32	etcir;		/* 0x00130  */
91*4882a593Smuzhiyun 	u32	etpir;		/* 0x00134  */
92*4882a593Smuzhiyun 	u32	emar_h;		/* 0x00138  */
93*4882a593Smuzhiyun 	u32	emar_l;		/* 0x0013c  */
94*4882a593Smuzhiyun 	u32	ehar_h;		/* 0x00140  */
95*4882a593Smuzhiyun 	u32	ehar_l;		/* 0x00144  */
96*4882a593Smuzhiyun 	u32	micr;		/* 0x00148  */
97*4882a593Smuzhiyun 	u32	midr_r;		/* 0x0014c  */
98*4882a593Smuzhiyun 	u32	midr_w;		/* 0x00150  */
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct ioc3_serioregs {
102*4882a593Smuzhiyun 	u32	km_csr;		/* 0x0009c  */
103*4882a593Smuzhiyun 	u32	k_rd;		/* 0x000a0  */
104*4882a593Smuzhiyun 	u32	m_rd;		/* 0x000a4  */
105*4882a593Smuzhiyun 	u32	k_wd;		/* 0x000a8  */
106*4882a593Smuzhiyun 	u32	m_wd;		/* 0x000ac  */
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* Register layout of IOC3 in configuration space.  */
110*4882a593Smuzhiyun struct ioc3 {
111*4882a593Smuzhiyun 	/* PCI Config Space registers  */
112*4882a593Smuzhiyun 	u32	pci_id;		/* 0x00000  */
113*4882a593Smuzhiyun 	u32	pci_scr;	/* 0x00004  */
114*4882a593Smuzhiyun 	u32	pci_rev;	/* 0x00008  */
115*4882a593Smuzhiyun 	u32	pci_lat;	/* 0x0000c  */
116*4882a593Smuzhiyun 	u32	pci_addr;	/* 0x00010  */
117*4882a593Smuzhiyun 	u32	pci_err_addr_l;	/* 0x00014  */
118*4882a593Smuzhiyun 	u32	pci_err_addr_h;	/* 0x00018  */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	u32	sio_ir;		/* 0x0001c  */
121*4882a593Smuzhiyun 	u32	sio_ies;	/* 0x00020  */
122*4882a593Smuzhiyun 	u32	sio_iec;	/* 0x00024  */
123*4882a593Smuzhiyun 	u32	sio_cr;		/* 0x00028  */
124*4882a593Smuzhiyun 	u32	int_out;	/* 0x0002c  */
125*4882a593Smuzhiyun 	u32	mcr;		/* 0x00030  */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* General Purpose I/O registers  */
128*4882a593Smuzhiyun 	u32	gpcr_s;		/* 0x00034  */
129*4882a593Smuzhiyun 	u32	gpcr_c;		/* 0x00038  */
130*4882a593Smuzhiyun 	u32	gpdr;		/* 0x0003c  */
131*4882a593Smuzhiyun 	u32	gppr[16];	/* 0x00040  */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Parallel Port Registers  */
134*4882a593Smuzhiyun 	u32	ppbr_h_a;	/* 0x00080  */
135*4882a593Smuzhiyun 	u32	ppbr_l_a;	/* 0x00084  */
136*4882a593Smuzhiyun 	u32	ppcr_a;		/* 0x00088  */
137*4882a593Smuzhiyun 	u32	ppcr;		/* 0x0008c  */
138*4882a593Smuzhiyun 	u32	ppbr_h_b;	/* 0x00090  */
139*4882a593Smuzhiyun 	u32	ppbr_l_b;	/* 0x00094  */
140*4882a593Smuzhiyun 	u32	ppcr_b;		/* 0x00098  */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Keyboard and Mouse Registers	 */
143*4882a593Smuzhiyun 	struct ioc3_serioregs	serio;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Serial Port Registers  */
146*4882a593Smuzhiyun 	u32	sbbr_h;		/* 0x000b0  */
147*4882a593Smuzhiyun 	u32	sbbr_l;		/* 0x000b4  */
148*4882a593Smuzhiyun 	struct ioc3_serialregs	port_a;
149*4882a593Smuzhiyun 	struct ioc3_serialregs	port_b;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Ethernet Registers */
152*4882a593Smuzhiyun 	struct ioc3_ethregs	eth;
153*4882a593Smuzhiyun 	u32	pad1[(0x20000 - 0x00154) / 4];
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* SuperIO Registers  XXX */
156*4882a593Smuzhiyun 	struct ioc3_sioregs	sregs;	/* 0x20000 */
157*4882a593Smuzhiyun 	u32	pad2[(0x40000 - 0x20180) / 4];
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* SSRAM Diagnostic Access */
160*4882a593Smuzhiyun 	u32	ssram[(0x80000 - 0x40000) / 4];
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Bytebus device offsets
163*4882a593Smuzhiyun 	   0x80000 -   Access to the generic devices selected with   DEV0
164*4882a593Smuzhiyun 	   0x9FFFF     bytebus DEV_SEL_0
165*4882a593Smuzhiyun 	   0xA0000 -   Access to the generic devices selected with   DEV1
166*4882a593Smuzhiyun 	   0xBFFFF     bytebus DEV_SEL_1
167*4882a593Smuzhiyun 	   0xC0000 -   Access to the generic devices selected with   DEV2
168*4882a593Smuzhiyun 	   0xDFFFF     bytebus DEV_SEL_2
169*4882a593Smuzhiyun 	   0xE0000 -   Access to the generic devices selected with   DEV3
170*4882a593Smuzhiyun 	   0xFFFFF     bytebus DEV_SEL_3  */
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define PCI_LAT			0xc		/* Latency Timer */
175*4882a593Smuzhiyun #define PCI_SCR_DROP_MODE_EN	0x00008000	/* drop pios on parity err */
176*4882a593Smuzhiyun #define UARTA_BASE		0x178
177*4882a593Smuzhiyun #define UARTB_BASE		0x170
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * Bytebus device space
181*4882a593Smuzhiyun  */
182*4882a593Smuzhiyun #define IOC3_BYTEBUS_DEV0	0x80000L
183*4882a593Smuzhiyun #define IOC3_BYTEBUS_DEV1	0xa0000L
184*4882a593Smuzhiyun #define IOC3_BYTEBUS_DEV2	0xc0000L
185*4882a593Smuzhiyun #define IOC3_BYTEBUS_DEV3	0xe0000L
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun  * Ethernet RX Buffer
189*4882a593Smuzhiyun  */
190*4882a593Smuzhiyun struct ioc3_erxbuf {
191*4882a593Smuzhiyun 	u32	w0;			/* first word (valid,bcnt,cksum) */
192*4882a593Smuzhiyun 	u32	err;			/* second word various errors */
193*4882a593Smuzhiyun 	/* next comes n bytes of padding */
194*4882a593Smuzhiyun 	/* then the received ethernet frame itself */
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define ERXBUF_IPCKSUM_MASK	0x0000ffff
198*4882a593Smuzhiyun #define ERXBUF_BYTECNT_MASK	0x07ff0000
199*4882a593Smuzhiyun #define ERXBUF_BYTECNT_SHIFT	16
200*4882a593Smuzhiyun #define ERXBUF_V		0x80000000
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define ERXBUF_CRCERR		0x00000001	/* aka RSV15 */
203*4882a593Smuzhiyun #define ERXBUF_FRAMERR		0x00000002	/* aka RSV14 */
204*4882a593Smuzhiyun #define ERXBUF_CODERR		0x00000004	/* aka RSV13 */
205*4882a593Smuzhiyun #define ERXBUF_INVPREAMB	0x00000008	/* aka RSV18 */
206*4882a593Smuzhiyun #define ERXBUF_LOLEN		0x00007000	/* aka RSV2_0 */
207*4882a593Smuzhiyun #define ERXBUF_HILEN		0x03ff0000	/* aka RSV12_3 */
208*4882a593Smuzhiyun #define ERXBUF_MULTICAST	0x04000000	/* aka RSV16 */
209*4882a593Smuzhiyun #define ERXBUF_BROADCAST	0x08000000	/* aka RSV17 */
210*4882a593Smuzhiyun #define ERXBUF_LONGEVENT	0x10000000	/* aka RSV19 */
211*4882a593Smuzhiyun #define ERXBUF_BADPKT		0x20000000	/* aka RSV20 */
212*4882a593Smuzhiyun #define ERXBUF_GOODPKT		0x40000000	/* aka RSV21 */
213*4882a593Smuzhiyun #define ERXBUF_CARRIER		0x80000000	/* aka RSV22 */
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun  * Ethernet TX Descriptor
217*4882a593Smuzhiyun  */
218*4882a593Smuzhiyun #define ETXD_DATALEN	104
219*4882a593Smuzhiyun struct ioc3_etxd {
220*4882a593Smuzhiyun 	u32	cmd;				/* command field */
221*4882a593Smuzhiyun 	u32	bufcnt;				/* buffer counts field */
222*4882a593Smuzhiyun 	u64	p1;				/* buffer pointer 1 */
223*4882a593Smuzhiyun 	u64	p2;				/* buffer pointer 2 */
224*4882a593Smuzhiyun 	u8	data[ETXD_DATALEN];		/* opt. tx data */
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define ETXD_BYTECNT_MASK	0x000007ff	/* total byte count */
228*4882a593Smuzhiyun #define ETXD_INTWHENDONE	0x00001000	/* intr when done */
229*4882a593Smuzhiyun #define ETXD_D0V		0x00010000	/* data 0 valid */
230*4882a593Smuzhiyun #define ETXD_B1V		0x00020000	/* buf 1 valid */
231*4882a593Smuzhiyun #define ETXD_B2V		0x00040000	/* buf 2 valid */
232*4882a593Smuzhiyun #define ETXD_DOCHECKSUM		0x00080000	/* insert ip cksum */
233*4882a593Smuzhiyun #define ETXD_CHKOFF_MASK	0x07f00000	/* cksum byte offset */
234*4882a593Smuzhiyun #define ETXD_CHKOFF_SHIFT	20
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define ETXD_D0CNT_MASK		0x0000007f
237*4882a593Smuzhiyun #define ETXD_B1CNT_MASK		0x0007ff00
238*4882a593Smuzhiyun #define ETXD_B1CNT_SHIFT	8
239*4882a593Smuzhiyun #define ETXD_B2CNT_MASK		0x7ff00000
240*4882a593Smuzhiyun #define ETXD_B2CNT_SHIFT	20
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* Superio Registers (PIO Access) */
245*4882a593Smuzhiyun #define IOC3_SIO_BASE		0x20000
246*4882a593Smuzhiyun #define IOC3_SIO_UARTC		(IOC3_SIO_BASE+0x141)	/* UART Config */
247*4882a593Smuzhiyun #define IOC3_SIO_KBDCG		(IOC3_SIO_BASE+0x142)	/* KBD Config */
248*4882a593Smuzhiyun #define IOC3_SIO_PP_BASE	(IOC3_SIO_BASE+PP_BASE)	/* Parallel Port */
249*4882a593Smuzhiyun #define IOC3_SIO_RTC_BASE	(IOC3_SIO_BASE+0x168)	/* Real Time Clock */
250*4882a593Smuzhiyun #define IOC3_SIO_UB_BASE	(IOC3_SIO_BASE+UARTB_BASE)	/* UART B */
251*4882a593Smuzhiyun #define IOC3_SIO_UA_BASE	(IOC3_SIO_BASE+UARTA_BASE)	/* UART A */
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /* SSRAM Diagnostic Access */
254*4882a593Smuzhiyun #define IOC3_SSRAM	IOC3_RAM_OFF	/* base of SSRAM diagnostic access */
255*4882a593Smuzhiyun #define IOC3_SSRAM_LEN	0x40000	/* 256kb (addrspc sz, may not be populated) */
256*4882a593Smuzhiyun #define IOC3_SSRAM_DM	0x0000ffff	/* data mask */
257*4882a593Smuzhiyun #define IOC3_SSRAM_PM	0x00010000	/* parity mask */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* bitmasks for PCI_SCR */
260*4882a593Smuzhiyun #define PCI_SCR_PAR_RESP_EN	0x00000040	/* enb PCI parity checking */
261*4882a593Smuzhiyun #define PCI_SCR_SERR_EN		0x00000100	/* enable the SERR# driver */
262*4882a593Smuzhiyun #define PCI_SCR_DROP_MODE_EN	0x00008000	/* drop pios on parity err */
263*4882a593Smuzhiyun #define PCI_SCR_RX_SERR		(0x1 << 16)
264*4882a593Smuzhiyun #define PCI_SCR_DROP_MODE	(0x1 << 17)
265*4882a593Smuzhiyun #define PCI_SCR_SIG_PAR_ERR	(0x1 << 24)
266*4882a593Smuzhiyun #define PCI_SCR_SIG_TAR_ABRT	(0x1 << 27)
267*4882a593Smuzhiyun #define PCI_SCR_RX_TAR_ABRT	(0x1 << 28)
268*4882a593Smuzhiyun #define PCI_SCR_SIG_MST_ABRT	(0x1 << 29)
269*4882a593Smuzhiyun #define PCI_SCR_SIG_SERR	(0x1 << 30)
270*4882a593Smuzhiyun #define PCI_SCR_PAR_ERR		(0x1 << 31)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* bitmasks for IOC3_KM_CSR */
273*4882a593Smuzhiyun #define KM_CSR_K_WRT_PEND 0x00000001	/* kbd port xmitting or resetting */
274*4882a593Smuzhiyun #define KM_CSR_M_WRT_PEND 0x00000002	/* mouse port xmitting or resetting */
275*4882a593Smuzhiyun #define KM_CSR_K_LCB	  0x00000004	/* Line Cntrl Bit for last KBD write */
276*4882a593Smuzhiyun #define KM_CSR_M_LCB	  0x00000008	/* same for mouse */
277*4882a593Smuzhiyun #define KM_CSR_K_DATA	  0x00000010	/* state of kbd data line */
278*4882a593Smuzhiyun #define KM_CSR_K_CLK	  0x00000020	/* state of kbd clock line */
279*4882a593Smuzhiyun #define KM_CSR_K_PULL_DATA 0x00000040	/* pull kbd data line low */
280*4882a593Smuzhiyun #define KM_CSR_K_PULL_CLK 0x00000080	/* pull kbd clock line low */
281*4882a593Smuzhiyun #define KM_CSR_M_DATA	  0x00000100	/* state of ms data line */
282*4882a593Smuzhiyun #define KM_CSR_M_CLK	  0x00000200	/* state of ms clock line */
283*4882a593Smuzhiyun #define KM_CSR_M_PULL_DATA 0x00000400	/* pull ms data line low */
284*4882a593Smuzhiyun #define KM_CSR_M_PULL_CLK 0x00000800	/* pull ms clock line low */
285*4882a593Smuzhiyun #define KM_CSR_EMM_MODE	  0x00001000	/* emulation mode */
286*4882a593Smuzhiyun #define KM_CSR_SIM_MODE	  0x00002000	/* clock X8 */
287*4882a593Smuzhiyun #define KM_CSR_K_SM_IDLE  0x00004000	/* Keyboard is idle */
288*4882a593Smuzhiyun #define KM_CSR_M_SM_IDLE  0x00008000	/* Mouse is idle */
289*4882a593Smuzhiyun #define KM_CSR_K_TO	  0x00010000	/* Keyboard trying to send/receive */
290*4882a593Smuzhiyun #define KM_CSR_M_TO	  0x00020000	/* Mouse trying to send/receive */
291*4882a593Smuzhiyun #define KM_CSR_K_TO_EN	  0x00040000	/* KM_CSR_K_TO + KM_CSR_K_TO_EN = cause
292*4882a593Smuzhiyun 					   SIO_IR to assert */
293*4882a593Smuzhiyun #define KM_CSR_M_TO_EN	  0x00080000	/* KM_CSR_M_TO + KM_CSR_M_TO_EN = cause
294*4882a593Smuzhiyun 					   SIO_IR to assert */
295*4882a593Smuzhiyun #define KM_CSR_K_CLAMP_1  0x00100000	/* Pull K_CLK low aft recv 1 char */
296*4882a593Smuzhiyun #define KM_CSR_M_CLAMP_1  0x00200000	/* Pull M_CLK low aft recv 1 char */
297*4882a593Smuzhiyun #define KM_CSR_K_CLAMP_3  0x00400000	/* Pull K_CLK low aft recv 3 chars */
298*4882a593Smuzhiyun #define KM_CSR_M_CLAMP_3  0x00800000	/* Pull M_CLK low aft recv 3 chars */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* bitmasks for IOC3_K_RD and IOC3_M_RD */
301*4882a593Smuzhiyun #define KM_RD_DATA_2	0x000000ff	/* 3rd char recvd since last read */
302*4882a593Smuzhiyun #define KM_RD_DATA_2_SHIFT 0
303*4882a593Smuzhiyun #define KM_RD_DATA_1	0x0000ff00	/* 2nd char recvd since last read */
304*4882a593Smuzhiyun #define KM_RD_DATA_1_SHIFT 8
305*4882a593Smuzhiyun #define KM_RD_DATA_0	0x00ff0000	/* 1st char recvd since last read */
306*4882a593Smuzhiyun #define KM_RD_DATA_0_SHIFT 16
307*4882a593Smuzhiyun #define KM_RD_FRAME_ERR_2 0x01000000	/*  framing or parity error in byte 2 */
308*4882a593Smuzhiyun #define KM_RD_FRAME_ERR_1 0x02000000	/* same for byte 1 */
309*4882a593Smuzhiyun #define KM_RD_FRAME_ERR_0 0x04000000	/* same for byte 0 */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define KM_RD_KBD_MSE	0x08000000	/* 0 if from kbd, 1 if from mouse */
312*4882a593Smuzhiyun #define KM_RD_OFLO	0x10000000	/* 4th char recvd before this read */
313*4882a593Smuzhiyun #define KM_RD_VALID_2	0x20000000	/* DATA_2 valid */
314*4882a593Smuzhiyun #define KM_RD_VALID_1	0x40000000	/* DATA_1 valid */
315*4882a593Smuzhiyun #define KM_RD_VALID_0	0x80000000	/* DATA_0 valid */
316*4882a593Smuzhiyun #define KM_RD_VALID_ALL (KM_RD_VALID_0|KM_RD_VALID_1|KM_RD_VALID_2)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* bitmasks for IOC3_K_WD & IOC3_M_WD */
319*4882a593Smuzhiyun #define KM_WD_WRT_DATA	0x000000ff	/* write to keyboard/mouse port */
320*4882a593Smuzhiyun #define KM_WD_WRT_DATA_SHIFT 0
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* bitmasks for serial RX status byte */
323*4882a593Smuzhiyun #define RXSB_OVERRUN	0x01	/* char(s) lost */
324*4882a593Smuzhiyun #define RXSB_PAR_ERR	0x02	/* parity error */
325*4882a593Smuzhiyun #define RXSB_FRAME_ERR	0x04	/* framing error */
326*4882a593Smuzhiyun #define RXSB_BREAK	0x08	/* break character */
327*4882a593Smuzhiyun #define RXSB_CTS	0x10	/* state of CTS */
328*4882a593Smuzhiyun #define RXSB_DCD	0x20	/* state of DCD */
329*4882a593Smuzhiyun #define RXSB_MODEM_VALID 0x40	/* DCD, CTS and OVERRUN are valid */
330*4882a593Smuzhiyun #define RXSB_DATA_VALID 0x80	/* data byte, FRAME_ERR PAR_ERR & BREAK valid */
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /* bitmasks for serial TX control byte */
333*4882a593Smuzhiyun #define TXCB_INT_WHEN_DONE 0x20 /* interrupt after this byte is sent */
334*4882a593Smuzhiyun #define TXCB_INVALID	0x00	/* byte is invalid */
335*4882a593Smuzhiyun #define TXCB_VALID	0x40	/* byte is valid */
336*4882a593Smuzhiyun #define TXCB_MCR	0x80	/* data<7:0> to modem control register */
337*4882a593Smuzhiyun #define TXCB_DELAY	0xc0	/* delay data<7:0> mSec */
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* bitmasks for IOC3_SBBR_L */
340*4882a593Smuzhiyun #define SBBR_L_SIZE	0x00000001	/* 0 == 1KB rings, 1 == 4KB rings */
341*4882a593Smuzhiyun #define SBBR_L_BASE	0xfffff000	/* lower serial ring base addr */
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* bitmasks for IOC3_SSCR_<A:B> */
344*4882a593Smuzhiyun #define SSCR_RX_THRESHOLD 0x000001ff	/* hiwater mark */
345*4882a593Smuzhiyun #define SSCR_TX_TIMER_BUSY 0x00010000	/* TX timer in progress */
346*4882a593Smuzhiyun #define SSCR_HFC_EN	0x00020000	/* hardware flow control enabled */
347*4882a593Smuzhiyun #define SSCR_RX_RING_DCD 0x00040000	/* post RX record on delta-DCD */
348*4882a593Smuzhiyun #define SSCR_RX_RING_CTS 0x00080000	/* post RX record on delta-CTS */
349*4882a593Smuzhiyun #define SSCR_HIGH_SPD	0x00100000	/* 4X speed */
350*4882a593Smuzhiyun #define SSCR_DIAG	0x00200000	/* bypass clock divider for sim */
351*4882a593Smuzhiyun #define SSCR_RX_DRAIN	0x08000000	/* drain RX buffer to memory */
352*4882a593Smuzhiyun #define SSCR_DMA_EN	0x10000000	/* enable ring buffer DMA */
353*4882a593Smuzhiyun #define SSCR_DMA_PAUSE	0x20000000	/* pause DMA */
354*4882a593Smuzhiyun #define SSCR_PAUSE_STATE 0x40000000	/* sets when PAUSE takes effect */
355*4882a593Smuzhiyun #define SSCR_RESET	0x80000000	/* reset DMA channels */
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /* all producer/consumer pointers are the same bitfield */
358*4882a593Smuzhiyun #define PROD_CONS_PTR_4K 0x00000ff8	/* for 4K buffers */
359*4882a593Smuzhiyun #define PROD_CONS_PTR_1K 0x000003f8	/* for 1K buffers */
360*4882a593Smuzhiyun #define PROD_CONS_PTR_OFF 3
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* bitmasks for IOC3_SRCIR_<A:B> */
363*4882a593Smuzhiyun #define SRCIR_ARM	0x80000000	/* arm RX timer */
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* bitmasks for IOC3_SRPIR_<A:B> */
366*4882a593Smuzhiyun #define SRPIR_BYTE_CNT	0x07000000	/* bytes in packer */
367*4882a593Smuzhiyun #define SRPIR_BYTE_CNT_SHIFT 24
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* bitmasks for IOC3_STCIR_<A:B> */
370*4882a593Smuzhiyun #define STCIR_BYTE_CNT	0x0f000000	/* bytes in unpacker */
371*4882a593Smuzhiyun #define STCIR_BYTE_CNT_SHIFT 24
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* bitmasks for IOC3_SHADOW_<A:B> */
374*4882a593Smuzhiyun #define SHADOW_DR	0x00000001	/* data ready */
375*4882a593Smuzhiyun #define SHADOW_OE	0x00000002	/* overrun error */
376*4882a593Smuzhiyun #define SHADOW_PE	0x00000004	/* parity error */
377*4882a593Smuzhiyun #define SHADOW_FE	0x00000008	/* framing error */
378*4882a593Smuzhiyun #define SHADOW_BI	0x00000010	/* break interrupt */
379*4882a593Smuzhiyun #define SHADOW_THRE	0x00000020	/* transmit holding register empty */
380*4882a593Smuzhiyun #define SHADOW_TEMT	0x00000040	/* transmit shift register empty */
381*4882a593Smuzhiyun #define SHADOW_RFCE	0x00000080	/* char in RX fifo has an error */
382*4882a593Smuzhiyun #define SHADOW_DCTS	0x00010000	/* delta clear to send */
383*4882a593Smuzhiyun #define SHADOW_DDCD	0x00080000	/* delta data carrier detect */
384*4882a593Smuzhiyun #define SHADOW_CTS	0x00100000	/* clear to send */
385*4882a593Smuzhiyun #define SHADOW_DCD	0x00800000	/* data carrier detect */
386*4882a593Smuzhiyun #define SHADOW_DTR	0x01000000	/* data terminal ready */
387*4882a593Smuzhiyun #define SHADOW_RTS	0x02000000	/* request to send */
388*4882a593Smuzhiyun #define SHADOW_OUT1	0x04000000	/* 16550 OUT1 bit */
389*4882a593Smuzhiyun #define SHADOW_OUT2	0x08000000	/* 16550 OUT2 bit */
390*4882a593Smuzhiyun #define SHADOW_LOOP	0x10000000	/* loopback enabled */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* bitmasks for IOC3_SRTR_<A:B> */
393*4882a593Smuzhiyun #define SRTR_CNT	0x00000fff	/* reload value for RX timer */
394*4882a593Smuzhiyun #define SRTR_CNT_VAL	0x0fff0000	/* current value of RX timer */
395*4882a593Smuzhiyun #define SRTR_CNT_VAL_SHIFT 16
396*4882a593Smuzhiyun #define SRTR_HZ		16000	/* SRTR clock frequency */
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* bitmasks for IOC3_SIO_IR, IOC3_SIO_IEC and IOC3_SIO_IES  */
399*4882a593Smuzhiyun #define SIO_IR_SA_TX_MT		0x00000001	/* Serial port A TX empty */
400*4882a593Smuzhiyun #define SIO_IR_SA_RX_FULL	0x00000002	/* port A RX buf full */
401*4882a593Smuzhiyun #define SIO_IR_SA_RX_HIGH	0x00000004	/* port A RX hiwat */
402*4882a593Smuzhiyun #define SIO_IR_SA_RX_TIMER	0x00000008	/* port A RX timeout */
403*4882a593Smuzhiyun #define SIO_IR_SA_DELTA_DCD	0x00000010	/* port A delta DCD */
404*4882a593Smuzhiyun #define SIO_IR_SA_DELTA_CTS	0x00000020	/* port A delta CTS */
405*4882a593Smuzhiyun #define SIO_IR_SA_INT		0x00000040	/* port A pass-thru intr */
406*4882a593Smuzhiyun #define SIO_IR_SA_TX_EXPLICIT	0x00000080	/* port A explicit TX thru */
407*4882a593Smuzhiyun #define SIO_IR_SA_MEMERR	0x00000100	/* port A PCI error */
408*4882a593Smuzhiyun #define SIO_IR_SB_TX_MT		0x00000200	/* */
409*4882a593Smuzhiyun #define SIO_IR_SB_RX_FULL	0x00000400	/* */
410*4882a593Smuzhiyun #define SIO_IR_SB_RX_HIGH	0x00000800	/* */
411*4882a593Smuzhiyun #define SIO_IR_SB_RX_TIMER	0x00001000	/* */
412*4882a593Smuzhiyun #define SIO_IR_SB_DELTA_DCD	0x00002000	/* */
413*4882a593Smuzhiyun #define SIO_IR_SB_DELTA_CTS	0x00004000	/* */
414*4882a593Smuzhiyun #define SIO_IR_SB_INT		0x00008000	/* */
415*4882a593Smuzhiyun #define SIO_IR_SB_TX_EXPLICIT	0x00010000	/* */
416*4882a593Smuzhiyun #define SIO_IR_SB_MEMERR	0x00020000	/* */
417*4882a593Smuzhiyun #define SIO_IR_PP_INT		0x00040000	/* P port pass-thru intr */
418*4882a593Smuzhiyun #define SIO_IR_PP_INTA		0x00080000	/* PP context A thru */
419*4882a593Smuzhiyun #define SIO_IR_PP_INTB		0x00100000	/* PP context B thru */
420*4882a593Smuzhiyun #define SIO_IR_PP_MEMERR	0x00200000	/* PP PCI error */
421*4882a593Smuzhiyun #define SIO_IR_KBD_INT		0x00400000	/* kbd/mouse intr */
422*4882a593Smuzhiyun #define SIO_IR_RT_INT		0x08000000	/* RT output pulse */
423*4882a593Smuzhiyun #define SIO_IR_GEN_INT1		0x10000000	/* RT input pulse */
424*4882a593Smuzhiyun #define SIO_IR_GEN_INT_SHIFT	28
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /* per device interrupt masks */
427*4882a593Smuzhiyun #define SIO_IR_SA		(SIO_IR_SA_TX_MT | SIO_IR_SA_RX_FULL | \
428*4882a593Smuzhiyun 				 SIO_IR_SA_RX_HIGH | SIO_IR_SA_RX_TIMER | \
429*4882a593Smuzhiyun 				 SIO_IR_SA_DELTA_DCD | SIO_IR_SA_DELTA_CTS | \
430*4882a593Smuzhiyun 				 SIO_IR_SA_INT | SIO_IR_SA_TX_EXPLICIT | \
431*4882a593Smuzhiyun 				 SIO_IR_SA_MEMERR)
432*4882a593Smuzhiyun #define SIO_IR_SB		(SIO_IR_SB_TX_MT | SIO_IR_SB_RX_FULL | \
433*4882a593Smuzhiyun 				 SIO_IR_SB_RX_HIGH | SIO_IR_SB_RX_TIMER | \
434*4882a593Smuzhiyun 				 SIO_IR_SB_DELTA_DCD | SIO_IR_SB_DELTA_CTS | \
435*4882a593Smuzhiyun 				 SIO_IR_SB_INT | SIO_IR_SB_TX_EXPLICIT | \
436*4882a593Smuzhiyun 				 SIO_IR_SB_MEMERR)
437*4882a593Smuzhiyun #define SIO_IR_PP		(SIO_IR_PP_INT | SIO_IR_PP_INTA | \
438*4882a593Smuzhiyun 				 SIO_IR_PP_INTB | SIO_IR_PP_MEMERR)
439*4882a593Smuzhiyun #define SIO_IR_RT		(SIO_IR_RT_INT | SIO_IR_GEN_INT1)
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* bitmasks for SIO_CR */
442*4882a593Smuzhiyun #define SIO_CR_SIO_RESET	0x00000001	/* reset the SIO */
443*4882a593Smuzhiyun #define SIO_CR_SER_A_BASE	0x000000fe	/* DMA poll addr port A */
444*4882a593Smuzhiyun #define SIO_CR_SER_A_BASE_SHIFT 1
445*4882a593Smuzhiyun #define SIO_CR_SER_B_BASE	0x00007f00	/* DMA poll addr port B */
446*4882a593Smuzhiyun #define SIO_CR_SER_B_BASE_SHIFT 8
447*4882a593Smuzhiyun #define SIO_SR_CMD_PULSE	0x00078000	/* byte bus strobe length */
448*4882a593Smuzhiyun #define SIO_CR_CMD_PULSE_SHIFT	15
449*4882a593Smuzhiyun #define SIO_CR_ARB_DIAG		0x00380000	/* cur !enet PCI requet (ro) */
450*4882a593Smuzhiyun #define SIO_CR_ARB_DIAG_TXA	0x00000000
451*4882a593Smuzhiyun #define SIO_CR_ARB_DIAG_RXA	0x00080000
452*4882a593Smuzhiyun #define SIO_CR_ARB_DIAG_TXB	0x00100000
453*4882a593Smuzhiyun #define SIO_CR_ARB_DIAG_RXB	0x00180000
454*4882a593Smuzhiyun #define SIO_CR_ARB_DIAG_PP	0x00200000
455*4882a593Smuzhiyun #define SIO_CR_ARB_DIAG_IDLE	0x00400000	/* 0 -> active request (ro) */
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun /* bitmasks for INT_OUT */
458*4882a593Smuzhiyun #define INT_OUT_COUNT	0x0000ffff	/* pulse interval timer */
459*4882a593Smuzhiyun #define INT_OUT_MODE	0x00070000	/* mode mask */
460*4882a593Smuzhiyun #define INT_OUT_MODE_0	0x00000000	/* set output to 0 */
461*4882a593Smuzhiyun #define INT_OUT_MODE_1	0x00040000	/* set output to 1 */
462*4882a593Smuzhiyun #define INT_OUT_MODE_1PULSE 0x00050000	/* send 1 pulse */
463*4882a593Smuzhiyun #define INT_OUT_MODE_PULSES 0x00060000	/* send 1 pulse every interval */
464*4882a593Smuzhiyun #define INT_OUT_MODE_SQW 0x00070000	/* toggle output every interval */
465*4882a593Smuzhiyun #define INT_OUT_DIAG	0x40000000	/* diag mode */
466*4882a593Smuzhiyun #define INT_OUT_INT_OUT 0x80000000	/* current state of INT_OUT */
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /* time constants for INT_OUT */
469*4882a593Smuzhiyun #define INT_OUT_NS_PER_TICK (30 * 260)	/* 30 ns PCI clock, divisor=260 */
470*4882a593Smuzhiyun #define INT_OUT_TICKS_PER_PULSE 3	/* outgoing pulse lasts 3 ticks */
471*4882a593Smuzhiyun #define INT_OUT_US_TO_COUNT(x)		/* convert uS to a count value */ \
472*4882a593Smuzhiyun 	(((x) * 10 + INT_OUT_NS_PER_TICK / 200) *	\
473*4882a593Smuzhiyun 	 100 / INT_OUT_NS_PER_TICK - 1)
474*4882a593Smuzhiyun #define INT_OUT_COUNT_TO_US(x)		/* convert count value to uS */ \
475*4882a593Smuzhiyun 	(((x) + 1) * INT_OUT_NS_PER_TICK / 1000)
476*4882a593Smuzhiyun #define INT_OUT_MIN_TICKS 3	/* min period is width of pulse in "ticks" */
477*4882a593Smuzhiyun #define INT_OUT_MAX_TICKS INT_OUT_COUNT		/* largest possible count */
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /* bitmasks for GPCR */
480*4882a593Smuzhiyun #define GPCR_DIR	0x000000ff	/* tristate pin input or output */
481*4882a593Smuzhiyun #define GPCR_DIR_PIN(x) (1<<(x))	/* access one of the DIR bits */
482*4882a593Smuzhiyun #define GPCR_EDGE	0x000f0000	/* extint edge or level sensitive */
483*4882a593Smuzhiyun #define GPCR_EDGE_PIN(x) (1<<((x)+15))	/* access one of the EDGE bits */
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /* values for GPCR */
486*4882a593Smuzhiyun #define GPCR_INT_OUT_EN 0x00100000	/* enable INT_OUT to pin 0 */
487*4882a593Smuzhiyun #define GPCR_MLAN_EN	0x00200000	/* enable MCR to pin 8 */
488*4882a593Smuzhiyun #define GPCR_DIR_SERA_XCVR 0x00000080	/* Port A Transceiver select enable */
489*4882a593Smuzhiyun #define GPCR_DIR_SERB_XCVR 0x00000040	/* Port B Transceiver select enable */
490*4882a593Smuzhiyun #define GPCR_DIR_PHY_RST   0x00000020	/* ethernet PHY reset enable */
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /* defs for some of the generic I/O pins */
493*4882a593Smuzhiyun #define GPCR_PHY_RESET		0x20	/* pin is output to PHY reset */
494*4882a593Smuzhiyun #define GPCR_UARTB_MODESEL	0x40	/* pin is output to port B mode sel */
495*4882a593Smuzhiyun #define GPCR_UARTA_MODESEL	0x80	/* pin is output to port A mode sel */
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define GPPR_PHY_RESET_PIN	5	/* GIO pin cntrlling phy reset */
498*4882a593Smuzhiyun #define GPPR_UARTB_MODESEL_PIN	6	/* GIO pin cntrlling uart b mode sel */
499*4882a593Smuzhiyun #define GPPR_UARTA_MODESEL_PIN	7	/* GIO pin cntrlling uart a mode sel */
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* ethernet */
502*4882a593Smuzhiyun #define EMCR_DUPLEX		0x00000001
503*4882a593Smuzhiyun #define EMCR_PROMISC		0x00000002
504*4882a593Smuzhiyun #define EMCR_PADEN		0x00000004
505*4882a593Smuzhiyun #define EMCR_RXOFF_MASK		0x000001f8
506*4882a593Smuzhiyun #define EMCR_RXOFF_SHIFT	3
507*4882a593Smuzhiyun #define EMCR_RAMPAR		0x00000200
508*4882a593Smuzhiyun #define EMCR_BADPAR		0x00000800
509*4882a593Smuzhiyun #define EMCR_BUFSIZ		0x00001000
510*4882a593Smuzhiyun #define EMCR_TXDMAEN		0x00002000
511*4882a593Smuzhiyun #define EMCR_TXEN		0x00004000
512*4882a593Smuzhiyun #define EMCR_RXDMAEN		0x00008000
513*4882a593Smuzhiyun #define EMCR_RXEN		0x00010000
514*4882a593Smuzhiyun #define EMCR_LOOPBACK		0x00020000
515*4882a593Smuzhiyun #define EMCR_ARB_DIAG		0x001c0000
516*4882a593Smuzhiyun #define EMCR_ARB_DIAG_IDLE	0x00200000
517*4882a593Smuzhiyun #define EMCR_RST		0x80000000
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun #define EISR_RXTIMERINT		0x00000001
520*4882a593Smuzhiyun #define EISR_RXTHRESHINT	0x00000002
521*4882a593Smuzhiyun #define EISR_RXOFLO		0x00000004
522*4882a593Smuzhiyun #define EISR_RXBUFOFLO		0x00000008
523*4882a593Smuzhiyun #define EISR_RXMEMERR		0x00000010
524*4882a593Smuzhiyun #define EISR_RXPARERR		0x00000020
525*4882a593Smuzhiyun #define EISR_TXEMPTY		0x00010000
526*4882a593Smuzhiyun #define EISR_TXRTRY		0x00020000
527*4882a593Smuzhiyun #define EISR_TXEXDEF		0x00040000
528*4882a593Smuzhiyun #define EISR_TXLCOL		0x00080000
529*4882a593Smuzhiyun #define EISR_TXGIANT		0x00100000
530*4882a593Smuzhiyun #define EISR_TXBUFUFLO		0x00200000
531*4882a593Smuzhiyun #define EISR_TXEXPLICIT		0x00400000
532*4882a593Smuzhiyun #define EISR_TXCOLLWRAP		0x00800000
533*4882a593Smuzhiyun #define EISR_TXDEFERWRAP	0x01000000
534*4882a593Smuzhiyun #define EISR_TXMEMERR		0x02000000
535*4882a593Smuzhiyun #define EISR_TXPARERR		0x04000000
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun #define ERCSR_THRESH_MASK	0x000001ff	/* enet RX threshold */
538*4882a593Smuzhiyun #define ERCSR_RX_TMR		0x40000000	/* simulation only */
539*4882a593Smuzhiyun #define ERCSR_DIAG_OFLO		0x80000000	/* simulation only */
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun #define ERBR_ALIGNMENT		4096
542*4882a593Smuzhiyun #define ERBR_L_RXRINGBASE_MASK	0xfffff000
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun #define ERBAR_BARRIER_BIT	0x0100
545*4882a593Smuzhiyun #define ERBAR_RXBARR_MASK	0xffff0000
546*4882a593Smuzhiyun #define ERBAR_RXBARR_SHIFT	16
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun #define ERCIR_RXCONSUME_MASK	0x00000fff
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #define ERPIR_RXPRODUCE_MASK	0x00000fff
551*4882a593Smuzhiyun #define ERPIR_ARM		0x80000000
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #define ERTR_CNT_MASK		0x000007ff
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun #define ETCSR_IPGT_MASK		0x0000007f
556*4882a593Smuzhiyun #define ETCSR_IPGR1_MASK	0x00007f00
557*4882a593Smuzhiyun #define ETCSR_IPGR1_SHIFT	8
558*4882a593Smuzhiyun #define ETCSR_IPGR2_MASK	0x007f0000
559*4882a593Smuzhiyun #define ETCSR_IPGR2_SHIFT	16
560*4882a593Smuzhiyun #define ETCSR_NOTXCLK		0x80000000
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun #define ETCDC_COLLCNT_MASK	0x0000ffff
563*4882a593Smuzhiyun #define ETCDC_DEFERCNT_MASK	0xffff0000
564*4882a593Smuzhiyun #define ETCDC_DEFERCNT_SHIFT	16
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun #define ETBR_ALIGNMENT		(64*1024)
567*4882a593Smuzhiyun #define ETBR_L_RINGSZ_MASK	0x00000001
568*4882a593Smuzhiyun #define ETBR_L_RINGSZ128	0
569*4882a593Smuzhiyun #define ETBR_L_RINGSZ512	1
570*4882a593Smuzhiyun #define ETBR_L_TXRINGBASE_MASK	0xffffc000
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define ETCIR_TXCONSUME_MASK	0x0000ffff
573*4882a593Smuzhiyun #define ETCIR_IDLE		0x80000000
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun #define ETPIR_TXPRODUCE_MASK	0x0000ffff
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define EBIR_TXBUFPROD_MASK	0x0000001f
578*4882a593Smuzhiyun #define EBIR_TXBUFCONS_MASK	0x00001f00
579*4882a593Smuzhiyun #define EBIR_TXBUFCONS_SHIFT	8
580*4882a593Smuzhiyun #define EBIR_RXBUFPROD_MASK	0x007fc000
581*4882a593Smuzhiyun #define EBIR_RXBUFPROD_SHIFT	14
582*4882a593Smuzhiyun #define EBIR_RXBUFCONS_MASK	0xff800000
583*4882a593Smuzhiyun #define EBIR_RXBUFCONS_SHIFT	23
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define MICR_REGADDR_MASK	0x0000001f
586*4882a593Smuzhiyun #define MICR_PHYADDR_MASK	0x000003e0
587*4882a593Smuzhiyun #define MICR_PHYADDR_SHIFT	5
588*4882a593Smuzhiyun #define MICR_READTRIG		0x00000400
589*4882a593Smuzhiyun #define MICR_BUSY		0x00000800
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define MIDR_DATA_MASK		0x0000ffff
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun /* subsystem IDs supplied by card detection in pci-xtalk-bridge */
594*4882a593Smuzhiyun #define	IOC3_SUBSYS_IP27_BASEIO6G	0xc300
595*4882a593Smuzhiyun #define	IOC3_SUBSYS_IP27_MIO		0xc301
596*4882a593Smuzhiyun #define	IOC3_SUBSYS_IP27_BASEIO		0xc302
597*4882a593Smuzhiyun #define	IOC3_SUBSYS_IP29_SYSBOARD	0xc303
598*4882a593Smuzhiyun #define	IOC3_SUBSYS_IP30_SYSBOARD	0xc304
599*4882a593Smuzhiyun #define	IOC3_SUBSYS_MENET		0xc305
600*4882a593Smuzhiyun #define	IOC3_SUBSYS_MENET4		0xc306
601*4882a593Smuzhiyun #define	IOC3_SUBSYS_IO7			0xc307
602*4882a593Smuzhiyun #define	IOC3_SUBSYS_IO8			0xc308
603*4882a593Smuzhiyun #define	IOC3_SUBSYS_IO9			0xc309
604*4882a593Smuzhiyun #define	IOC3_SUBSYS_IP34_SYSBOARD	0xc30A
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun #endif /* MIPS_SN_IOC3_H */
607