xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/sibyte/sb1250_scd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*  *********************************************************************
3*4882a593Smuzhiyun     *  SB1250 Board Support Package
4*4882a593Smuzhiyun     *
5*4882a593Smuzhiyun     *  SCD Constants and Macros			File: sb1250_scd.h
6*4882a593Smuzhiyun     *
7*4882a593Smuzhiyun     *  This module contains constants and macros useful for
8*4882a593Smuzhiyun     *  manipulating the System Control and Debug module on the 1250.
9*4882a593Smuzhiyun     *
10*4882a593Smuzhiyun     *  SB1250 specification level:  User's manual 1/02/02
11*4882a593Smuzhiyun     *
12*4882a593Smuzhiyun     *********************************************************************
13*4882a593Smuzhiyun     *
14*4882a593Smuzhiyun     *  Copyright 2000,2001,2002,2003,2004,2005
15*4882a593Smuzhiyun     *  Broadcom Corporation. All rights reserved.
16*4882a593Smuzhiyun     *
17*4882a593Smuzhiyun     ********************************************************************* */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef _SB1250_SCD_H
20*4882a593Smuzhiyun #define _SB1250_SCD_H
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/sibyte/sb1250_defs.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*  *********************************************************************
25*4882a593Smuzhiyun     *  System control/debug registers
26*4882a593Smuzhiyun     ********************************************************************* */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * System Revision Register (Table 4-1)
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define M_SYS_RESERVED		    _SB_MAKEMASK(8, 0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define S_SYS_REVISION		    _SB_MAKE64(8)
35*4882a593Smuzhiyun #define M_SYS_REVISION		    _SB_MAKEMASK(8, S_SYS_REVISION)
36*4882a593Smuzhiyun #define V_SYS_REVISION(x)	    _SB_MAKEVALUE(x, S_SYS_REVISION)
37*4882a593Smuzhiyun #define G_SYS_REVISION(x)	    _SB_GETVALUE(x, S_SYS_REVISION, M_SYS_REVISION)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_PASS1	0x01
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_PASS2	0x03
42*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A1	0x03	/* Pass 2.0 WB */
43*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A2	0x04	/* Pass 2.0 FC */
44*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A3	0x05	/* Pass 2.1 FC */
45*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A4	0x06	/* Pass 2.1 WB */
46*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A6	0x07	/* OR 0x04 (A2) w/WID != 0 */
47*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A8	0x0b	/* A8/A10 */
48*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A9	0x08
49*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_A10	K_SYS_REVISION_BCM1250_A8
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_PASS2_2	0x10
52*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_B0	K_SYS_REVISION_BCM1250_B1
53*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_B1	0x10
54*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_B2	0x11
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_C0	0x20
57*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_C1	0x21
58*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_C2	0x22
59*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_C3	0x23
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_CHIP(1250)
62*4882a593Smuzhiyun /* XXX: discourage people from using these constants.  */
63*4882a593Smuzhiyun #define K_SYS_REVISION_PASS1	    K_SYS_REVISION_BCM1250_PASS1
64*4882a593Smuzhiyun #define K_SYS_REVISION_PASS2	    K_SYS_REVISION_BCM1250_PASS2
65*4882a593Smuzhiyun #define K_SYS_REVISION_PASS2_2	    K_SYS_REVISION_BCM1250_PASS2_2
66*4882a593Smuzhiyun #define K_SYS_REVISION_PASS3	    K_SYS_REVISION_BCM1250_PASS3
67*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1250_PASS3	K_SYS_REVISION_BCM1250_C0
68*4882a593Smuzhiyun #endif /* 1250 */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define K_SYS_REVISION_BCM112x_A1	0x20
71*4882a593Smuzhiyun #define K_SYS_REVISION_BCM112x_A2	0x21
72*4882a593Smuzhiyun #define K_SYS_REVISION_BCM112x_A3	0x22
73*4882a593Smuzhiyun #define K_SYS_REVISION_BCM112x_A4	0x23
74*4882a593Smuzhiyun #define K_SYS_REVISION_BCM112x_B0	0x30
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1480_S0	0x01
77*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1480_A1	0x02
78*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1480_A2	0x03
79*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1480_A3	0x04
80*4882a593Smuzhiyun #define K_SYS_REVISION_BCM1480_B0	0x11
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*Cache size - 23:20  of revision register*/
83*4882a593Smuzhiyun #define S_SYS_L2C_SIZE		  _SB_MAKE64(20)
84*4882a593Smuzhiyun #define M_SYS_L2C_SIZE		  _SB_MAKEMASK(4, S_SYS_L2C_SIZE)
85*4882a593Smuzhiyun #define V_SYS_L2C_SIZE(x)	  _SB_MAKEVALUE(x, S_SYS_L2C_SIZE)
86*4882a593Smuzhiyun #define G_SYS_L2C_SIZE(x)	  _SB_GETVALUE(x, S_SYS_L2C_SIZE, M_SYS_L2C_SIZE)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define K_SYS_L2C_SIZE_1MB	0
89*4882a593Smuzhiyun #define K_SYS_L2C_SIZE_512KB	5
90*4882a593Smuzhiyun #define K_SYS_L2C_SIZE_256KB	2
91*4882a593Smuzhiyun #define K_SYS_L2C_SIZE_128KB	1
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define K_SYS_L2C_SIZE_BCM1250	K_SYS_L2C_SIZE_512KB
94*4882a593Smuzhiyun #define K_SYS_L2C_SIZE_BCM1125	K_SYS_L2C_SIZE_256KB
95*4882a593Smuzhiyun #define K_SYS_L2C_SIZE_BCM1122	K_SYS_L2C_SIZE_128KB
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* Number of CPU cores, bits 27:24  of revision register*/
99*4882a593Smuzhiyun #define S_SYS_NUM_CPUS		  _SB_MAKE64(24)
100*4882a593Smuzhiyun #define M_SYS_NUM_CPUS		  _SB_MAKEMASK(4, S_SYS_NUM_CPUS)
101*4882a593Smuzhiyun #define V_SYS_NUM_CPUS(x)	  _SB_MAKEVALUE(x, S_SYS_NUM_CPUS)
102*4882a593Smuzhiyun #define G_SYS_NUM_CPUS(x)	  _SB_GETVALUE(x, S_SYS_NUM_CPUS, M_SYS_NUM_CPUS)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* XXX: discourage people from using these constants.  */
106*4882a593Smuzhiyun #define S_SYS_PART		    _SB_MAKE64(16)
107*4882a593Smuzhiyun #define M_SYS_PART		    _SB_MAKEMASK(16, S_SYS_PART)
108*4882a593Smuzhiyun #define V_SYS_PART(x)		    _SB_MAKEVALUE(x, S_SYS_PART)
109*4882a593Smuzhiyun #define G_SYS_PART(x)		    _SB_GETVALUE(x, S_SYS_PART, M_SYS_PART)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* XXX: discourage people from using these constants.  */
112*4882a593Smuzhiyun #define K_SYS_PART_SB1250	    0x1250
113*4882a593Smuzhiyun #define K_SYS_PART_BCM1120	    0x1121
114*4882a593Smuzhiyun #define K_SYS_PART_BCM1125	    0x1123
115*4882a593Smuzhiyun #define K_SYS_PART_BCM1125H	    0x1124
116*4882a593Smuzhiyun #define K_SYS_PART_BCM1122	    0x1113
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* The "peripheral set" (SOC type) is the low 4 bits of the "part" field.  */
120*4882a593Smuzhiyun #define S_SYS_SOC_TYPE		    _SB_MAKE64(16)
121*4882a593Smuzhiyun #define M_SYS_SOC_TYPE		    _SB_MAKEMASK(4, S_SYS_SOC_TYPE)
122*4882a593Smuzhiyun #define V_SYS_SOC_TYPE(x)	    _SB_MAKEVALUE(x, S_SYS_SOC_TYPE)
123*4882a593Smuzhiyun #define G_SYS_SOC_TYPE(x)	    _SB_GETVALUE(x, S_SYS_SOC_TYPE, M_SYS_SOC_TYPE)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1250	    0x0
126*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1120	    0x1
127*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1250_ALT  0x2		/* 1250pass2 w/ 1/4 L2.	 */
128*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1125	    0x3
129*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1125H	    0x4
130*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1250_ALT2 0x5		/* 1250pass2 w/ 1/2 L2.	 */
131*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1x80	    0x6
132*4882a593Smuzhiyun #define K_SYS_SOC_TYPE_BCM1x55	    0x7
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun  * Calculate correct SOC type given a copy of system revision register.
136*4882a593Smuzhiyun  *
137*4882a593Smuzhiyun  * (For the assembler version, sysrev and dest may be the same register.
138*4882a593Smuzhiyun  * Also, it clobbers AT.)
139*4882a593Smuzhiyun  */
140*4882a593Smuzhiyun #ifdef __ASSEMBLER__
141*4882a593Smuzhiyun #define SYS_SOC_TYPE(dest, sysrev)					\
142*4882a593Smuzhiyun 	.set push ;							\
143*4882a593Smuzhiyun 	.set reorder ;							\
144*4882a593Smuzhiyun 	dsrl	dest, sysrev, S_SYS_SOC_TYPE ;				\
145*4882a593Smuzhiyun 	andi	dest, dest, (M_SYS_SOC_TYPE >> S_SYS_SOC_TYPE);		\
146*4882a593Smuzhiyun 	beq	dest, K_SYS_SOC_TYPE_BCM1250_ALT, 991f ;		\
147*4882a593Smuzhiyun 	beq	dest, K_SYS_SOC_TYPE_BCM1250_ALT2, 991f	 ;		\
148*4882a593Smuzhiyun 	b	992f ;							\
149*4882a593Smuzhiyun 991:	li	dest, K_SYS_SOC_TYPE_BCM1250 ;				\
150*4882a593Smuzhiyun 992:									\
151*4882a593Smuzhiyun 	.set pop
152*4882a593Smuzhiyun #else
153*4882a593Smuzhiyun #define SYS_SOC_TYPE(sysrev)						\
154*4882a593Smuzhiyun 	((G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT		\
155*4882a593Smuzhiyun 	  || G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT2)	\
156*4882a593Smuzhiyun 	 ? K_SYS_SOC_TYPE_BCM1250 : G_SYS_SOC_TYPE(sysrev))
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define S_SYS_WID		    _SB_MAKE64(32)
160*4882a593Smuzhiyun #define M_SYS_WID		    _SB_MAKEMASK(32, S_SYS_WID)
161*4882a593Smuzhiyun #define V_SYS_WID(x)		    _SB_MAKEVALUE(x, S_SYS_WID)
162*4882a593Smuzhiyun #define G_SYS_WID(x)		    _SB_GETVALUE(x, S_SYS_WID, M_SYS_WID)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * System Manufacturing Register
166*4882a593Smuzhiyun  * Register: SCD_SYSTEM_MANUF
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_1250_112x
170*4882a593Smuzhiyun /* Wafer ID: bits 31:0 */
171*4882a593Smuzhiyun #define S_SYS_WAFERID1_200	  _SB_MAKE64(0)
172*4882a593Smuzhiyun #define M_SYS_WAFERID1_200	  _SB_MAKEMASK(32, S_SYS_WAFERID1_200)
173*4882a593Smuzhiyun #define V_SYS_WAFERID1_200(x)	  _SB_MAKEVALUE(x, S_SYS_WAFERID1_200)
174*4882a593Smuzhiyun #define G_SYS_WAFERID1_200(x)	  _SB_GETVALUE(x, S_SYS_WAFERID1_200, M_SYS_WAFERID1_200)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define S_SYS_BIN		  _SB_MAKE64(32)
177*4882a593Smuzhiyun #define M_SYS_BIN		  _SB_MAKEMASK(4, S_SYS_BIN)
178*4882a593Smuzhiyun #define V_SYS_BIN(x)		  _SB_MAKEVALUE(x, S_SYS_BIN)
179*4882a593Smuzhiyun #define G_SYS_BIN(x)		  _SB_GETVALUE(x, S_SYS_BIN, M_SYS_BIN)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Wafer ID: bits 39:36 */
182*4882a593Smuzhiyun #define S_SYS_WAFERID2_200	  _SB_MAKE64(36)
183*4882a593Smuzhiyun #define M_SYS_WAFERID2_200	  _SB_MAKEMASK(4, S_SYS_WAFERID2_200)
184*4882a593Smuzhiyun #define V_SYS_WAFERID2_200(x)	  _SB_MAKEVALUE(x, S_SYS_WAFERID2_200)
185*4882a593Smuzhiyun #define G_SYS_WAFERID2_200(x)	  _SB_GETVALUE(x, S_SYS_WAFERID2_200, M_SYS_WAFERID2_200)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* Wafer ID: bits 39:0 */
188*4882a593Smuzhiyun #define S_SYS_WAFERID_300	  _SB_MAKE64(0)
189*4882a593Smuzhiyun #define M_SYS_WAFERID_300	  _SB_MAKEMASK(40, S_SYS_WAFERID_300)
190*4882a593Smuzhiyun #define V_SYS_WAFERID_300(x)	  _SB_MAKEVALUE(x, S_SYS_WAFERID_300)
191*4882a593Smuzhiyun #define G_SYS_WAFERID_300(x)	  _SB_GETVALUE(x, S_SYS_WAFERID_300, M_SYS_WAFERID_300)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define S_SYS_XPOS		  _SB_MAKE64(40)
194*4882a593Smuzhiyun #define M_SYS_XPOS		  _SB_MAKEMASK(6, S_SYS_XPOS)
195*4882a593Smuzhiyun #define V_SYS_XPOS(x)		  _SB_MAKEVALUE(x, S_SYS_XPOS)
196*4882a593Smuzhiyun #define G_SYS_XPOS(x)		  _SB_GETVALUE(x, S_SYS_XPOS, M_SYS_XPOS)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define S_SYS_YPOS		  _SB_MAKE64(46)
199*4882a593Smuzhiyun #define M_SYS_YPOS		  _SB_MAKEMASK(6, S_SYS_YPOS)
200*4882a593Smuzhiyun #define V_SYS_YPOS(x)		  _SB_MAKEVALUE(x, S_SYS_YPOS)
201*4882a593Smuzhiyun #define G_SYS_YPOS(x)		  _SB_GETVALUE(x, S_SYS_YPOS, M_SYS_YPOS)
202*4882a593Smuzhiyun #endif
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun  * System Config Register (Table 4-2)
207*4882a593Smuzhiyun  * Register: SCD_SYSTEM_CFG
208*4882a593Smuzhiyun  */
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_1250_112x
211*4882a593Smuzhiyun #define M_SYS_LDT_PLL_BYP	    _SB_MAKEMASK1(3)
212*4882a593Smuzhiyun #define M_SYS_PCI_SYNC_TEST_MODE    _SB_MAKEMASK1(4)
213*4882a593Smuzhiyun #define M_SYS_IOB0_DIV		    _SB_MAKEMASK1(5)
214*4882a593Smuzhiyun #define M_SYS_IOB1_DIV		    _SB_MAKEMASK1(6)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define S_SYS_PLL_DIV		    _SB_MAKE64(7)
217*4882a593Smuzhiyun #define M_SYS_PLL_DIV		    _SB_MAKEMASK(5, S_SYS_PLL_DIV)
218*4882a593Smuzhiyun #define V_SYS_PLL_DIV(x)	    _SB_MAKEVALUE(x, S_SYS_PLL_DIV)
219*4882a593Smuzhiyun #define G_SYS_PLL_DIV(x)	    _SB_GETVALUE(x, S_SYS_PLL_DIV, M_SYS_PLL_DIV)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define M_SYS_SER0_ENABLE	    _SB_MAKEMASK1(12)
222*4882a593Smuzhiyun #define M_SYS_SER0_RSTB_EN	    _SB_MAKEMASK1(13)
223*4882a593Smuzhiyun #define M_SYS_SER1_ENABLE	    _SB_MAKEMASK1(14)
224*4882a593Smuzhiyun #define M_SYS_SER1_RSTB_EN	    _SB_MAKEMASK1(15)
225*4882a593Smuzhiyun #define M_SYS_PCMCIA_ENABLE	    _SB_MAKEMASK1(16)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define S_SYS_BOOT_MODE		    _SB_MAKE64(17)
228*4882a593Smuzhiyun #define M_SYS_BOOT_MODE		    _SB_MAKEMASK(2, S_SYS_BOOT_MODE)
229*4882a593Smuzhiyun #define V_SYS_BOOT_MODE(x)	    _SB_MAKEVALUE(x, S_SYS_BOOT_MODE)
230*4882a593Smuzhiyun #define G_SYS_BOOT_MODE(x)	    _SB_GETVALUE(x, S_SYS_BOOT_MODE, M_SYS_BOOT_MODE)
231*4882a593Smuzhiyun #define K_SYS_BOOT_MODE_ROM32	    0
232*4882a593Smuzhiyun #define K_SYS_BOOT_MODE_ROM8	    1
233*4882a593Smuzhiyun #define K_SYS_BOOT_MODE_SMBUS_SMALL 2
234*4882a593Smuzhiyun #define K_SYS_BOOT_MODE_SMBUS_BIG   3
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define M_SYS_PCI_HOST		    _SB_MAKEMASK1(19)
237*4882a593Smuzhiyun #define M_SYS_PCI_ARBITER	    _SB_MAKEMASK1(20)
238*4882a593Smuzhiyun #define M_SYS_SOUTH_ON_LDT	    _SB_MAKEMASK1(21)
239*4882a593Smuzhiyun #define M_SYS_BIG_ENDIAN	    _SB_MAKEMASK1(22)
240*4882a593Smuzhiyun #define M_SYS_GENCLK_EN		    _SB_MAKEMASK1(23)
241*4882a593Smuzhiyun #define M_SYS_LDT_TEST_EN	    _SB_MAKEMASK1(24)
242*4882a593Smuzhiyun #define M_SYS_GEN_PARITY_EN	    _SB_MAKEMASK1(25)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define S_SYS_CONFIG		    26
245*4882a593Smuzhiyun #define M_SYS_CONFIG		    _SB_MAKEMASK(6, S_SYS_CONFIG)
246*4882a593Smuzhiyun #define V_SYS_CONFIG(x)		    _SB_MAKEVALUE(x, S_SYS_CONFIG)
247*4882a593Smuzhiyun #define G_SYS_CONFIG(x)		    _SB_GETVALUE(x, S_SYS_CONFIG, M_SYS_CONFIG)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* The following bits are writeable by JTAG only. */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define M_SYS_CLKSTOP		    _SB_MAKEMASK1(32)
252*4882a593Smuzhiyun #define M_SYS_CLKSTEP		    _SB_MAKEMASK1(33)
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define S_SYS_CLKCOUNT		    34
255*4882a593Smuzhiyun #define M_SYS_CLKCOUNT		    _SB_MAKEMASK(8, S_SYS_CLKCOUNT)
256*4882a593Smuzhiyun #define V_SYS_CLKCOUNT(x)	    _SB_MAKEVALUE(x, S_SYS_CLKCOUNT)
257*4882a593Smuzhiyun #define G_SYS_CLKCOUNT(x)	    _SB_GETVALUE(x, S_SYS_CLKCOUNT, M_SYS_CLKCOUNT)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define M_SYS_PLL_BYPASS	    _SB_MAKEMASK1(42)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define S_SYS_PLL_IREF		    43
262*4882a593Smuzhiyun #define M_SYS_PLL_IREF		    _SB_MAKEMASK(2, S_SYS_PLL_IREF)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define S_SYS_PLL_VCO		    45
265*4882a593Smuzhiyun #define M_SYS_PLL_VCO		    _SB_MAKEMASK(2, S_SYS_PLL_VCO)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define S_SYS_PLL_VREG		    47
268*4882a593Smuzhiyun #define M_SYS_PLL_VREG		    _SB_MAKEMASK(2, S_SYS_PLL_VREG)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define M_SYS_MEM_RESET		    _SB_MAKEMASK1(49)
271*4882a593Smuzhiyun #define M_SYS_L2C_RESET		    _SB_MAKEMASK1(50)
272*4882a593Smuzhiyun #define M_SYS_IO_RESET_0	    _SB_MAKEMASK1(51)
273*4882a593Smuzhiyun #define M_SYS_IO_RESET_1	    _SB_MAKEMASK1(52)
274*4882a593Smuzhiyun #define M_SYS_SCD_RESET		    _SB_MAKEMASK1(53)
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /* End of bits writable by JTAG only. */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun #define M_SYS_CPU_RESET_0	    _SB_MAKEMASK1(54)
279*4882a593Smuzhiyun #define M_SYS_CPU_RESET_1	    _SB_MAKEMASK1(55)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define M_SYS_UNICPU0		    _SB_MAKEMASK1(56)
282*4882a593Smuzhiyun #define M_SYS_UNICPU1		    _SB_MAKEMASK1(57)
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define M_SYS_SB_SOFTRES	    _SB_MAKEMASK1(58)
285*4882a593Smuzhiyun #define M_SYS_EXT_RESET		    _SB_MAKEMASK1(59)
286*4882a593Smuzhiyun #define M_SYS_SYSTEM_RESET	    _SB_MAKEMASK1(60)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define M_SYS_MISR_MODE		    _SB_MAKEMASK1(61)
289*4882a593Smuzhiyun #define M_SYS_MISR_RESET	    _SB_MAKEMASK1(62)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
292*4882a593Smuzhiyun #define M_SYS_SW_FLAG		    _SB_MAKEMASK1(63)
293*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 */
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun  * Mailbox Registers (Table 4-3)
300*4882a593Smuzhiyun  * Registers: SCD_MBOX_CPU_x
301*4882a593Smuzhiyun  */
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define S_MBOX_INT_3		    0
304*4882a593Smuzhiyun #define M_MBOX_INT_3		    _SB_MAKEMASK(16, S_MBOX_INT_3)
305*4882a593Smuzhiyun #define S_MBOX_INT_2		    16
306*4882a593Smuzhiyun #define M_MBOX_INT_2		    _SB_MAKEMASK(16, S_MBOX_INT_2)
307*4882a593Smuzhiyun #define S_MBOX_INT_1		    32
308*4882a593Smuzhiyun #define M_MBOX_INT_1		    _SB_MAKEMASK(16, S_MBOX_INT_1)
309*4882a593Smuzhiyun #define S_MBOX_INT_0		    48
310*4882a593Smuzhiyun #define M_MBOX_INT_0		    _SB_MAKEMASK(16, S_MBOX_INT_0)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun  * Watchdog Registers (Table 4-8) (Table 4-9) (Table 4-10)
314*4882a593Smuzhiyun  * Registers: SCD_WDOG_INIT_CNT_x
315*4882a593Smuzhiyun  */
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun #define V_SCD_WDOG_FREQ		    1000000
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define S_SCD_WDOG_INIT		    0
320*4882a593Smuzhiyun #define M_SCD_WDOG_INIT		    _SB_MAKEMASK(23, S_SCD_WDOG_INIT)
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define S_SCD_WDOG_CNT		    0
323*4882a593Smuzhiyun #define M_SCD_WDOG_CNT		    _SB_MAKEMASK(23, S_SCD_WDOG_CNT)
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define S_SCD_WDOG_ENABLE	    0
326*4882a593Smuzhiyun #define M_SCD_WDOG_ENABLE	    _SB_MAKEMASK1(S_SCD_WDOG_ENABLE)
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #define S_SCD_WDOG_RESET_TYPE	    2
329*4882a593Smuzhiyun #define M_SCD_WDOG_RESET_TYPE	    _SB_MAKEMASK(3, S_SCD_WDOG_RESET_TYPE)
330*4882a593Smuzhiyun #define V_SCD_WDOG_RESET_TYPE(x)    _SB_MAKEVALUE(x, S_SCD_WDOG_RESET_TYPE)
331*4882a593Smuzhiyun #define G_SCD_WDOG_RESET_TYPE(x)    _SB_GETVALUE(x, S_SCD_WDOG_RESET_TYPE, M_SCD_WDOG_RESET_TYPE)
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun #define K_SCD_WDOG_RESET_FULL	    0	/* actually, (x & 1) == 0  */
334*4882a593Smuzhiyun #define K_SCD_WDOG_RESET_SOFT	    1
335*4882a593Smuzhiyun #define K_SCD_WDOG_RESET_CPU0	    3
336*4882a593Smuzhiyun #define K_SCD_WDOG_RESET_CPU1	    5
337*4882a593Smuzhiyun #define K_SCD_WDOG_RESET_BOTH_CPUS  7
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* This feature is present in 1250 C0 and later, but *not* in 112x A revs.  */
340*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS3)
341*4882a593Smuzhiyun #define S_SCD_WDOG_HAS_RESET	    8
342*4882a593Smuzhiyun #define M_SCD_WDOG_HAS_RESET	    _SB_MAKEMASK1(S_SCD_WDOG_HAS_RESET)
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun  * Timer Registers (Table 4-11) (Table 4-12) (Table 4-13)
348*4882a593Smuzhiyun  */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define V_SCD_TIMER_FREQ	    1000000
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #define S_SCD_TIMER_INIT	    0
353*4882a593Smuzhiyun #define M_SCD_TIMER_INIT	    _SB_MAKEMASK(23, S_SCD_TIMER_INIT)
354*4882a593Smuzhiyun #define V_SCD_TIMER_INIT(x)	    _SB_MAKEVALUE(x, S_SCD_TIMER_INIT)
355*4882a593Smuzhiyun #define G_SCD_TIMER_INIT(x)	    _SB_GETVALUE(x, S_SCD_TIMER_INIT, M_SCD_TIMER_INIT)
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define V_SCD_TIMER_WIDTH	    23
358*4882a593Smuzhiyun #define S_SCD_TIMER_CNT		    0
359*4882a593Smuzhiyun #define M_SCD_TIMER_CNT		    _SB_MAKEMASK(V_SCD_TIMER_WIDTH, S_SCD_TIMER_CNT)
360*4882a593Smuzhiyun #define V_SCD_TIMER_CNT(x)	   _SB_MAKEVALUE(x, S_SCD_TIMER_CNT)
361*4882a593Smuzhiyun #define G_SCD_TIMER_CNT(x)	   _SB_GETVALUE(x, S_SCD_TIMER_CNT, M_SCD_TIMER_CNT)
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define M_SCD_TIMER_ENABLE	    _SB_MAKEMASK1(0)
364*4882a593Smuzhiyun #define M_SCD_TIMER_MODE	    _SB_MAKEMASK1(1)
365*4882a593Smuzhiyun #define M_SCD_TIMER_MODE_CONTINUOUS M_SCD_TIMER_MODE
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun  * System Performance Counters
369*4882a593Smuzhiyun  */
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define S_SPC_CFG_SRC0		  0
372*4882a593Smuzhiyun #define M_SPC_CFG_SRC0		  _SB_MAKEMASK(8, S_SPC_CFG_SRC0)
373*4882a593Smuzhiyun #define V_SPC_CFG_SRC0(x)	  _SB_MAKEVALUE(x, S_SPC_CFG_SRC0)
374*4882a593Smuzhiyun #define G_SPC_CFG_SRC0(x)	  _SB_GETVALUE(x, S_SPC_CFG_SRC0, M_SPC_CFG_SRC0)
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun #define S_SPC_CFG_SRC1		  8
377*4882a593Smuzhiyun #define M_SPC_CFG_SRC1		  _SB_MAKEMASK(8, S_SPC_CFG_SRC1)
378*4882a593Smuzhiyun #define V_SPC_CFG_SRC1(x)	  _SB_MAKEVALUE(x, S_SPC_CFG_SRC1)
379*4882a593Smuzhiyun #define G_SPC_CFG_SRC1(x)	  _SB_GETVALUE(x, S_SPC_CFG_SRC1, M_SPC_CFG_SRC1)
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun #define S_SPC_CFG_SRC2		  16
382*4882a593Smuzhiyun #define M_SPC_CFG_SRC2		  _SB_MAKEMASK(8, S_SPC_CFG_SRC2)
383*4882a593Smuzhiyun #define V_SPC_CFG_SRC2(x)	  _SB_MAKEVALUE(x, S_SPC_CFG_SRC2)
384*4882a593Smuzhiyun #define G_SPC_CFG_SRC2(x)	  _SB_GETVALUE(x, S_SPC_CFG_SRC2, M_SPC_CFG_SRC2)
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define S_SPC_CFG_SRC3		  24
387*4882a593Smuzhiyun #define M_SPC_CFG_SRC3		  _SB_MAKEMASK(8, S_SPC_CFG_SRC3)
388*4882a593Smuzhiyun #define V_SPC_CFG_SRC3(x)	  _SB_MAKEVALUE(x, S_SPC_CFG_SRC3)
389*4882a593Smuzhiyun #define G_SPC_CFG_SRC3(x)	  _SB_GETVALUE(x, S_SPC_CFG_SRC3, M_SPC_CFG_SRC3)
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_1250_112x
392*4882a593Smuzhiyun #define M_SPC_CFG_CLEAR		_SB_MAKEMASK1(32)
393*4882a593Smuzhiyun #define M_SPC_CFG_ENABLE	_SB_MAKEMASK1(33)
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun  * Bus Watcher
399*4882a593Smuzhiyun  */
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define S_SCD_BERR_TID		  8
402*4882a593Smuzhiyun #define M_SCD_BERR_TID		  _SB_MAKEMASK(10, S_SCD_BERR_TID)
403*4882a593Smuzhiyun #define V_SCD_BERR_TID(x)	  _SB_MAKEVALUE(x, S_SCD_BERR_TID)
404*4882a593Smuzhiyun #define G_SCD_BERR_TID(x)	  _SB_GETVALUE(x, S_SCD_BERR_TID, M_SCD_BERR_TID)
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define S_SCD_BERR_RID		  18
407*4882a593Smuzhiyun #define M_SCD_BERR_RID		  _SB_MAKEMASK(4, S_SCD_BERR_RID)
408*4882a593Smuzhiyun #define V_SCD_BERR_RID(x)	  _SB_MAKEVALUE(x, S_SCD_BERR_RID)
409*4882a593Smuzhiyun #define G_SCD_BERR_RID(x)	  _SB_GETVALUE(x, S_SCD_BERR_RID, M_SCD_BERR_RID)
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #define S_SCD_BERR_DCODE	  22
412*4882a593Smuzhiyun #define M_SCD_BERR_DCODE	  _SB_MAKEMASK(3, S_SCD_BERR_DCODE)
413*4882a593Smuzhiyun #define V_SCD_BERR_DCODE(x)	  _SB_MAKEVALUE(x, S_SCD_BERR_DCODE)
414*4882a593Smuzhiyun #define G_SCD_BERR_DCODE(x)	  _SB_GETVALUE(x, S_SCD_BERR_DCODE, M_SCD_BERR_DCODE)
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define M_SCD_BERR_MULTERRS	  _SB_MAKEMASK1(30)
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun #define S_SCD_L2ECC_CORR_D	  0
420*4882a593Smuzhiyun #define M_SCD_L2ECC_CORR_D	  _SB_MAKEMASK(8, S_SCD_L2ECC_CORR_D)
421*4882a593Smuzhiyun #define V_SCD_L2ECC_CORR_D(x)	  _SB_MAKEVALUE(x, S_SCD_L2ECC_CORR_D)
422*4882a593Smuzhiyun #define G_SCD_L2ECC_CORR_D(x)	  _SB_GETVALUE(x, S_SCD_L2ECC_CORR_D, M_SCD_L2ECC_CORR_D)
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define S_SCD_L2ECC_BAD_D	  8
425*4882a593Smuzhiyun #define M_SCD_L2ECC_BAD_D	  _SB_MAKEMASK(8, S_SCD_L2ECC_BAD_D)
426*4882a593Smuzhiyun #define V_SCD_L2ECC_BAD_D(x)	  _SB_MAKEVALUE(x, S_SCD_L2ECC_BAD_D)
427*4882a593Smuzhiyun #define G_SCD_L2ECC_BAD_D(x)	  _SB_GETVALUE(x, S_SCD_L2ECC_BAD_D, M_SCD_L2ECC_BAD_D)
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define S_SCD_L2ECC_CORR_T	  16
430*4882a593Smuzhiyun #define M_SCD_L2ECC_CORR_T	  _SB_MAKEMASK(8, S_SCD_L2ECC_CORR_T)
431*4882a593Smuzhiyun #define V_SCD_L2ECC_CORR_T(x)	  _SB_MAKEVALUE(x, S_SCD_L2ECC_CORR_T)
432*4882a593Smuzhiyun #define G_SCD_L2ECC_CORR_T(x)	  _SB_GETVALUE(x, S_SCD_L2ECC_CORR_T, M_SCD_L2ECC_CORR_T)
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun #define S_SCD_L2ECC_BAD_T	  24
435*4882a593Smuzhiyun #define M_SCD_L2ECC_BAD_T	  _SB_MAKEMASK(8, S_SCD_L2ECC_BAD_T)
436*4882a593Smuzhiyun #define V_SCD_L2ECC_BAD_T(x)	  _SB_MAKEVALUE(x, S_SCD_L2ECC_BAD_T)
437*4882a593Smuzhiyun #define G_SCD_L2ECC_BAD_T(x)	  _SB_GETVALUE(x, S_SCD_L2ECC_BAD_T, M_SCD_L2ECC_BAD_T)
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #define S_SCD_MEM_ECC_CORR	  0
440*4882a593Smuzhiyun #define M_SCD_MEM_ECC_CORR	  _SB_MAKEMASK(8, S_SCD_MEM_ECC_CORR)
441*4882a593Smuzhiyun #define V_SCD_MEM_ECC_CORR(x)	  _SB_MAKEVALUE(x, S_SCD_MEM_ECC_CORR)
442*4882a593Smuzhiyun #define G_SCD_MEM_ECC_CORR(x)	  _SB_GETVALUE(x, S_SCD_MEM_ECC_CORR, M_SCD_MEM_ECC_CORR)
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define S_SCD_MEM_ECC_BAD	  8
445*4882a593Smuzhiyun #define M_SCD_MEM_ECC_BAD	  _SB_MAKEMASK(8, S_SCD_MEM_ECC_BAD)
446*4882a593Smuzhiyun #define V_SCD_MEM_ECC_BAD(x)	  _SB_MAKEVALUE(x, S_SCD_MEM_ECC_BAD)
447*4882a593Smuzhiyun #define G_SCD_MEM_ECC_BAD(x)	  _SB_GETVALUE(x, S_SCD_MEM_ECC_BAD, M_SCD_MEM_ECC_BAD)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define S_SCD_MEM_BUSERR	  16
450*4882a593Smuzhiyun #define M_SCD_MEM_BUSERR	  _SB_MAKEMASK(8, S_SCD_MEM_BUSERR)
451*4882a593Smuzhiyun #define V_SCD_MEM_BUSERR(x)	  _SB_MAKEVALUE(x, S_SCD_MEM_BUSERR)
452*4882a593Smuzhiyun #define G_SCD_MEM_BUSERR(x)	  _SB_GETVALUE(x, S_SCD_MEM_BUSERR, M_SCD_MEM_BUSERR)
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun  * Address Trap Registers
457*4882a593Smuzhiyun  */
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_1250_112x
460*4882a593Smuzhiyun #define M_ATRAP_INDEX		  _SB_MAKEMASK(4, 0)
461*4882a593Smuzhiyun #define M_ATRAP_ADDRESS		  _SB_MAKEMASK(40, 0)
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun #define S_ATRAP_CFG_CNT		   0
464*4882a593Smuzhiyun #define M_ATRAP_CFG_CNT		   _SB_MAKEMASK(3, S_ATRAP_CFG_CNT)
465*4882a593Smuzhiyun #define V_ATRAP_CFG_CNT(x)	   _SB_MAKEVALUE(x, S_ATRAP_CFG_CNT)
466*4882a593Smuzhiyun #define G_ATRAP_CFG_CNT(x)	   _SB_GETVALUE(x, S_ATRAP_CFG_CNT, M_ATRAP_CFG_CNT)
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun #define M_ATRAP_CFG_WRITE	   _SB_MAKEMASK1(3)
469*4882a593Smuzhiyun #define M_ATRAP_CFG_ALL		   _SB_MAKEMASK1(4)
470*4882a593Smuzhiyun #define M_ATRAP_CFG_INV		   _SB_MAKEMASK1(5)
471*4882a593Smuzhiyun #define M_ATRAP_CFG_USESRC	   _SB_MAKEMASK1(6)
472*4882a593Smuzhiyun #define M_ATRAP_CFG_SRCINV	   _SB_MAKEMASK1(7)
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #define S_ATRAP_CFG_AGENTID	8
475*4882a593Smuzhiyun #define M_ATRAP_CFG_AGENTID	_SB_MAKEMASK(4, S_ATRAP_CFG_AGENTID)
476*4882a593Smuzhiyun #define V_ATRAP_CFG_AGENTID(x)	_SB_MAKEVALUE(x, S_ATRAP_CFG_AGENTID)
477*4882a593Smuzhiyun #define G_ATRAP_CFG_AGENTID(x)	_SB_GETVALUE(x, S_ATRAP_CFG_AGENTID, M_ATRAP_CFG_AGENTID)
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define K_BUS_AGENT_CPU0	0
480*4882a593Smuzhiyun #define K_BUS_AGENT_CPU1	1
481*4882a593Smuzhiyun #define K_BUS_AGENT_IOB0	2
482*4882a593Smuzhiyun #define K_BUS_AGENT_IOB1	3
483*4882a593Smuzhiyun #define K_BUS_AGENT_SCD 4
484*4882a593Smuzhiyun #define K_BUS_AGENT_L2C 6
485*4882a593Smuzhiyun #define K_BUS_AGENT_MC	7
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #define S_ATRAP_CFG_CATTR     12
488*4882a593Smuzhiyun #define M_ATRAP_CFG_CATTR     _SB_MAKEMASK(3, S_ATRAP_CFG_CATTR)
489*4882a593Smuzhiyun #define V_ATRAP_CFG_CATTR(x)  _SB_MAKEVALUE(x, S_ATRAP_CFG_CATTR)
490*4882a593Smuzhiyun #define G_ATRAP_CFG_CATTR(x)  _SB_GETVALUE(x, S_ATRAP_CFG_CATTR, M_ATRAP_CFG_CATTR)
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_IGNORE	0
493*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_UNC		1
494*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_CACHEABLE	2
495*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_NONCOH	3
496*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_COHERENT	4
497*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_NOTUNC	5
498*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_NOTNONCOH	6
499*4882a593Smuzhiyun #define K_ATRAP_CFG_CATTR_NOTCOHERENT	7
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #endif	/* 1250/112x */
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun  * Trace Buffer Config register
505*4882a593Smuzhiyun  */
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_RESET		_SB_MAKEMASK1(0)
508*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_START_READ	_SB_MAKEMASK1(1)
509*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_START		_SB_MAKEMASK1(2)
510*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_STOP		_SB_MAKEMASK1(3)
511*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_FREEZE		_SB_MAKEMASK1(4)
512*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_FREEZE_FULL	_SB_MAKEMASK1(5)
513*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_DEBUG_FULL	_SB_MAKEMASK1(6)
514*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_FULL		_SB_MAKEMASK1(7)
515*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480)
516*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_FORCECNT	_SB_MAKEMASK1(8)
517*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun  * This field is the same on the 1250/112x and 1480, just located in
521*4882a593Smuzhiyun  * a slightly different place in the register.
522*4882a593Smuzhiyun  */
523*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_1250_112x
524*4882a593Smuzhiyun #define S_SCD_TRACE_CFG_CUR_ADDR	10
525*4882a593Smuzhiyun #else
526*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_CHIP(1480)
527*4882a593Smuzhiyun #define S_SCD_TRACE_CFG_CUR_ADDR	24
528*4882a593Smuzhiyun #endif	/* 1480 */
529*4882a593Smuzhiyun #endif	/* 1250/112x */
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define M_SCD_TRACE_CFG_CUR_ADDR	_SB_MAKEMASK(8, S_SCD_TRACE_CFG_CUR_ADDR)
532*4882a593Smuzhiyun #define V_SCD_TRACE_CFG_CUR_ADDR(x)	_SB_MAKEVALUE(x, S_SCD_TRACE_CFG_CUR_ADDR)
533*4882a593Smuzhiyun #define G_SCD_TRACE_CFG_CUR_ADDR(x)	_SB_GETVALUE(x, S_SCD_TRACE_CFG_CUR_ADDR, M_SCD_TRACE_CFG_CUR_ADDR)
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun  * Trace Event registers
537*4882a593Smuzhiyun  */
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define S_SCD_TREVT_ADDR_MATCH		0
540*4882a593Smuzhiyun #define M_SCD_TREVT_ADDR_MATCH		_SB_MAKEMASK(4, S_SCD_TREVT_ADDR_MATCH)
541*4882a593Smuzhiyun #define V_SCD_TREVT_ADDR_MATCH(x)	_SB_MAKEVALUE(x, S_SCD_TREVT_ADDR_MATCH)
542*4882a593Smuzhiyun #define G_SCD_TREVT_ADDR_MATCH(x)	_SB_GETVALUE(x, S_SCD_TREVT_ADDR_MATCH, M_SCD_TREVT_ADDR_MATCH)
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun #define M_SCD_TREVT_REQID_MATCH		_SB_MAKEMASK1(4)
545*4882a593Smuzhiyun #define M_SCD_TREVT_DATAID_MATCH	_SB_MAKEMASK1(5)
546*4882a593Smuzhiyun #define M_SCD_TREVT_RESPID_MATCH	_SB_MAKEMASK1(6)
547*4882a593Smuzhiyun #define M_SCD_TREVT_INTERRUPT		_SB_MAKEMASK1(7)
548*4882a593Smuzhiyun #define M_SCD_TREVT_DEBUG_PIN		_SB_MAKEMASK1(9)
549*4882a593Smuzhiyun #define M_SCD_TREVT_WRITE		_SB_MAKEMASK1(10)
550*4882a593Smuzhiyun #define M_SCD_TREVT_READ		_SB_MAKEMASK1(11)
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #define S_SCD_TREVT_REQID		12
553*4882a593Smuzhiyun #define M_SCD_TREVT_REQID		_SB_MAKEMASK(4, S_SCD_TREVT_REQID)
554*4882a593Smuzhiyun #define V_SCD_TREVT_REQID(x)		_SB_MAKEVALUE(x, S_SCD_TREVT_REQID)
555*4882a593Smuzhiyun #define G_SCD_TREVT_REQID(x)		_SB_GETVALUE(x, S_SCD_TREVT_REQID, M_SCD_TREVT_REQID)
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #define S_SCD_TREVT_RESPID		16
558*4882a593Smuzhiyun #define M_SCD_TREVT_RESPID		_SB_MAKEMASK(4, S_SCD_TREVT_RESPID)
559*4882a593Smuzhiyun #define V_SCD_TREVT_RESPID(x)		_SB_MAKEVALUE(x, S_SCD_TREVT_RESPID)
560*4882a593Smuzhiyun #define G_SCD_TREVT_RESPID(x)		_SB_GETVALUE(x, S_SCD_TREVT_RESPID, M_SCD_TREVT_RESPID)
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun #define S_SCD_TREVT_DATAID		20
563*4882a593Smuzhiyun #define M_SCD_TREVT_DATAID		_SB_MAKEMASK(4, S_SCD_TREVT_DATAID)
564*4882a593Smuzhiyun #define V_SCD_TREVT_DATAID(x)		_SB_MAKEVALUE(x, S_SCD_TREVT_DATAID)
565*4882a593Smuzhiyun #define G_SCD_TREVT_DATAID(x)		_SB_GETVALUE(x, S_SCD_TREVT_DATAID, M_SCD_TREVT_DATID)
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun #define S_SCD_TREVT_COUNT		24
568*4882a593Smuzhiyun #define M_SCD_TREVT_COUNT		_SB_MAKEMASK(8, S_SCD_TREVT_COUNT)
569*4882a593Smuzhiyun #define V_SCD_TREVT_COUNT(x)		_SB_MAKEVALUE(x, S_SCD_TREVT_COUNT)
570*4882a593Smuzhiyun #define G_SCD_TREVT_COUNT(x)		_SB_GETVALUE(x, S_SCD_TREVT_COUNT, M_SCD_TREVT_COUNT)
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun  * Trace Sequence registers
574*4882a593Smuzhiyun  */
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun #define S_SCD_TRSEQ_EVENT4		0
577*4882a593Smuzhiyun #define M_SCD_TRSEQ_EVENT4		_SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT4)
578*4882a593Smuzhiyun #define V_SCD_TRSEQ_EVENT4(x)		_SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT4)
579*4882a593Smuzhiyun #define G_SCD_TRSEQ_EVENT4(x)		_SB_GETVALUE(x, S_SCD_TRSEQ_EVENT4, M_SCD_TRSEQ_EVENT4)
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #define S_SCD_TRSEQ_EVENT3		4
582*4882a593Smuzhiyun #define M_SCD_TRSEQ_EVENT3		_SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT3)
583*4882a593Smuzhiyun #define V_SCD_TRSEQ_EVENT3(x)		_SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT3)
584*4882a593Smuzhiyun #define G_SCD_TRSEQ_EVENT3(x)		_SB_GETVALUE(x, S_SCD_TRSEQ_EVENT3, M_SCD_TRSEQ_EVENT3)
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun #define S_SCD_TRSEQ_EVENT2		8
587*4882a593Smuzhiyun #define M_SCD_TRSEQ_EVENT2		_SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT2)
588*4882a593Smuzhiyun #define V_SCD_TRSEQ_EVENT2(x)		_SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT2)
589*4882a593Smuzhiyun #define G_SCD_TRSEQ_EVENT2(x)		_SB_GETVALUE(x, S_SCD_TRSEQ_EVENT2, M_SCD_TRSEQ_EVENT2)
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define S_SCD_TRSEQ_EVENT1		12
592*4882a593Smuzhiyun #define M_SCD_TRSEQ_EVENT1		_SB_MAKEMASK(4, S_SCD_TRSEQ_EVENT1)
593*4882a593Smuzhiyun #define V_SCD_TRSEQ_EVENT1(x)		_SB_MAKEVALUE(x, S_SCD_TRSEQ_EVENT1)
594*4882a593Smuzhiyun #define G_SCD_TRSEQ_EVENT1(x)		_SB_GETVALUE(x, S_SCD_TRSEQ_EVENT1, M_SCD_TRSEQ_EVENT1)
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0			0
597*4882a593Smuzhiyun #define K_SCD_TRSEQ_E1			1
598*4882a593Smuzhiyun #define K_SCD_TRSEQ_E2			2
599*4882a593Smuzhiyun #define K_SCD_TRSEQ_E3			3
600*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0_E1		4
601*4882a593Smuzhiyun #define K_SCD_TRSEQ_E1_E2		5
602*4882a593Smuzhiyun #define K_SCD_TRSEQ_E2_E3		6
603*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0_E1_E2		7
604*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0_E1_E2_E3		8
605*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0E1		9
606*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0E1E2		10
607*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0E1E2E3		11
608*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0E1_E2		12
609*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0E1_E2E3		13
610*4882a593Smuzhiyun #define K_SCD_TRSEQ_E0E1_E2_E3		14
611*4882a593Smuzhiyun #define K_SCD_TRSEQ_IGNORED		15
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun #define K_SCD_TRSEQ_TRIGGER_ALL		(V_SCD_TRSEQ_EVENT1(K_SCD_TRSEQ_IGNORED) | \
614*4882a593Smuzhiyun 					 V_SCD_TRSEQ_EVENT2(K_SCD_TRSEQ_IGNORED) | \
615*4882a593Smuzhiyun 					 V_SCD_TRSEQ_EVENT3(K_SCD_TRSEQ_IGNORED) | \
616*4882a593Smuzhiyun 					 V_SCD_TRSEQ_EVENT4(K_SCD_TRSEQ_IGNORED))
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun #define S_SCD_TRSEQ_FUNCTION		16
619*4882a593Smuzhiyun #define M_SCD_TRSEQ_FUNCTION		_SB_MAKEMASK(4, S_SCD_TRSEQ_FUNCTION)
620*4882a593Smuzhiyun #define V_SCD_TRSEQ_FUNCTION(x)		_SB_MAKEVALUE(x, S_SCD_TRSEQ_FUNCTION)
621*4882a593Smuzhiyun #define G_SCD_TRSEQ_FUNCTION(x)		_SB_GETVALUE(x, S_SCD_TRSEQ_FUNCTION, M_SCD_TRSEQ_FUNCTION)
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun #define K_SCD_TRSEQ_FUNC_NOP		0
624*4882a593Smuzhiyun #define K_SCD_TRSEQ_FUNC_START		1
625*4882a593Smuzhiyun #define K_SCD_TRSEQ_FUNC_STOP		2
626*4882a593Smuzhiyun #define K_SCD_TRSEQ_FUNC_FREEZE		3
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #define V_SCD_TRSEQ_FUNC_NOP		V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_NOP)
629*4882a593Smuzhiyun #define V_SCD_TRSEQ_FUNC_START		V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_START)
630*4882a593Smuzhiyun #define V_SCD_TRSEQ_FUNC_STOP		V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_STOP)
631*4882a593Smuzhiyun #define V_SCD_TRSEQ_FUNC_FREEZE		V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_FREEZE)
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun #define M_SCD_TRSEQ_ASAMPLE		_SB_MAKEMASK1(18)
634*4882a593Smuzhiyun #define M_SCD_TRSEQ_DSAMPLE		_SB_MAKEMASK1(19)
635*4882a593Smuzhiyun #define M_SCD_TRSEQ_DEBUGPIN		_SB_MAKEMASK1(20)
636*4882a593Smuzhiyun #define M_SCD_TRSEQ_DEBUGCPU		_SB_MAKEMASK1(21)
637*4882a593Smuzhiyun #define M_SCD_TRSEQ_CLEARUSE		_SB_MAKEMASK1(22)
638*4882a593Smuzhiyun #define M_SCD_TRSEQ_ALLD_A		_SB_MAKEMASK1(23)
639*4882a593Smuzhiyun #define M_SCD_TRSEQ_ALL_A		_SB_MAKEMASK1(24)
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun #endif
642