1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* ********************************************************************* 3*4882a593Smuzhiyun * SB1250 Board Support Package 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * MAC constants and macros File: sb1250_mac.h 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This module contains constants and macros for the SB1250's 8*4882a593Smuzhiyun * ethernet controllers. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SB1250 specification level: User's manual 1/02/02 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun ********************************************************************* 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * Copyright 2000,2001,2002,2003 15*4882a593Smuzhiyun * Broadcom Corporation. All rights reserved. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun ********************************************************************* */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifndef _SB1250_MAC_H 21*4882a593Smuzhiyun #define _SB1250_MAC_H 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #include <asm/sibyte/sb1250_defs.h> 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* ********************************************************************* 26*4882a593Smuzhiyun * Ethernet MAC Registers 27*4882a593Smuzhiyun ********************************************************************* */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* 30*4882a593Smuzhiyun * MAC Configuration Register (Table 9-13) 31*4882a593Smuzhiyun * Register: MAC_CFG_0 32*4882a593Smuzhiyun * Register: MAC_CFG_1 33*4882a593Smuzhiyun * Register: MAC_CFG_2 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define M_MAC_RESERVED0 _SB_MAKEMASK1(0) 38*4882a593Smuzhiyun #define M_MAC_TX_HOLD_SOP_EN _SB_MAKEMASK1(1) 39*4882a593Smuzhiyun #define M_MAC_RETRY_EN _SB_MAKEMASK1(2) 40*4882a593Smuzhiyun #define M_MAC_RET_DRPREQ_EN _SB_MAKEMASK1(3) 41*4882a593Smuzhiyun #define M_MAC_RET_UFL_EN _SB_MAKEMASK1(4) 42*4882a593Smuzhiyun #define M_MAC_BURST_EN _SB_MAKEMASK1(5) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define S_MAC_TX_PAUSE _SB_MAKE64(6) 45*4882a593Smuzhiyun #define M_MAC_TX_PAUSE_CNT _SB_MAKEMASK(3, S_MAC_TX_PAUSE) 46*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT(x) _SB_MAKEVALUE(x, S_MAC_TX_PAUSE) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_512 0 49*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_1K 1 50*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_2K 2 51*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_4K 3 52*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_8K 4 53*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_16K 5 54*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_32K 6 55*4882a593Smuzhiyun #define K_MAC_TX_PAUSE_CNT_64K 7 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_512 V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_512) 58*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_1K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_1K) 59*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_2K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_2K) 60*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_4K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_4K) 61*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_8K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_8K) 62*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_16K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_16K) 63*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_32K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_32K) 64*4882a593Smuzhiyun #define V_MAC_TX_PAUSE_CNT_64K V_MAC_TX_PAUSE_CNT(K_MAC_TX_PAUSE_CNT_64K) 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define M_MAC_RESERVED1 _SB_MAKEMASK(8, 9) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define M_MAC_AP_STAT_EN _SB_MAKEMASK1(17) 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_CHIP(1480) 71*4882a593Smuzhiyun #define M_MAC_TIMESTAMP _SB_MAKEMASK1(18) 72*4882a593Smuzhiyun #endif 73*4882a593Smuzhiyun #define M_MAC_DRP_ERRPKT_EN _SB_MAKEMASK1(19) 74*4882a593Smuzhiyun #define M_MAC_DRP_FCSERRPKT_EN _SB_MAKEMASK1(20) 75*4882a593Smuzhiyun #define M_MAC_DRP_CODEERRPKT_EN _SB_MAKEMASK1(21) 76*4882a593Smuzhiyun #define M_MAC_DRP_DRBLERRPKT_EN _SB_MAKEMASK1(22) 77*4882a593Smuzhiyun #define M_MAC_DRP_RNTPKT_EN _SB_MAKEMASK1(23) 78*4882a593Smuzhiyun #define M_MAC_DRP_OSZPKT_EN _SB_MAKEMASK1(24) 79*4882a593Smuzhiyun #define M_MAC_DRP_LENERRPKT_EN _SB_MAKEMASK1(25) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define M_MAC_RESERVED3 _SB_MAKEMASK(6, 26) 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define M_MAC_BYPASS_SEL _SB_MAKEMASK1(32) 84*4882a593Smuzhiyun #define M_MAC_HDX_EN _SB_MAKEMASK1(33) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define S_MAC_SPEED_SEL _SB_MAKE64(34) 87*4882a593Smuzhiyun #define M_MAC_SPEED_SEL _SB_MAKEMASK(2, S_MAC_SPEED_SEL) 88*4882a593Smuzhiyun #define V_MAC_SPEED_SEL(x) _SB_MAKEVALUE(x, S_MAC_SPEED_SEL) 89*4882a593Smuzhiyun #define G_MAC_SPEED_SEL(x) _SB_GETVALUE(x, S_MAC_SPEED_SEL, M_MAC_SPEED_SEL) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define K_MAC_SPEED_SEL_10MBPS 0 92*4882a593Smuzhiyun #define K_MAC_SPEED_SEL_100MBPS 1 93*4882a593Smuzhiyun #define K_MAC_SPEED_SEL_1000MBPS 2 94*4882a593Smuzhiyun #define K_MAC_SPEED_SEL_RESERVED 3 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define V_MAC_SPEED_SEL_10MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_10MBPS) 97*4882a593Smuzhiyun #define V_MAC_SPEED_SEL_100MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_100MBPS) 98*4882a593Smuzhiyun #define V_MAC_SPEED_SEL_1000MBPS V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_1000MBPS) 99*4882a593Smuzhiyun #define V_MAC_SPEED_SEL_RESERVED V_MAC_SPEED_SEL(K_MAC_SPEED_SEL_RESERVED) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define M_MAC_TX_CLK_EDGE_SEL _SB_MAKEMASK1(36) 102*4882a593Smuzhiyun #define M_MAC_LOOPBACK_SEL _SB_MAKEMASK1(37) 103*4882a593Smuzhiyun #define M_MAC_FAST_SYNC _SB_MAKEMASK1(38) 104*4882a593Smuzhiyun #define M_MAC_SS_EN _SB_MAKEMASK1(39) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define S_MAC_BYPASS_CFG _SB_MAKE64(40) 107*4882a593Smuzhiyun #define M_MAC_BYPASS_CFG _SB_MAKEMASK(2, S_MAC_BYPASS_CFG) 108*4882a593Smuzhiyun #define V_MAC_BYPASS_CFG(x) _SB_MAKEVALUE(x, S_MAC_BYPASS_CFG) 109*4882a593Smuzhiyun #define G_MAC_BYPASS_CFG(x) _SB_GETVALUE(x, S_MAC_BYPASS_CFG, M_MAC_BYPASS_CFG) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define K_MAC_BYPASS_GMII 0 112*4882a593Smuzhiyun #define K_MAC_BYPASS_ENCODED 1 113*4882a593Smuzhiyun #define K_MAC_BYPASS_SOP 2 114*4882a593Smuzhiyun #define K_MAC_BYPASS_EOP 3 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define M_MAC_BYPASS_16 _SB_MAKEMASK1(42) 117*4882a593Smuzhiyun #define M_MAC_BYPASS_FCS_CHK _SB_MAKEMASK1(43) 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 120*4882a593Smuzhiyun #define M_MAC_RX_CH_SEL_MSB _SB_MAKEMASK1(44) 121*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 || 1480*/ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 124*4882a593Smuzhiyun #define M_MAC_SPLIT_CH_SEL _SB_MAKEMASK1(45) 125*4882a593Smuzhiyun #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define S_MAC_BYPASS_IFG _SB_MAKE64(46) 128*4882a593Smuzhiyun #define M_MAC_BYPASS_IFG _SB_MAKEMASK(8, S_MAC_BYPASS_IFG) 129*4882a593Smuzhiyun #define V_MAC_BYPASS_IFG(x) _SB_MAKEVALUE(x, S_MAC_BYPASS_IFG) 130*4882a593Smuzhiyun #define G_MAC_BYPASS_IFG(x) _SB_GETVALUE(x, S_MAC_BYPASS_IFG, M_MAC_BYPASS_IFG) 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define K_MAC_FC_CMD_DISABLED 0 133*4882a593Smuzhiyun #define K_MAC_FC_CMD_ENABLED 1 134*4882a593Smuzhiyun #define K_MAC_FC_CMD_ENAB_FALSECARR 2 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define V_MAC_FC_CMD_DISABLED V_MAC_FC_CMD(K_MAC_FC_CMD_DISABLED) 137*4882a593Smuzhiyun #define V_MAC_FC_CMD_ENABLED V_MAC_FC_CMD(K_MAC_FC_CMD_ENABLED) 138*4882a593Smuzhiyun #define V_MAC_FC_CMD_ENAB_FALSECARR V_MAC_FC_CMD(K_MAC_FC_CMD_ENAB_FALSECARR) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define M_MAC_FC_SEL _SB_MAKEMASK1(54) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define S_MAC_FC_CMD _SB_MAKE64(55) 143*4882a593Smuzhiyun #define M_MAC_FC_CMD _SB_MAKEMASK(2, S_MAC_FC_CMD) 144*4882a593Smuzhiyun #define V_MAC_FC_CMD(x) _SB_MAKEVALUE(x, S_MAC_FC_CMD) 145*4882a593Smuzhiyun #define G_MAC_FC_CMD(x) _SB_GETVALUE(x, S_MAC_FC_CMD, M_MAC_FC_CMD) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define S_MAC_RX_CH_SEL _SB_MAKE64(57) 148*4882a593Smuzhiyun #define M_MAC_RX_CH_SEL _SB_MAKEMASK(7, S_MAC_RX_CH_SEL) 149*4882a593Smuzhiyun #define V_MAC_RX_CH_SEL(x) _SB_MAKEVALUE(x, S_MAC_RX_CH_SEL) 150*4882a593Smuzhiyun #define G_MAC_RX_CH_SEL(x) _SB_GETVALUE(x, S_MAC_RX_CH_SEL, M_MAC_RX_CH_SEL) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* 154*4882a593Smuzhiyun * MAC Enable Registers 155*4882a593Smuzhiyun * Register: MAC_ENABLE_0 156*4882a593Smuzhiyun * Register: MAC_ENABLE_1 157*4882a593Smuzhiyun * Register: MAC_ENABLE_2 158*4882a593Smuzhiyun */ 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define M_MAC_RXDMA_EN0 _SB_MAKEMASK1(0) 161*4882a593Smuzhiyun #define M_MAC_RXDMA_EN1 _SB_MAKEMASK1(1) 162*4882a593Smuzhiyun #define M_MAC_TXDMA_EN0 _SB_MAKEMASK1(4) 163*4882a593Smuzhiyun #define M_MAC_TXDMA_EN1 _SB_MAKEMASK1(5) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define M_MAC_PORT_RESET _SB_MAKEMASK1(8) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #if (SIBYTE_HDR_FEATURE_CHIP(1250) || SIBYTE_HDR_FEATURE_CHIP(112x)) 168*4882a593Smuzhiyun #define M_MAC_RX_ENABLE _SB_MAKEMASK1(10) 169*4882a593Smuzhiyun #define M_MAC_TX_ENABLE _SB_MAKEMASK1(11) 170*4882a593Smuzhiyun #define M_MAC_BYP_RX_ENABLE _SB_MAKEMASK1(12) 171*4882a593Smuzhiyun #define M_MAC_BYP_TX_ENABLE _SB_MAKEMASK1(13) 172*4882a593Smuzhiyun #endif 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* 175*4882a593Smuzhiyun * MAC reset information register (1280/1255) 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_CHIP(1480) 178*4882a593Smuzhiyun #define M_MAC_RX_CH0_PAUSE_ON _SB_MAKEMASK1(8) 179*4882a593Smuzhiyun #define M_MAC_RX_CH1_PAUSE_ON _SB_MAKEMASK1(16) 180*4882a593Smuzhiyun #define M_MAC_TX_CH0_PAUSE_ON _SB_MAKEMASK1(24) 181*4882a593Smuzhiyun #define M_MAC_TX_CH1_PAUSE_ON _SB_MAKEMASK1(32) 182*4882a593Smuzhiyun #endif 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* 185*4882a593Smuzhiyun * MAC DMA Control Register 186*4882a593Smuzhiyun * Register: MAC_TXD_CTL_0 187*4882a593Smuzhiyun * Register: MAC_TXD_CTL_1 188*4882a593Smuzhiyun * Register: MAC_TXD_CTL_2 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define S_MAC_TXD_WEIGHT0 _SB_MAKE64(0) 192*4882a593Smuzhiyun #define M_MAC_TXD_WEIGHT0 _SB_MAKEMASK(4, S_MAC_TXD_WEIGHT0) 193*4882a593Smuzhiyun #define V_MAC_TXD_WEIGHT0(x) _SB_MAKEVALUE(x, S_MAC_TXD_WEIGHT0) 194*4882a593Smuzhiyun #define G_MAC_TXD_WEIGHT0(x) _SB_GETVALUE(x, S_MAC_TXD_WEIGHT0, M_MAC_TXD_WEIGHT0) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define S_MAC_TXD_WEIGHT1 _SB_MAKE64(4) 197*4882a593Smuzhiyun #define M_MAC_TXD_WEIGHT1 _SB_MAKEMASK(4, S_MAC_TXD_WEIGHT1) 198*4882a593Smuzhiyun #define V_MAC_TXD_WEIGHT1(x) _SB_MAKEVALUE(x, S_MAC_TXD_WEIGHT1) 199*4882a593Smuzhiyun #define G_MAC_TXD_WEIGHT1(x) _SB_GETVALUE(x, S_MAC_TXD_WEIGHT1, M_MAC_TXD_WEIGHT1) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* 202*4882a593Smuzhiyun * MAC Fifo Threshold registers (Table 9-14) 203*4882a593Smuzhiyun * Register: MAC_THRSH_CFG_0 204*4882a593Smuzhiyun * Register: MAC_THRSH_CFG_1 205*4882a593Smuzhiyun * Register: MAC_THRSH_CFG_2 206*4882a593Smuzhiyun */ 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define S_MAC_TX_WR_THRSH _SB_MAKE64(0) 209*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_UP_TO(1250, PASS1) 210*4882a593Smuzhiyun /* XXX: Can't enable, as it has the same name as a pass2+ define below. */ 211*4882a593Smuzhiyun /* #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(6, S_MAC_TX_WR_THRSH) */ 212*4882a593Smuzhiyun #endif /* up to 1250 PASS1 */ 213*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 214*4882a593Smuzhiyun #define M_MAC_TX_WR_THRSH _SB_MAKEMASK(7, S_MAC_TX_WR_THRSH) 215*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 216*4882a593Smuzhiyun #define V_MAC_TX_WR_THRSH(x) _SB_MAKEVALUE(x, S_MAC_TX_WR_THRSH) 217*4882a593Smuzhiyun #define G_MAC_TX_WR_THRSH(x) _SB_GETVALUE(x, S_MAC_TX_WR_THRSH, M_MAC_TX_WR_THRSH) 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define S_MAC_TX_RD_THRSH _SB_MAKE64(8) 220*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE_UP_TO(1250, PASS1) 221*4882a593Smuzhiyun /* XXX: Can't enable, as it has the same name as a pass2+ define below. */ 222*4882a593Smuzhiyun /* #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(6, S_MAC_TX_RD_THRSH) */ 223*4882a593Smuzhiyun #endif /* up to 1250 PASS1 */ 224*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 225*4882a593Smuzhiyun #define M_MAC_TX_RD_THRSH _SB_MAKEMASK(7, S_MAC_TX_RD_THRSH) 226*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 227*4882a593Smuzhiyun #define V_MAC_TX_RD_THRSH(x) _SB_MAKEVALUE(x, S_MAC_TX_RD_THRSH) 228*4882a593Smuzhiyun #define G_MAC_TX_RD_THRSH(x) _SB_GETVALUE(x, S_MAC_TX_RD_THRSH, M_MAC_TX_RD_THRSH) 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define S_MAC_TX_RL_THRSH _SB_MAKE64(16) 231*4882a593Smuzhiyun #define M_MAC_TX_RL_THRSH _SB_MAKEMASK(4, S_MAC_TX_RL_THRSH) 232*4882a593Smuzhiyun #define V_MAC_TX_RL_THRSH(x) _SB_MAKEVALUE(x, S_MAC_TX_RL_THRSH) 233*4882a593Smuzhiyun #define G_MAC_TX_RL_THRSH(x) _SB_GETVALUE(x, S_MAC_TX_RL_THRSH, M_MAC_TX_RL_THRSH) 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define S_MAC_RX_PL_THRSH _SB_MAKE64(24) 236*4882a593Smuzhiyun #define M_MAC_RX_PL_THRSH _SB_MAKEMASK(6, S_MAC_RX_PL_THRSH) 237*4882a593Smuzhiyun #define V_MAC_RX_PL_THRSH(x) _SB_MAKEVALUE(x, S_MAC_RX_PL_THRSH) 238*4882a593Smuzhiyun #define G_MAC_RX_PL_THRSH(x) _SB_GETVALUE(x, S_MAC_RX_PL_THRSH, M_MAC_RX_PL_THRSH) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define S_MAC_RX_RD_THRSH _SB_MAKE64(32) 241*4882a593Smuzhiyun #define M_MAC_RX_RD_THRSH _SB_MAKEMASK(6, S_MAC_RX_RD_THRSH) 242*4882a593Smuzhiyun #define V_MAC_RX_RD_THRSH(x) _SB_MAKEVALUE(x, S_MAC_RX_RD_THRSH) 243*4882a593Smuzhiyun #define G_MAC_RX_RD_THRSH(x) _SB_GETVALUE(x, S_MAC_RX_RD_THRSH, M_MAC_RX_RD_THRSH) 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define S_MAC_RX_RL_THRSH _SB_MAKE64(40) 246*4882a593Smuzhiyun #define M_MAC_RX_RL_THRSH _SB_MAKEMASK(6, S_MAC_RX_RL_THRSH) 247*4882a593Smuzhiyun #define V_MAC_RX_RL_THRSH(x) _SB_MAKEVALUE(x, S_MAC_RX_RL_THRSH) 248*4882a593Smuzhiyun #define G_MAC_RX_RL_THRSH(x) _SB_GETVALUE(x, S_MAC_RX_RL_THRSH, M_MAC_RX_RL_THRSH) 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 251*4882a593Smuzhiyun #define S_MAC_ENC_FC_THRSH _SB_MAKE64(56) 252*4882a593Smuzhiyun #define M_MAC_ENC_FC_THRSH _SB_MAKEMASK(6, S_MAC_ENC_FC_THRSH) 253*4882a593Smuzhiyun #define V_MAC_ENC_FC_THRSH(x) _SB_MAKEVALUE(x, S_MAC_ENC_FC_THRSH) 254*4882a593Smuzhiyun #define G_MAC_ENC_FC_THRSH(x) _SB_GETVALUE(x, S_MAC_ENC_FC_THRSH, M_MAC_ENC_FC_THRSH) 255*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* 258*4882a593Smuzhiyun * MAC Frame Configuration Registers (Table 9-15) 259*4882a593Smuzhiyun * Register: MAC_FRAME_CFG_0 260*4882a593Smuzhiyun * Register: MAC_FRAME_CFG_1 261*4882a593Smuzhiyun * Register: MAC_FRAME_CFG_2 262*4882a593Smuzhiyun */ 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* XXXCGD: ??? Unused in pass2? */ 265*4882a593Smuzhiyun #define S_MAC_IFG_RX _SB_MAKE64(0) 266*4882a593Smuzhiyun #define M_MAC_IFG_RX _SB_MAKEMASK(6, S_MAC_IFG_RX) 267*4882a593Smuzhiyun #define V_MAC_IFG_RX(x) _SB_MAKEVALUE(x, S_MAC_IFG_RX) 268*4882a593Smuzhiyun #define G_MAC_IFG_RX(x) _SB_GETVALUE(x, S_MAC_IFG_RX, M_MAC_IFG_RX) 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 271*4882a593Smuzhiyun #define S_MAC_PRE_LEN _SB_MAKE64(0) 272*4882a593Smuzhiyun #define M_MAC_PRE_LEN _SB_MAKEMASK(6, S_MAC_PRE_LEN) 273*4882a593Smuzhiyun #define V_MAC_PRE_LEN(x) _SB_MAKEVALUE(x, S_MAC_PRE_LEN) 274*4882a593Smuzhiyun #define G_MAC_PRE_LEN(x) _SB_GETVALUE(x, S_MAC_PRE_LEN, M_MAC_PRE_LEN) 275*4882a593Smuzhiyun #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define S_MAC_IFG_TX _SB_MAKE64(6) 278*4882a593Smuzhiyun #define M_MAC_IFG_TX _SB_MAKEMASK(6, S_MAC_IFG_TX) 279*4882a593Smuzhiyun #define V_MAC_IFG_TX(x) _SB_MAKEVALUE(x, S_MAC_IFG_TX) 280*4882a593Smuzhiyun #define G_MAC_IFG_TX(x) _SB_GETVALUE(x, S_MAC_IFG_TX, M_MAC_IFG_TX) 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define S_MAC_IFG_THRSH _SB_MAKE64(12) 283*4882a593Smuzhiyun #define M_MAC_IFG_THRSH _SB_MAKEMASK(6, S_MAC_IFG_THRSH) 284*4882a593Smuzhiyun #define V_MAC_IFG_THRSH(x) _SB_MAKEVALUE(x, S_MAC_IFG_THRSH) 285*4882a593Smuzhiyun #define G_MAC_IFG_THRSH(x) _SB_GETVALUE(x, S_MAC_IFG_THRSH, M_MAC_IFG_THRSH) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun #define S_MAC_BACKOFF_SEL _SB_MAKE64(18) 288*4882a593Smuzhiyun #define M_MAC_BACKOFF_SEL _SB_MAKEMASK(4, S_MAC_BACKOFF_SEL) 289*4882a593Smuzhiyun #define V_MAC_BACKOFF_SEL(x) _SB_MAKEVALUE(x, S_MAC_BACKOFF_SEL) 290*4882a593Smuzhiyun #define G_MAC_BACKOFF_SEL(x) _SB_GETVALUE(x, S_MAC_BACKOFF_SEL, M_MAC_BACKOFF_SEL) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define S_MAC_LFSR_SEED _SB_MAKE64(22) 293*4882a593Smuzhiyun #define M_MAC_LFSR_SEED _SB_MAKEMASK(8, S_MAC_LFSR_SEED) 294*4882a593Smuzhiyun #define V_MAC_LFSR_SEED(x) _SB_MAKEVALUE(x, S_MAC_LFSR_SEED) 295*4882a593Smuzhiyun #define G_MAC_LFSR_SEED(x) _SB_GETVALUE(x, S_MAC_LFSR_SEED, M_MAC_LFSR_SEED) 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun #define S_MAC_SLOT_SIZE _SB_MAKE64(30) 298*4882a593Smuzhiyun #define M_MAC_SLOT_SIZE _SB_MAKEMASK(10, S_MAC_SLOT_SIZE) 299*4882a593Smuzhiyun #define V_MAC_SLOT_SIZE(x) _SB_MAKEVALUE(x, S_MAC_SLOT_SIZE) 300*4882a593Smuzhiyun #define G_MAC_SLOT_SIZE(x) _SB_GETVALUE(x, S_MAC_SLOT_SIZE, M_MAC_SLOT_SIZE) 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define S_MAC_MIN_FRAMESZ _SB_MAKE64(40) 303*4882a593Smuzhiyun #define M_MAC_MIN_FRAMESZ _SB_MAKEMASK(8, S_MAC_MIN_FRAMESZ) 304*4882a593Smuzhiyun #define V_MAC_MIN_FRAMESZ(x) _SB_MAKEVALUE(x, S_MAC_MIN_FRAMESZ) 305*4882a593Smuzhiyun #define G_MAC_MIN_FRAMESZ(x) _SB_GETVALUE(x, S_MAC_MIN_FRAMESZ, M_MAC_MIN_FRAMESZ) 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #define S_MAC_MAX_FRAMESZ _SB_MAKE64(48) 308*4882a593Smuzhiyun #define M_MAC_MAX_FRAMESZ _SB_MAKEMASK(16, S_MAC_MAX_FRAMESZ) 309*4882a593Smuzhiyun #define V_MAC_MAX_FRAMESZ(x) _SB_MAKEVALUE(x, S_MAC_MAX_FRAMESZ) 310*4882a593Smuzhiyun #define G_MAC_MAX_FRAMESZ(x) _SB_GETVALUE(x, S_MAC_MAX_FRAMESZ, M_MAC_MAX_FRAMESZ) 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* 313*4882a593Smuzhiyun * These constants are used to configure the fields within the Frame 314*4882a593Smuzhiyun * Configuration Register. 315*4882a593Smuzhiyun */ 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define K_MAC_IFG_RX_10 _SB_MAKE64(0) /* See table 176, not used */ 318*4882a593Smuzhiyun #define K_MAC_IFG_RX_100 _SB_MAKE64(0) 319*4882a593Smuzhiyun #define K_MAC_IFG_RX_1000 _SB_MAKE64(0) 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define K_MAC_IFG_TX_10 _SB_MAKE64(20) 322*4882a593Smuzhiyun #define K_MAC_IFG_TX_100 _SB_MAKE64(20) 323*4882a593Smuzhiyun #define K_MAC_IFG_TX_1000 _SB_MAKE64(8) 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define K_MAC_IFG_THRSH_10 _SB_MAKE64(4) 326*4882a593Smuzhiyun #define K_MAC_IFG_THRSH_100 _SB_MAKE64(4) 327*4882a593Smuzhiyun #define K_MAC_IFG_THRSH_1000 _SB_MAKE64(0) 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun #define K_MAC_SLOT_SIZE_10 _SB_MAKE64(0) 330*4882a593Smuzhiyun #define K_MAC_SLOT_SIZE_100 _SB_MAKE64(0) 331*4882a593Smuzhiyun #define K_MAC_SLOT_SIZE_1000 _SB_MAKE64(0) 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define V_MAC_IFG_RX_10 V_MAC_IFG_RX(K_MAC_IFG_RX_10) 334*4882a593Smuzhiyun #define V_MAC_IFG_RX_100 V_MAC_IFG_RX(K_MAC_IFG_RX_100) 335*4882a593Smuzhiyun #define V_MAC_IFG_RX_1000 V_MAC_IFG_RX(K_MAC_IFG_RX_1000) 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define V_MAC_IFG_TX_10 V_MAC_IFG_TX(K_MAC_IFG_TX_10) 338*4882a593Smuzhiyun #define V_MAC_IFG_TX_100 V_MAC_IFG_TX(K_MAC_IFG_TX_100) 339*4882a593Smuzhiyun #define V_MAC_IFG_TX_1000 V_MAC_IFG_TX(K_MAC_IFG_TX_1000) 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define V_MAC_IFG_THRSH_10 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_10) 342*4882a593Smuzhiyun #define V_MAC_IFG_THRSH_100 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_100) 343*4882a593Smuzhiyun #define V_MAC_IFG_THRSH_1000 V_MAC_IFG_THRSH(K_MAC_IFG_THRSH_1000) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #define V_MAC_SLOT_SIZE_10 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_10) 346*4882a593Smuzhiyun #define V_MAC_SLOT_SIZE_100 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_100) 347*4882a593Smuzhiyun #define V_MAC_SLOT_SIZE_1000 V_MAC_SLOT_SIZE(K_MAC_SLOT_SIZE_1000) 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define K_MAC_MIN_FRAMESZ_FIFO _SB_MAKE64(9) 350*4882a593Smuzhiyun #define K_MAC_MIN_FRAMESZ_DEFAULT _SB_MAKE64(64) 351*4882a593Smuzhiyun #define K_MAC_MAX_FRAMESZ_DEFAULT _SB_MAKE64(1518) 352*4882a593Smuzhiyun #define K_MAC_MAX_FRAMESZ_JUMBO _SB_MAKE64(9216) 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define V_MAC_MIN_FRAMESZ_FIFO V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_FIFO) 355*4882a593Smuzhiyun #define V_MAC_MIN_FRAMESZ_DEFAULT V_MAC_MIN_FRAMESZ(K_MAC_MIN_FRAMESZ_DEFAULT) 356*4882a593Smuzhiyun #define V_MAC_MAX_FRAMESZ_DEFAULT V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_DEFAULT) 357*4882a593Smuzhiyun #define V_MAC_MAX_FRAMESZ_JUMBO V_MAC_MAX_FRAMESZ(K_MAC_MAX_FRAMESZ_JUMBO) 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /* 360*4882a593Smuzhiyun * MAC VLAN Tag Registers (Table 9-16) 361*4882a593Smuzhiyun * Register: MAC_VLANTAG_0 362*4882a593Smuzhiyun * Register: MAC_VLANTAG_1 363*4882a593Smuzhiyun * Register: MAC_VLANTAG_2 364*4882a593Smuzhiyun */ 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define S_MAC_VLAN_TAG _SB_MAKE64(0) 367*4882a593Smuzhiyun #define M_MAC_VLAN_TAG _SB_MAKEMASK(32, S_MAC_VLAN_TAG) 368*4882a593Smuzhiyun #define V_MAC_VLAN_TAG(x) _SB_MAKEVALUE(x, S_MAC_VLAN_TAG) 369*4882a593Smuzhiyun #define G_MAC_VLAN_TAG(x) _SB_GETVALUE(x, S_MAC_VLAN_TAG, M_MAC_VLAN_TAG) 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) 372*4882a593Smuzhiyun #define S_MAC_TX_PKT_OFFSET _SB_MAKE64(32) 373*4882a593Smuzhiyun #define M_MAC_TX_PKT_OFFSET _SB_MAKEMASK(8, S_MAC_TX_PKT_OFFSET) 374*4882a593Smuzhiyun #define V_MAC_TX_PKT_OFFSET(x) _SB_MAKEVALUE(x, S_MAC_TX_PKT_OFFSET) 375*4882a593Smuzhiyun #define G_MAC_TX_PKT_OFFSET(x) _SB_GETVALUE(x, S_MAC_TX_PKT_OFFSET, M_MAC_TX_PKT_OFFSET) 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun #define S_MAC_TX_CRC_OFFSET _SB_MAKE64(40) 378*4882a593Smuzhiyun #define M_MAC_TX_CRC_OFFSET _SB_MAKEMASK(8, S_MAC_TX_CRC_OFFSET) 379*4882a593Smuzhiyun #define V_MAC_TX_CRC_OFFSET(x) _SB_MAKEVALUE(x, S_MAC_TX_CRC_OFFSET) 380*4882a593Smuzhiyun #define G_MAC_TX_CRC_OFFSET(x) _SB_GETVALUE(x, S_MAC_TX_CRC_OFFSET, M_MAC_TX_CRC_OFFSET) 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun #define M_MAC_CH_BASE_FC_EN _SB_MAKEMASK1(48) 383*4882a593Smuzhiyun #endif /* 1250 PASS3 || 112x PASS1 */ 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* 386*4882a593Smuzhiyun * MAC Status Registers (Table 9-17) 387*4882a593Smuzhiyun * Also used for the MAC Interrupt Mask Register (Table 9-18) 388*4882a593Smuzhiyun * Register: MAC_STATUS_0 389*4882a593Smuzhiyun * Register: MAC_STATUS_1 390*4882a593Smuzhiyun * Register: MAC_STATUS_2 391*4882a593Smuzhiyun * Register: MAC_INT_MASK_0 392*4882a593Smuzhiyun * Register: MAC_INT_MASK_1 393*4882a593Smuzhiyun * Register: MAC_INT_MASK_2 394*4882a593Smuzhiyun */ 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* 397*4882a593Smuzhiyun * Use these constants to shift the appropriate channel 398*4882a593Smuzhiyun * into the CH0 position so the same tests can be used 399*4882a593Smuzhiyun * on each channel. 400*4882a593Smuzhiyun */ 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define S_MAC_RX_CH0 _SB_MAKE64(0) 403*4882a593Smuzhiyun #define S_MAC_RX_CH1 _SB_MAKE64(8) 404*4882a593Smuzhiyun #define S_MAC_TX_CH0 _SB_MAKE64(16) 405*4882a593Smuzhiyun #define S_MAC_TX_CH1 _SB_MAKE64(24) 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun #define S_MAC_TXCHANNELS _SB_MAKE64(16) /* this is 1st TX chan */ 408*4882a593Smuzhiyun #define S_MAC_CHANWIDTH _SB_MAKE64(8) /* bits between channels */ 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun /* 411*4882a593Smuzhiyun * These are the same as RX channel 0. The idea here 412*4882a593Smuzhiyun * is that you'll use one of the "S_" things above 413*4882a593Smuzhiyun * and pass just the six bits to a DMA-channel-specific ISR 414*4882a593Smuzhiyun */ 415*4882a593Smuzhiyun #define M_MAC_INT_CHANNEL _SB_MAKEMASK(8, 0) 416*4882a593Smuzhiyun #define M_MAC_INT_EOP_COUNT _SB_MAKEMASK1(0) 417*4882a593Smuzhiyun #define M_MAC_INT_EOP_TIMER _SB_MAKEMASK1(1) 418*4882a593Smuzhiyun #define M_MAC_INT_EOP_SEEN _SB_MAKEMASK1(2) 419*4882a593Smuzhiyun #define M_MAC_INT_HWM _SB_MAKEMASK1(3) 420*4882a593Smuzhiyun #define M_MAC_INT_LWM _SB_MAKEMASK1(4) 421*4882a593Smuzhiyun #define M_MAC_INT_DSCR _SB_MAKEMASK1(5) 422*4882a593Smuzhiyun #define M_MAC_INT_ERR _SB_MAKEMASK1(6) 423*4882a593Smuzhiyun #define M_MAC_INT_DZERO _SB_MAKEMASK1(7) /* only for TX channels */ 424*4882a593Smuzhiyun #define M_MAC_INT_DROP _SB_MAKEMASK1(7) /* only for RX channels */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* 427*4882a593Smuzhiyun * In the following definitions we use ch (0/1) and txrx (TX=1, RX=0, see 428*4882a593Smuzhiyun * also DMA_TX/DMA_RX in sb_regs.h). 429*4882a593Smuzhiyun */ 430*4882a593Smuzhiyun #define S_MAC_STATUS_CH_OFFSET(ch, txrx) _SB_MAKE64(((ch) + 2 * (txrx)) * S_MAC_CHANWIDTH) 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun #define M_MAC_STATUS_CHANNEL(ch, txrx) _SB_MAKEVALUE(_SB_MAKEMASK(8, 0), S_MAC_STATUS_CH_OFFSET(ch, txrx)) 433*4882a593Smuzhiyun #define M_MAC_STATUS_EOP_COUNT(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_COUNT, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 434*4882a593Smuzhiyun #define M_MAC_STATUS_EOP_TIMER(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_TIMER, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 435*4882a593Smuzhiyun #define M_MAC_STATUS_EOP_SEEN(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_EOP_SEEN, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 436*4882a593Smuzhiyun #define M_MAC_STATUS_HWM(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_HWM, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 437*4882a593Smuzhiyun #define M_MAC_STATUS_LWM(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_LWM, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 438*4882a593Smuzhiyun #define M_MAC_STATUS_DSCR(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_DSCR, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 439*4882a593Smuzhiyun #define M_MAC_STATUS_ERR(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_ERR, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 440*4882a593Smuzhiyun #define M_MAC_STATUS_DZERO(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_DZERO, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 441*4882a593Smuzhiyun #define M_MAC_STATUS_DROP(ch, txrx) _SB_MAKEVALUE(M_MAC_INT_DROP, S_MAC_STATUS_CH_OFFSET(ch, txrx)) 442*4882a593Smuzhiyun #define M_MAC_STATUS_OTHER_ERR _SB_MAKEVALUE(_SB_MAKEMASK(7, 0), 40) 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun #define M_MAC_RX_UNDRFL _SB_MAKEMASK1(40) 446*4882a593Smuzhiyun #define M_MAC_RX_OVRFL _SB_MAKEMASK1(41) 447*4882a593Smuzhiyun #define M_MAC_TX_UNDRFL _SB_MAKEMASK1(42) 448*4882a593Smuzhiyun #define M_MAC_TX_OVRFL _SB_MAKEMASK1(43) 449*4882a593Smuzhiyun #define M_MAC_LTCOL_ERR _SB_MAKEMASK1(44) 450*4882a593Smuzhiyun #define M_MAC_EXCOL_ERR _SB_MAKEMASK1(45) 451*4882a593Smuzhiyun #define M_MAC_CNTR_OVRFL_ERR _SB_MAKEMASK1(46) 452*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 453*4882a593Smuzhiyun #define M_MAC_SPLIT_EN _SB_MAKEMASK1(47) /* interrupt mask only */ 454*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun #define S_MAC_COUNTER_ADDR _SB_MAKE64(47) 457*4882a593Smuzhiyun #define M_MAC_COUNTER_ADDR _SB_MAKEMASK(5, S_MAC_COUNTER_ADDR) 458*4882a593Smuzhiyun #define V_MAC_COUNTER_ADDR(x) _SB_MAKEVALUE(x, S_MAC_COUNTER_ADDR) 459*4882a593Smuzhiyun #define G_MAC_COUNTER_ADDR(x) _SB_GETVALUE(x, S_MAC_COUNTER_ADDR, M_MAC_COUNTER_ADDR) 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 462*4882a593Smuzhiyun #define M_MAC_TX_PAUSE_ON _SB_MAKEMASK1(52) 463*4882a593Smuzhiyun #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun /* 466*4882a593Smuzhiyun * MAC Fifo Pointer Registers (Table 9-19) [Debug register] 467*4882a593Smuzhiyun * Register: MAC_FIFO_PTRS_0 468*4882a593Smuzhiyun * Register: MAC_FIFO_PTRS_1 469*4882a593Smuzhiyun * Register: MAC_FIFO_PTRS_2 470*4882a593Smuzhiyun */ 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun #define S_MAC_TX_WRPTR _SB_MAKE64(0) 473*4882a593Smuzhiyun #define M_MAC_TX_WRPTR _SB_MAKEMASK(6, S_MAC_TX_WRPTR) 474*4882a593Smuzhiyun #define V_MAC_TX_WRPTR(x) _SB_MAKEVALUE(x, S_MAC_TX_WRPTR) 475*4882a593Smuzhiyun #define G_MAC_TX_WRPTR(x) _SB_GETVALUE(x, S_MAC_TX_WRPTR, M_MAC_TX_WRPTR) 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #define S_MAC_TX_RDPTR _SB_MAKE64(8) 478*4882a593Smuzhiyun #define M_MAC_TX_RDPTR _SB_MAKEMASK(6, S_MAC_TX_RDPTR) 479*4882a593Smuzhiyun #define V_MAC_TX_RDPTR(x) _SB_MAKEVALUE(x, S_MAC_TX_RDPTR) 480*4882a593Smuzhiyun #define G_MAC_TX_RDPTR(x) _SB_GETVALUE(x, S_MAC_TX_RDPTR, M_MAC_TX_RDPTR) 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun #define S_MAC_RX_WRPTR _SB_MAKE64(16) 483*4882a593Smuzhiyun #define M_MAC_RX_WRPTR _SB_MAKEMASK(6, S_MAC_RX_WRPTR) 484*4882a593Smuzhiyun #define V_MAC_RX_WRPTR(x) _SB_MAKEVALUE(x, S_MAC_RX_WRPTR) 485*4882a593Smuzhiyun #define G_MAC_RX_WRPTR(x) _SB_GETVALUE(x, S_MAC_RX_WRPTR, M_MAC_TX_WRPTR) 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define S_MAC_RX_RDPTR _SB_MAKE64(24) 488*4882a593Smuzhiyun #define M_MAC_RX_RDPTR _SB_MAKEMASK(6, S_MAC_RX_RDPTR) 489*4882a593Smuzhiyun #define V_MAC_RX_RDPTR(x) _SB_MAKEVALUE(x, S_MAC_RX_RDPTR) 490*4882a593Smuzhiyun #define G_MAC_RX_RDPTR(x) _SB_GETVALUE(x, S_MAC_RX_RDPTR, M_MAC_TX_RDPTR) 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun /* 493*4882a593Smuzhiyun * MAC Fifo End Of Packet Count Registers (Table 9-20) [Debug register] 494*4882a593Smuzhiyun * Register: MAC_EOPCNT_0 495*4882a593Smuzhiyun * Register: MAC_EOPCNT_1 496*4882a593Smuzhiyun * Register: MAC_EOPCNT_2 497*4882a593Smuzhiyun */ 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #define S_MAC_TX_EOP_COUNTER _SB_MAKE64(0) 500*4882a593Smuzhiyun #define M_MAC_TX_EOP_COUNTER _SB_MAKEMASK(6, S_MAC_TX_EOP_COUNTER) 501*4882a593Smuzhiyun #define V_MAC_TX_EOP_COUNTER(x) _SB_MAKEVALUE(x, S_MAC_TX_EOP_COUNTER) 502*4882a593Smuzhiyun #define G_MAC_TX_EOP_COUNTER(x) _SB_GETVALUE(x, S_MAC_TX_EOP_COUNTER, M_MAC_TX_EOP_COUNTER) 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun #define S_MAC_RX_EOP_COUNTER _SB_MAKE64(8) 505*4882a593Smuzhiyun #define M_MAC_RX_EOP_COUNTER _SB_MAKEMASK(6, S_MAC_RX_EOP_COUNTER) 506*4882a593Smuzhiyun #define V_MAC_RX_EOP_COUNTER(x) _SB_MAKEVALUE(x, S_MAC_RX_EOP_COUNTER) 507*4882a593Smuzhiyun #define G_MAC_RX_EOP_COUNTER(x) _SB_GETVALUE(x, S_MAC_RX_EOP_COUNTER, M_MAC_RX_EOP_COUNTER) 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun /* 510*4882a593Smuzhiyun * MAC Receive Address Filter Exact Match Registers (Table 9-21) 511*4882a593Smuzhiyun * Registers: MAC_ADDR0_0 through MAC_ADDR7_0 512*4882a593Smuzhiyun * Registers: MAC_ADDR0_1 through MAC_ADDR7_1 513*4882a593Smuzhiyun * Registers: MAC_ADDR0_2 through MAC_ADDR7_2 514*4882a593Smuzhiyun */ 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* No bitfields */ 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun /* 519*4882a593Smuzhiyun * MAC Receive Address Filter Mask Registers 520*4882a593Smuzhiyun * Registers: MAC_ADDRMASK0_0 and MAC_ADDRMASK0_1 521*4882a593Smuzhiyun * Registers: MAC_ADDRMASK1_0 and MAC_ADDRMASK1_1 522*4882a593Smuzhiyun * Registers: MAC_ADDRMASK2_0 and MAC_ADDRMASK2_1 523*4882a593Smuzhiyun */ 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun /* No bitfields */ 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun /* 528*4882a593Smuzhiyun * MAC Receive Address Filter Hash Match Registers (Table 9-22) 529*4882a593Smuzhiyun * Registers: MAC_HASH0_0 through MAC_HASH7_0 530*4882a593Smuzhiyun * Registers: MAC_HASH0_1 through MAC_HASH7_1 531*4882a593Smuzhiyun * Registers: MAC_HASH0_2 through MAC_HASH7_2 532*4882a593Smuzhiyun */ 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* No bitfields */ 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun /* 537*4882a593Smuzhiyun * MAC Transmit Source Address Registers (Table 9-23) 538*4882a593Smuzhiyun * Register: MAC_ETHERNET_ADDR_0 539*4882a593Smuzhiyun * Register: MAC_ETHERNET_ADDR_1 540*4882a593Smuzhiyun * Register: MAC_ETHERNET_ADDR_2 541*4882a593Smuzhiyun */ 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun /* No bitfields */ 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* 546*4882a593Smuzhiyun * MAC Packet Type Configuration Register 547*4882a593Smuzhiyun * Register: MAC_TYPE_CFG_0 548*4882a593Smuzhiyun * Register: MAC_TYPE_CFG_1 549*4882a593Smuzhiyun * Register: MAC_TYPE_CFG_2 550*4882a593Smuzhiyun */ 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun #define S_TYPECFG_TYPESIZE _SB_MAKE64(16) 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun #define S_TYPECFG_TYPE0 _SB_MAKE64(0) 555*4882a593Smuzhiyun #define M_TYPECFG_TYPE0 _SB_MAKEMASK(16, S_TYPECFG_TYPE0) 556*4882a593Smuzhiyun #define V_TYPECFG_TYPE0(x) _SB_MAKEVALUE(x, S_TYPECFG_TYPE0) 557*4882a593Smuzhiyun #define G_TYPECFG_TYPE0(x) _SB_GETVALUE(x, S_TYPECFG_TYPE0, M_TYPECFG_TYPE0) 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun #define S_TYPECFG_TYPE1 _SB_MAKE64(0) 560*4882a593Smuzhiyun #define M_TYPECFG_TYPE1 _SB_MAKEMASK(16, S_TYPECFG_TYPE1) 561*4882a593Smuzhiyun #define V_TYPECFG_TYPE1(x) _SB_MAKEVALUE(x, S_TYPECFG_TYPE1) 562*4882a593Smuzhiyun #define G_TYPECFG_TYPE1(x) _SB_GETVALUE(x, S_TYPECFG_TYPE1, M_TYPECFG_TYPE1) 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun #define S_TYPECFG_TYPE2 _SB_MAKE64(0) 565*4882a593Smuzhiyun #define M_TYPECFG_TYPE2 _SB_MAKEMASK(16, S_TYPECFG_TYPE2) 566*4882a593Smuzhiyun #define V_TYPECFG_TYPE2(x) _SB_MAKEVALUE(x, S_TYPECFG_TYPE2) 567*4882a593Smuzhiyun #define G_TYPECFG_TYPE2(x) _SB_GETVALUE(x, S_TYPECFG_TYPE2, M_TYPECFG_TYPE2) 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun #define S_TYPECFG_TYPE3 _SB_MAKE64(0) 570*4882a593Smuzhiyun #define M_TYPECFG_TYPE3 _SB_MAKEMASK(16, S_TYPECFG_TYPE3) 571*4882a593Smuzhiyun #define V_TYPECFG_TYPE3(x) _SB_MAKEVALUE(x, S_TYPECFG_TYPE3) 572*4882a593Smuzhiyun #define G_TYPECFG_TYPE3(x) _SB_GETVALUE(x, S_TYPECFG_TYPE3, M_TYPECFG_TYPE3) 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun /* 575*4882a593Smuzhiyun * MAC Receive Address Filter Control Registers (Table 9-24) 576*4882a593Smuzhiyun * Register: MAC_ADFILTER_CFG_0 577*4882a593Smuzhiyun * Register: MAC_ADFILTER_CFG_1 578*4882a593Smuzhiyun * Register: MAC_ADFILTER_CFG_2 579*4882a593Smuzhiyun */ 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #define M_MAC_ALLPKT_EN _SB_MAKEMASK1(0) 582*4882a593Smuzhiyun #define M_MAC_UCAST_EN _SB_MAKEMASK1(1) 583*4882a593Smuzhiyun #define M_MAC_UCAST_INV _SB_MAKEMASK1(2) 584*4882a593Smuzhiyun #define M_MAC_MCAST_EN _SB_MAKEMASK1(3) 585*4882a593Smuzhiyun #define M_MAC_MCAST_INV _SB_MAKEMASK1(4) 586*4882a593Smuzhiyun #define M_MAC_BCAST_EN _SB_MAKEMASK1(5) 587*4882a593Smuzhiyun #define M_MAC_DIRECT_INV _SB_MAKEMASK1(6) 588*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 589*4882a593Smuzhiyun #define M_MAC_ALLMCAST_EN _SB_MAKEMASK1(7) 590*4882a593Smuzhiyun #endif /* 1250 PASS2 || 112x PASS1 || 1480 */ 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun #define S_MAC_IPHDR_OFFSET _SB_MAKE64(8) 593*4882a593Smuzhiyun #define M_MAC_IPHDR_OFFSET _SB_MAKEMASK(8, S_MAC_IPHDR_OFFSET) 594*4882a593Smuzhiyun #define V_MAC_IPHDR_OFFSET(x) _SB_MAKEVALUE(x, S_MAC_IPHDR_OFFSET) 595*4882a593Smuzhiyun #define G_MAC_IPHDR_OFFSET(x) _SB_GETVALUE(x, S_MAC_IPHDR_OFFSET, M_MAC_IPHDR_OFFSET) 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480) 598*4882a593Smuzhiyun #define S_MAC_RX_CRC_OFFSET _SB_MAKE64(16) 599*4882a593Smuzhiyun #define M_MAC_RX_CRC_OFFSET _SB_MAKEMASK(8, S_MAC_RX_CRC_OFFSET) 600*4882a593Smuzhiyun #define V_MAC_RX_CRC_OFFSET(x) _SB_MAKEVALUE(x, S_MAC_RX_CRC_OFFSET) 601*4882a593Smuzhiyun #define G_MAC_RX_CRC_OFFSET(x) _SB_GETVALUE(x, S_MAC_RX_CRC_OFFSET, M_MAC_RX_CRC_OFFSET) 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun #define S_MAC_RX_PKT_OFFSET _SB_MAKE64(24) 604*4882a593Smuzhiyun #define M_MAC_RX_PKT_OFFSET _SB_MAKEMASK(8, S_MAC_RX_PKT_OFFSET) 605*4882a593Smuzhiyun #define V_MAC_RX_PKT_OFFSET(x) _SB_MAKEVALUE(x, S_MAC_RX_PKT_OFFSET) 606*4882a593Smuzhiyun #define G_MAC_RX_PKT_OFFSET(x) _SB_GETVALUE(x, S_MAC_RX_PKT_OFFSET, M_MAC_RX_PKT_OFFSET) 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun #define M_MAC_FWDPAUSE_EN _SB_MAKEMASK1(32) 609*4882a593Smuzhiyun #define M_MAC_VLAN_DET_EN _SB_MAKEMASK1(33) 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun #define S_MAC_RX_CH_MSN_SEL _SB_MAKE64(34) 612*4882a593Smuzhiyun #define M_MAC_RX_CH_MSN_SEL _SB_MAKEMASK(8, S_MAC_RX_CH_MSN_SEL) 613*4882a593Smuzhiyun #define V_MAC_RX_CH_MSN_SEL(x) _SB_MAKEVALUE(x, S_MAC_RX_CH_MSN_SEL) 614*4882a593Smuzhiyun #define G_MAC_RX_CH_MSN_SEL(x) _SB_GETVALUE(x, S_MAC_RX_CH_MSN_SEL, M_MAC_RX_CH_MSN_SEL) 615*4882a593Smuzhiyun #endif /* 1250 PASS3 || 112x PASS1 || 1480 */ 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun /* 618*4882a593Smuzhiyun * MAC Receive Channel Select Registers (Table 9-25) 619*4882a593Smuzhiyun */ 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun /* no bitfields */ 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun /* 624*4882a593Smuzhiyun * MAC MII Management Interface Registers (Table 9-26) 625*4882a593Smuzhiyun * Register: MAC_MDIO_0 626*4882a593Smuzhiyun * Register: MAC_MDIO_1 627*4882a593Smuzhiyun * Register: MAC_MDIO_2 628*4882a593Smuzhiyun */ 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun #define S_MAC_MDC 0 631*4882a593Smuzhiyun #define S_MAC_MDIO_DIR 1 632*4882a593Smuzhiyun #define S_MAC_MDIO_OUT 2 633*4882a593Smuzhiyun #define S_MAC_GENC 3 634*4882a593Smuzhiyun #define S_MAC_MDIO_IN 4 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun #define M_MAC_MDC _SB_MAKEMASK1(S_MAC_MDC) 637*4882a593Smuzhiyun #define M_MAC_MDIO_DIR _SB_MAKEMASK1(S_MAC_MDIO_DIR) 638*4882a593Smuzhiyun #define M_MAC_MDIO_DIR_INPUT _SB_MAKEMASK1(S_MAC_MDIO_DIR) 639*4882a593Smuzhiyun #define M_MAC_MDIO_OUT _SB_MAKEMASK1(S_MAC_MDIO_OUT) 640*4882a593Smuzhiyun #define M_MAC_GENC _SB_MAKEMASK1(S_MAC_GENC) 641*4882a593Smuzhiyun #define M_MAC_MDIO_IN _SB_MAKEMASK1(S_MAC_MDIO_IN) 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun #endif 644