xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/sibyte/bcm1480_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*  *********************************************************************
3*4882a593Smuzhiyun     *  BCM1255/BCM1280/BCM1455/BCM1480 Board Support Package
4*4882a593Smuzhiyun     *
5*4882a593Smuzhiyun     *  Register Definitions			File: bcm1480_regs.h
6*4882a593Smuzhiyun     *
7*4882a593Smuzhiyun     *  This module contains the addresses of the on-chip peripherals
8*4882a593Smuzhiyun     *  on the BCM1280 and BCM1480.
9*4882a593Smuzhiyun     *
10*4882a593Smuzhiyun     *  BCM1480 specification level:  1X55_1X80-UM100-D4 (11/24/03)
11*4882a593Smuzhiyun     *
12*4882a593Smuzhiyun     *********************************************************************
13*4882a593Smuzhiyun     *
14*4882a593Smuzhiyun     *  Copyright 2000,2001,2002,2003
15*4882a593Smuzhiyun     *  Broadcom Corporation. All rights reserved.
16*4882a593Smuzhiyun     *
17*4882a593Smuzhiyun     ********************************************************************* */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef _BCM1480_REGS_H
20*4882a593Smuzhiyun #define _BCM1480_REGS_H
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/sibyte/sb1250_defs.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*  *********************************************************************
25*4882a593Smuzhiyun     *  Pull in the BCM1250's registers since a great deal of the 1480's
26*4882a593Smuzhiyun     *  functions are the same as the BCM1250.
27*4882a593Smuzhiyun     ********************************************************************* */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <asm/sibyte/sb1250_regs.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*  *********************************************************************
33*4882a593Smuzhiyun     *  Some general notes:
34*4882a593Smuzhiyun     *
35*4882a593Smuzhiyun     *  Register addresses are grouped by function and follow the order
36*4882a593Smuzhiyun     *  of the User Manual.
37*4882a593Smuzhiyun     *
38*4882a593Smuzhiyun     *  For the most part, when there is more than one peripheral
39*4882a593Smuzhiyun     *  of the same type on the SOC, the constants below will be
40*4882a593Smuzhiyun     *  offsets from the base of each peripheral.  For example,
41*4882a593Smuzhiyun     *  the MAC registers are described as offsets from the first
42*4882a593Smuzhiyun     *  MAC register, and there will be a MAC_REGISTER() macro
43*4882a593Smuzhiyun     *  to calculate the base address of a given MAC.
44*4882a593Smuzhiyun     *
45*4882a593Smuzhiyun     *  The information in this file is based on the BCM1X55/BCM1X80
46*4882a593Smuzhiyun     *  User Manual, Document 1X55_1X80-UM100-R, 22/12/03.
47*4882a593Smuzhiyun     *
48*4882a593Smuzhiyun     *  This file is basically a "what's new" header file.  Since the
49*4882a593Smuzhiyun     *  BCM1250 and the new BCM1480 (and derivatives) share many common
50*4882a593Smuzhiyun     *  features, this file contains only what's new or changed from
51*4882a593Smuzhiyun     *  the 1250.  (above, you can see that we include the 1250 symbols
52*4882a593Smuzhiyun     *  to get the base functionality).
53*4882a593Smuzhiyun     *
54*4882a593Smuzhiyun     *  In software, be sure to use the correct symbols, particularly
55*4882a593Smuzhiyun     *  for blocks that are different between the two chip families.
56*4882a593Smuzhiyun     *  All BCM1480-specific symbols have _BCM1480_ in their names,
57*4882a593Smuzhiyun     *  and all BCM1250-specific and "base" functions that are common in
58*4882a593Smuzhiyun     *  both chips have no special names (this is for compatibility with
59*4882a593Smuzhiyun     *  older include files).  Therefore, if you're working with the
60*4882a593Smuzhiyun     *  SCD, which is very different on each chip, A_SCD_xxx implies
61*4882a593Smuzhiyun     *  the BCM1250 version and A_BCM1480_SCD_xxx implies the BCM1480
62*4882a593Smuzhiyun     *  version.
63*4882a593Smuzhiyun     ********************************************************************* */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*  *********************************************************************
67*4882a593Smuzhiyun     * Memory Controller Registers (Section 6)
68*4882a593Smuzhiyun     ********************************************************************* */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define A_BCM1480_MC_BASE_0		    0x0010050000
71*4882a593Smuzhiyun #define A_BCM1480_MC_BASE_1		    0x0010051000
72*4882a593Smuzhiyun #define A_BCM1480_MC_BASE_2		    0x0010052000
73*4882a593Smuzhiyun #define A_BCM1480_MC_BASE_3		    0x0010053000
74*4882a593Smuzhiyun #define BCM1480_MC_REGISTER_SPACING	    0x1000
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define A_BCM1480_MC_BASE(ctlid)	    (A_BCM1480_MC_BASE_0+(ctlid)*BCM1480_MC_REGISTER_SPACING)
77*4882a593Smuzhiyun #define A_BCM1480_MC_REGISTER(ctlid, reg)    (A_BCM1480_MC_BASE(ctlid)+(reg))
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define R_BCM1480_MC_CONFIG		    0x0000000100
80*4882a593Smuzhiyun #define R_BCM1480_MC_CS_START		    0x0000000120
81*4882a593Smuzhiyun #define R_BCM1480_MC_CS_END		    0x0000000140
82*4882a593Smuzhiyun #define S_BCM1480_MC_CS_STARTEND	    24
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define R_BCM1480_MC_CS01_ROW0		    0x0000000180
85*4882a593Smuzhiyun #define R_BCM1480_MC_CS01_ROW1		    0x00000001A0
86*4882a593Smuzhiyun #define R_BCM1480_MC_CS23_ROW0		    0x0000000200
87*4882a593Smuzhiyun #define R_BCM1480_MC_CS23_ROW1		    0x0000000220
88*4882a593Smuzhiyun #define R_BCM1480_MC_CS01_COL0		    0x0000000280
89*4882a593Smuzhiyun #define R_BCM1480_MC_CS01_COL1		    0x00000002A0
90*4882a593Smuzhiyun #define R_BCM1480_MC_CS23_COL0		    0x0000000300
91*4882a593Smuzhiyun #define R_BCM1480_MC_CS23_COL1		    0x0000000320
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define R_BCM1480_MC_CSX_BASE		    0x0000000180
94*4882a593Smuzhiyun #define R_BCM1480_MC_CSX_ROW0		    0x0000000000   /* relative to CSX_BASE */
95*4882a593Smuzhiyun #define R_BCM1480_MC_CSX_ROW1		    0x0000000020   /* relative to CSX_BASE */
96*4882a593Smuzhiyun #define R_BCM1480_MC_CSX_COL0		    0x0000000100   /* relative to CSX_BASE */
97*4882a593Smuzhiyun #define R_BCM1480_MC_CSX_COL1		    0x0000000120   /* relative to CSX_BASE */
98*4882a593Smuzhiyun #define BCM1480_MC_CSX_SPACING		    0x0000000080   /* CS23 relative to CS01 */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define R_BCM1480_MC_CS01_BA		    0x0000000380
101*4882a593Smuzhiyun #define R_BCM1480_MC_CS23_BA		    0x00000003A0
102*4882a593Smuzhiyun #define R_BCM1480_MC_DRAMCMD		    0x0000000400
103*4882a593Smuzhiyun #define R_BCM1480_MC_DRAMMODE		    0x0000000420
104*4882a593Smuzhiyun #define R_BCM1480_MC_CLOCK_CFG		    0x0000000440
105*4882a593Smuzhiyun #define R_BCM1480_MC_MCLK_CFG		    R_BCM1480_MC_CLOCK_CFG
106*4882a593Smuzhiyun #define R_BCM1480_MC_TEST_DATA		    0x0000000480
107*4882a593Smuzhiyun #define R_BCM1480_MC_TEST_ECC		    0x00000004A0
108*4882a593Smuzhiyun #define R_BCM1480_MC_TIMING1		    0x00000004C0
109*4882a593Smuzhiyun #define R_BCM1480_MC_TIMING2		    0x00000004E0
110*4882a593Smuzhiyun #define R_BCM1480_MC_DLL_CFG		    0x0000000500
111*4882a593Smuzhiyun #define R_BCM1480_MC_DRIVE_CFG		    0x0000000520
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2)
114*4882a593Smuzhiyun #define R_BCM1480_MC_ODT		    0x0000000460
115*4882a593Smuzhiyun #define R_BCM1480_MC_ECC_STATUS		    0x0000000540
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Global registers (single instance) */
119*4882a593Smuzhiyun #define A_BCM1480_MC_GLB_CONFIG		    0x0010054100
120*4882a593Smuzhiyun #define A_BCM1480_MC_GLB_INTLV		    0x0010054120
121*4882a593Smuzhiyun #define A_BCM1480_MC_GLB_ECC_STATUS	    0x0010054140
122*4882a593Smuzhiyun #define A_BCM1480_MC_GLB_ECC_ADDR	    0x0010054160
123*4882a593Smuzhiyun #define A_BCM1480_MC_GLB_ECC_CORRECT	    0x0010054180
124*4882a593Smuzhiyun #define A_BCM1480_MC_GLB_PERF_CNT_CONTROL   0x00100541A0
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*  *********************************************************************
127*4882a593Smuzhiyun     * L2 Cache Control Registers (Section 5)
128*4882a593Smuzhiyun     ********************************************************************* */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define A_BCM1480_L2_BASE		    0x0010040000
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define A_BCM1480_L2_READ_TAG		    0x0010040018
133*4882a593Smuzhiyun #define A_BCM1480_L2_ECC_TAG		    0x0010040038
134*4882a593Smuzhiyun #define A_BCM1480_L2_MISC0_VALUE	    0x0010040058
135*4882a593Smuzhiyun #define A_BCM1480_L2_MISC1_VALUE	    0x0010040078
136*4882a593Smuzhiyun #define A_BCM1480_L2_MISC2_VALUE	    0x0010040098
137*4882a593Smuzhiyun #define A_BCM1480_L2_MISC_CONFIG	    0x0010040040	/* x040 */
138*4882a593Smuzhiyun #define A_BCM1480_L2_CACHE_DISABLE	    0x0010040060	/* x060 */
139*4882a593Smuzhiyun #define A_BCM1480_L2_MAKECACHEDISABLE(x)    (A_BCM1480_L2_CACHE_DISABLE | (((x)&0xF) << 12))
140*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_ENABLE_3_0	    0x0010040080	/* x080 */
141*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_ENABLE_7_4	    0x00100400A0	/* x0A0 */
142*4882a593Smuzhiyun #define A_BCM1480_L2_MAKE_WAY_ENABLE_LO(x)  (A_BCM1480_L2_WAY_ENABLE_3_0 | (((x)&0xF) << 12))
143*4882a593Smuzhiyun #define A_BCM1480_L2_MAKE_WAY_ENABLE_HI(x)  (A_BCM1480_L2_WAY_ENABLE_7_4 | (((x)&0xF) << 12))
144*4882a593Smuzhiyun #define A_BCM1480_L2_MAKE_WAY_DISABLE_LO(x)  (A_BCM1480_L2_WAY_ENABLE_3_0 | (((~x)&0xF) << 12))
145*4882a593Smuzhiyun #define A_BCM1480_L2_MAKE_WAY_DISABLE_HI(x)  (A_BCM1480_L2_WAY_ENABLE_7_4 | (((~x)&0xF) << 12))
146*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_LOCAL_3_0	    0x0010040100	/* x100 */
147*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_LOCAL_7_4	    0x0010040120	/* x120 */
148*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_REMOTE_3_0	    0x0010040140	/* x140 */
149*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_REMOTE_7_4	    0x0010040160	/* x160 */
150*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_AGENT_3_0	    0x00100400C0	/* xxC0 */
151*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_AGENT_7_4	    0x00100400E0	/* xxE0 */
152*4882a593Smuzhiyun #define A_BCM1480_L2_WAY_ENABLE(A, banks)   (A | (((~(banks))&0x0F) << 8))
153*4882a593Smuzhiyun #define A_BCM1480_L2_BANK_BASE		    0x00D0300000
154*4882a593Smuzhiyun #define A_BCM1480_L2_BANK_ADDRESS(b)	    (A_BCM1480_L2_BANK_BASE | (((b)&0x7)<<17))
155*4882a593Smuzhiyun #define A_BCM1480_L2_MGMT_TAG_BASE	    0x00D0000000
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /*  *********************************************************************
159*4882a593Smuzhiyun     * PCI-X Interface Registers (Section 7)
160*4882a593Smuzhiyun     ********************************************************************* */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define A_BCM1480_PCI_BASE		    0x0010061400
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define A_BCM1480_PCI_RESET		    0x0010061400
165*4882a593Smuzhiyun #define A_BCM1480_PCI_DLL		    0x0010061500
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define A_BCM1480_PCI_TYPE00_HEADER	    0x002E000000
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /*  *********************************************************************
170*4882a593Smuzhiyun     * Ethernet MAC Registers (Section 11) and DMA Registers (Section 10.6)
171*4882a593Smuzhiyun     ********************************************************************* */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* No register changes with Rev.C BCM1250, but one additional MAC */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define A_BCM1480_MAC_BASE_2	    0x0010066000
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #ifndef A_MAC_BASE_2
178*4882a593Smuzhiyun #define A_MAC_BASE_2		    A_BCM1480_MAC_BASE_2
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define A_BCM1480_MAC_BASE_3	    0x0010067000
182*4882a593Smuzhiyun #define A_MAC_BASE_3		    A_BCM1480_MAC_BASE_3
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define R_BCM1480_MAC_DMA_OODPKTLOST	    0x00000038
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #ifndef R_MAC_DMA_OODPKTLOST
187*4882a593Smuzhiyun #define R_MAC_DMA_OODPKTLOST	    R_BCM1480_MAC_DMA_OODPKTLOST
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /*  *********************************************************************
192*4882a593Smuzhiyun     * DUART Registers (Section 14)
193*4882a593Smuzhiyun     ********************************************************************* */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* No significant differences from BCM1250, two DUARTs */
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /*  Conventions, per user manual:
198*4882a593Smuzhiyun  *     DUART	generic, channels A,B,C,D
199*4882a593Smuzhiyun  *     DUART0	implementing channels A,B
200*4882a593Smuzhiyun  *     DUART1	inplementing channels C,D
201*4882a593Smuzhiyun  */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define BCM1480_DUART_NUM_PORTS		  4
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define A_BCM1480_DUART0		    0x0010060000
206*4882a593Smuzhiyun #define A_BCM1480_DUART1		    0x0010060400
207*4882a593Smuzhiyun #define A_BCM1480_DUART(chan)		    ((((chan)&2) == 0)? A_BCM1480_DUART0 : A_BCM1480_DUART1)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define BCM1480_DUART_CHANREG_SPACING	    0x100
210*4882a593Smuzhiyun #define A_BCM1480_DUART_CHANREG(chan, reg)				\
211*4882a593Smuzhiyun 	(A_BCM1480_DUART(chan) +					\
212*4882a593Smuzhiyun 	 BCM1480_DUART_CHANREG_SPACING * (((chan) & 1) + 1) + (reg))
213*4882a593Smuzhiyun #define A_BCM1480_DUART_CTRLREG(chan, reg)				\
214*4882a593Smuzhiyun 	(A_BCM1480_DUART(chan) +					\
215*4882a593Smuzhiyun 	 BCM1480_DUART_CHANREG_SPACING * 3 + (reg))
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define DUART_IMRISR_SPACING	    0x20
218*4882a593Smuzhiyun #define DUART_INCHNG_SPACING	    0x10
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define R_BCM1480_DUART_IMRREG(chan)					\
221*4882a593Smuzhiyun 	(R_DUART_IMR_A + ((chan) & 1) * DUART_IMRISR_SPACING)
222*4882a593Smuzhiyun #define R_BCM1480_DUART_ISRREG(chan)					\
223*4882a593Smuzhiyun 	(R_DUART_ISR_A + ((chan) & 1) * DUART_IMRISR_SPACING)
224*4882a593Smuzhiyun #define R_BCM1480_DUART_INCHREG(chan)					\
225*4882a593Smuzhiyun 	(R_DUART_IN_CHNG_A + ((chan) & 1) * DUART_INCHNG_SPACING)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define A_BCM1480_DUART_IMRREG(chan)					\
228*4882a593Smuzhiyun 	(A_BCM1480_DUART_CTRLREG((chan), R_BCM1480_DUART_IMRREG(chan)))
229*4882a593Smuzhiyun #define A_BCM1480_DUART_ISRREG(chan)					\
230*4882a593Smuzhiyun 	(A_BCM1480_DUART_CTRLREG((chan), R_BCM1480_DUART_ISRREG(chan)))
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define A_BCM1480_DUART_IN_PORT(chan)					\
233*4882a593Smuzhiyun 	(A_BCM1480_DUART_CTRLREG((chan), R_DUART_IN_PORT))
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  * These constants are the absolute addresses.
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define A_BCM1480_DUART_MODE_REG_1_C	    0x0010060400
240*4882a593Smuzhiyun #define A_BCM1480_DUART_MODE_REG_2_C	    0x0010060410
241*4882a593Smuzhiyun #define A_BCM1480_DUART_STATUS_C	    0x0010060420
242*4882a593Smuzhiyun #define A_BCM1480_DUART_CLK_SEL_C	    0x0010060430
243*4882a593Smuzhiyun #define A_BCM1480_DUART_FULL_CTL_C	    0x0010060440
244*4882a593Smuzhiyun #define A_BCM1480_DUART_CMD_C		    0x0010060450
245*4882a593Smuzhiyun #define A_BCM1480_DUART_RX_HOLD_C	    0x0010060460
246*4882a593Smuzhiyun #define A_BCM1480_DUART_TX_HOLD_C	    0x0010060470
247*4882a593Smuzhiyun #define A_BCM1480_DUART_OPCR_C		    0x0010060480
248*4882a593Smuzhiyun #define A_BCM1480_DUART_AUX_CTRL_C	    0x0010060490
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define A_BCM1480_DUART_MODE_REG_1_D	    0x0010060500
251*4882a593Smuzhiyun #define A_BCM1480_DUART_MODE_REG_2_D	    0x0010060510
252*4882a593Smuzhiyun #define A_BCM1480_DUART_STATUS_D	    0x0010060520
253*4882a593Smuzhiyun #define A_BCM1480_DUART_CLK_SEL_D	    0x0010060530
254*4882a593Smuzhiyun #define A_BCM1480_DUART_FULL_CTL_D	    0x0010060540
255*4882a593Smuzhiyun #define A_BCM1480_DUART_CMD_D		    0x0010060550
256*4882a593Smuzhiyun #define A_BCM1480_DUART_RX_HOLD_D	    0x0010060560
257*4882a593Smuzhiyun #define A_BCM1480_DUART_TX_HOLD_D	    0x0010060570
258*4882a593Smuzhiyun #define A_BCM1480_DUART_OPCR_D		    0x0010060580
259*4882a593Smuzhiyun #define A_BCM1480_DUART_AUX_CTRL_D	    0x0010060590
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define A_BCM1480_DUART_INPORT_CHNG_CD	    0x0010060600
262*4882a593Smuzhiyun #define A_BCM1480_DUART_AUX_CTRL_CD	    0x0010060610
263*4882a593Smuzhiyun #define A_BCM1480_DUART_ISR_C		    0x0010060620
264*4882a593Smuzhiyun #define A_BCM1480_DUART_IMR_C		    0x0010060630
265*4882a593Smuzhiyun #define A_BCM1480_DUART_ISR_D		    0x0010060640
266*4882a593Smuzhiyun #define A_BCM1480_DUART_IMR_D		    0x0010060650
267*4882a593Smuzhiyun #define A_BCM1480_DUART_OUT_PORT_CD	    0x0010060660
268*4882a593Smuzhiyun #define A_BCM1480_DUART_OPCR_CD		    0x0010060670
269*4882a593Smuzhiyun #define A_BCM1480_DUART_IN_PORT_CD	    0x0010060680
270*4882a593Smuzhiyun #define A_BCM1480_DUART_ISR_CD		    0x0010060690
271*4882a593Smuzhiyun #define A_BCM1480_DUART_IMR_CD		    0x00100606A0
272*4882a593Smuzhiyun #define A_BCM1480_DUART_SET_OPR_CD	    0x00100606B0
273*4882a593Smuzhiyun #define A_BCM1480_DUART_CLEAR_OPR_CD	    0x00100606C0
274*4882a593Smuzhiyun #define A_BCM1480_DUART_INPORT_CHNG_C	    0x00100606D0
275*4882a593Smuzhiyun #define A_BCM1480_DUART_INPORT_CHNG_D	    0x00100606E0
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*  *********************************************************************
279*4882a593Smuzhiyun     * Generic Bus Registers (Section 15) and PCMCIA Registers (Section 16)
280*4882a593Smuzhiyun     ********************************************************************* */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define A_BCM1480_IO_PCMCIA_CFG_B	0x0010061A58
283*4882a593Smuzhiyun #define A_BCM1480_IO_PCMCIA_STATUS_B	0x0010061A68
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /*  *********************************************************************
286*4882a593Smuzhiyun     * GPIO Registers (Section 17)
287*4882a593Smuzhiyun     ********************************************************************* */
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* One additional GPIO register, placed _before_ the BCM1250's GPIO block base */
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define A_BCM1480_GPIO_INT_ADD_TYPE	    0x0010061A78
292*4882a593Smuzhiyun #define R_BCM1480_GPIO_INT_ADD_TYPE	    (-8)
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define A_GPIO_INT_ADD_TYPE	A_BCM1480_GPIO_INT_ADD_TYPE
295*4882a593Smuzhiyun #define R_GPIO_INT_ADD_TYPE	R_BCM1480_GPIO_INT_ADD_TYPE
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /*  *********************************************************************
298*4882a593Smuzhiyun     * SMBus Registers (Section 18)
299*4882a593Smuzhiyun     ********************************************************************* */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* No changes from BCM1250 */
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /*  *********************************************************************
304*4882a593Smuzhiyun     * Timer Registers (Sections 4.6)
305*4882a593Smuzhiyun     ********************************************************************* */
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun /* BCM1480 has two additional watchdogs */
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /* Watchdog timers */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_2		    0x0010022050
312*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_3		    0x0010022150
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define BCM1480_SCD_NUM_WDOGS		    4
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_BASE(w)	 (A_BCM1480_SCD_WDOG_0+((w)&2)*0x1000 + ((w)&1)*0x100)
317*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_REGISTER(w, r) (A_BCM1480_SCD_WDOG_BASE(w) + (r))
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_INIT_2	0x0010022050
320*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_CNT_2	0x0010022058
321*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_CFG_2	0x0010022060
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_INIT_3	0x0010022150
324*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_CNT_3	0x0010022158
325*4882a593Smuzhiyun #define A_BCM1480_SCD_WDOG_CFG_3	0x0010022160
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* BCM1480 has two additional compare registers */
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #define A_BCM1480_SCD_ZBBUS_CYCLE_COUNT		A_SCD_ZBBUS_CYCLE_COUNT
330*4882a593Smuzhiyun #define A_BCM1480_SCD_ZBBUS_CYCLE_CP_BASE	0x0010020C00
331*4882a593Smuzhiyun #define A_BCM1480_SCD_ZBBUS_CYCLE_CP0		A_SCD_ZBBUS_CYCLE_CP0
332*4882a593Smuzhiyun #define A_BCM1480_SCD_ZBBUS_CYCLE_CP1		A_SCD_ZBBUS_CYCLE_CP1
333*4882a593Smuzhiyun #define A_BCM1480_SCD_ZBBUS_CYCLE_CP2		0x0010020C10
334*4882a593Smuzhiyun #define A_BCM1480_SCD_ZBBUS_CYCLE_CP3		0x0010020C18
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun /*  *********************************************************************
337*4882a593Smuzhiyun     * System Control Registers (Section 4.2)
338*4882a593Smuzhiyun     ********************************************************************* */
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun /* Scratch register in different place */
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define A_BCM1480_SCD_SCRATCH		0x100200A0
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /*  *********************************************************************
345*4882a593Smuzhiyun     * System Address Trap Registers (Section 4.9)
346*4882a593Smuzhiyun     ********************************************************************* */
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* No changes from BCM1250 */
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun /*  *********************************************************************
351*4882a593Smuzhiyun     * System Interrupt Mapper Registers (Sections 4.3-4.5)
352*4882a593Smuzhiyun     ********************************************************************* */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define A_BCM1480_IMR_CPU0_BASE		    0x0010020000
355*4882a593Smuzhiyun #define A_BCM1480_IMR_CPU1_BASE		    0x0010022000
356*4882a593Smuzhiyun #define A_BCM1480_IMR_CPU2_BASE		    0x0010024000
357*4882a593Smuzhiyun #define A_BCM1480_IMR_CPU3_BASE		    0x0010026000
358*4882a593Smuzhiyun #define BCM1480_IMR_REGISTER_SPACING	    0x2000
359*4882a593Smuzhiyun #define BCM1480_IMR_REGISTER_SPACING_SHIFT  13
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define A_BCM1480_IMR_MAPPER(cpu)	(A_BCM1480_IMR_CPU0_BASE+(cpu)*BCM1480_IMR_REGISTER_SPACING)
362*4882a593Smuzhiyun #define A_BCM1480_IMR_REGISTER(cpu, reg) (A_BCM1480_IMR_MAPPER(cpu)+(reg))
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* Most IMR registers are 128 bits, implemented as non-contiguous
365*4882a593Smuzhiyun    64-bit registers high (_H) and low (_L) */
366*4882a593Smuzhiyun #define BCM1480_IMR_HL_SPACING			0x1000
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_DIAG_H		0x0010
369*4882a593Smuzhiyun #define R_BCM1480_IMR_LDT_INTERRUPT_H		0x0018
370*4882a593Smuzhiyun #define R_BCM1480_IMR_LDT_INTERRUPT_CLR_H	0x0020
371*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_MASK_H		0x0028
372*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_TRACE_H		0x0038
373*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_SOURCE_STATUS_H 0x0040
374*4882a593Smuzhiyun #define R_BCM1480_IMR_LDT_INTERRUPT_SET		0x0048
375*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_0_CPU		0x00C0
376*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_0_SET_CPU		0x00C8
377*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_0_CLR_CPU		0x00D0
378*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_1_CPU		0x00E0
379*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_1_SET_CPU		0x00E8
380*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_1_CLR_CPU		0x00F0
381*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_STATUS_BASE_H	0x0100
382*4882a593Smuzhiyun #define BCM1480_IMR_INTERRUPT_STATUS_COUNT	8
383*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_MAP_BASE_H	0x0200
384*4882a593Smuzhiyun #define BCM1480_IMR_INTERRUPT_MAP_COUNT		64
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_DIAG_L		0x1010
387*4882a593Smuzhiyun #define R_BCM1480_IMR_LDT_INTERRUPT_L		0x1018
388*4882a593Smuzhiyun #define R_BCM1480_IMR_LDT_INTERRUPT_CLR_L	0x1020
389*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_MASK_L		0x1028
390*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_TRACE_L		0x1038
391*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_SOURCE_STATUS_L 0x1040
392*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_STATUS_BASE_L	0x1100
393*4882a593Smuzhiyun #define R_BCM1480_IMR_INTERRUPT_MAP_BASE_L	0x1200
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #define A_BCM1480_IMR_ALIAS_MAILBOX_CPU0_BASE	0x0010028000
396*4882a593Smuzhiyun #define A_BCM1480_IMR_ALIAS_MAILBOX_CPU1_BASE	0x0010028100
397*4882a593Smuzhiyun #define A_BCM1480_IMR_ALIAS_MAILBOX_CPU2_BASE	0x0010028200
398*4882a593Smuzhiyun #define A_BCM1480_IMR_ALIAS_MAILBOX_CPU3_BASE	0x0010028300
399*4882a593Smuzhiyun #define BCM1480_IMR_ALIAS_MAILBOX_SPACING	0100
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define A_BCM1480_IMR_ALIAS_MAILBOX(cpu)     (A_BCM1480_IMR_ALIAS_MAILBOX_CPU0_BASE + \
402*4882a593Smuzhiyun 					(cpu)*BCM1480_IMR_ALIAS_MAILBOX_SPACING)
403*4882a593Smuzhiyun #define A_BCM1480_IMR_ALIAS_MAILBOX_REGISTER(cpu, reg) (A_BCM1480_IMR_ALIAS_MAILBOX(cpu)+(reg))
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #define R_BCM1480_IMR_ALIAS_MAILBOX_0		0x0000
406*4882a593Smuzhiyun #define R_BCM1480_IMR_ALIAS_MAILBOX_0_SET	0x0008
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun  * these macros work together to build the address of a mailbox
410*4882a593Smuzhiyun  * register, e.g., A_BCM1480_MAILBOX_REGISTER(0,R_BCM1480_IMR_MAILBOX_SET,2)
411*4882a593Smuzhiyun  * for mbox_0_set_cpu2 returns 0x00100240C8
412*4882a593Smuzhiyun  */
413*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_CPU	  0x00
414*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_SET	  0x08
415*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_CLR	  0x10
416*4882a593Smuzhiyun #define R_BCM1480_IMR_MAILBOX_NUM_SPACING 0x20
417*4882a593Smuzhiyun #define A_BCM1480_MAILBOX_REGISTER(num, reg, cpu) \
418*4882a593Smuzhiyun     (A_BCM1480_IMR_CPU0_BASE + \
419*4882a593Smuzhiyun      (num * R_BCM1480_IMR_MAILBOX_NUM_SPACING) + \
420*4882a593Smuzhiyun      (cpu * BCM1480_IMR_REGISTER_SPACING) + \
421*4882a593Smuzhiyun      (R_BCM1480_IMR_MAILBOX_0_CPU + reg))
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun /*  *********************************************************************
424*4882a593Smuzhiyun     * System Performance Counter Registers (Section 4.7)
425*4882a593Smuzhiyun     ********************************************************************* */
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /* BCM1480 has four more performance counter registers, and two control
428*4882a593Smuzhiyun    registers. */
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_BASE	    0x00100204C0
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_CFG0	    0x00100204C0
433*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_CFG_0	    A_BCM1480_SCD_PERF_CNT_CFG0
434*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_CFG1	    0x00100204C8
435*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_CFG_1	    A_BCM1480_SCD_PERF_CNT_CFG1
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_0	    A_SCD_PERF_CNT_0
438*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_1	    A_SCD_PERF_CNT_1
439*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_2	    A_SCD_PERF_CNT_2
440*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_3	    A_SCD_PERF_CNT_3
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_4	    0x00100204F0
443*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_5	    0x00100204F8
444*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_6	    0x0010020500
445*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT_7	    0x0010020508
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun #define BCM1480_SCD_NUM_PERF_CNT 8
448*4882a593Smuzhiyun #define BCM1480_SCD_PERF_CNT_SPACING 8
449*4882a593Smuzhiyun #define A_BCM1480_SCD_PERF_CNT(n) (A_SCD_PERF_CNT_0+(n*BCM1480_SCD_PERF_CNT_SPACING))
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /*  *********************************************************************
452*4882a593Smuzhiyun     * System Bus Watcher Registers (Section 4.8)
453*4882a593Smuzhiyun     ********************************************************************* */
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Same as 1250 except BUS_ERR_STATUS_DEBUG is in a different place. */
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #define A_BCM1480_BUS_ERR_STATUS_DEBUG	    0x00100208D8
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /*  *********************************************************************
461*4882a593Smuzhiyun     * System Debug Controller Registers (Section 19)
462*4882a593Smuzhiyun     ********************************************************************* */
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /* Same as 1250 */
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /*  *********************************************************************
467*4882a593Smuzhiyun     * System Trace Unit Registers (Sections 4.10)
468*4882a593Smuzhiyun     ********************************************************************* */
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* Same as 1250 */
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /*  *********************************************************************
473*4882a593Smuzhiyun     * Data Mover DMA Registers (Section 10.7)
474*4882a593Smuzhiyun     ********************************************************************* */
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun /* Same as 1250 */
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /*  *********************************************************************
480*4882a593Smuzhiyun     * HyperTransport Interface Registers (Section 8)
481*4882a593Smuzhiyun     ********************************************************************* */
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun #define BCM1480_HT_NUM_PORTS		   3
484*4882a593Smuzhiyun #define BCM1480_HT_PORT_SPACING		   0x800
485*4882a593Smuzhiyun #define A_BCM1480_HT_PORT_HEADER(x)	   (A_BCM1480_HT_PORT0_HEADER + ((x)*BCM1480_HT_PORT_SPACING))
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #define A_BCM1480_HT_PORT0_HEADER	   0x00FE000000
488*4882a593Smuzhiyun #define A_BCM1480_HT_PORT1_HEADER	   0x00FE000800
489*4882a593Smuzhiyun #define A_BCM1480_HT_PORT2_HEADER	   0x00FE001000
490*4882a593Smuzhiyun #define A_BCM1480_HT_TYPE00_HEADER	   0x00FE002000
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun /*  *********************************************************************
494*4882a593Smuzhiyun     * Node Controller Registers (Section 9)
495*4882a593Smuzhiyun     ********************************************************************* */
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define A_BCM1480_NC_BASE		    0x00DFBD0000
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #define A_BCM1480_NC_RLD_FIELD		    0x00DFBD0000
500*4882a593Smuzhiyun #define A_BCM1480_NC_RLD_TRIGGER	    0x00DFBD0020
501*4882a593Smuzhiyun #define A_BCM1480_NC_RLD_BAD_ERROR	    0x00DFBD0040
502*4882a593Smuzhiyun #define A_BCM1480_NC_RLD_COR_ERROR	    0x00DFBD0060
503*4882a593Smuzhiyun #define A_BCM1480_NC_RLD_ECC_STATUS	    0x00DFBD0080
504*4882a593Smuzhiyun #define A_BCM1480_NC_RLD_WAY_ENABLE	    0x00DFBD00A0
505*4882a593Smuzhiyun #define A_BCM1480_NC_RLD_RANDOM_LFSR	    0x00DFBD00C0
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun #define A_BCM1480_NC_INTERRUPT_STATUS	    0x00DFBD00E0
508*4882a593Smuzhiyun #define A_BCM1480_NC_INTERRUPT_ENABLE	    0x00DFBD0100
509*4882a593Smuzhiyun #define A_BCM1480_NC_TIMEOUT_COUNTER	    0x00DFBD0120
510*4882a593Smuzhiyun #define A_BCM1480_NC_TIMEOUT_COUNTER_SEL    0x00DFBD0140
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG0	    0x00DFBD0200
513*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG1	    0x00DFBD0220
514*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG2	    0x00DFBD0240
515*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG3	    0x00DFBD0260
516*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG4	    0x00DFBD0280
517*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG5	    0x00DFBD02A0
518*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG6	    0x00DFBD02C0
519*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG7	    0x00DFBD02E0
520*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG8	    0x00DFBD0300
521*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG9	    0x00DFBD0320
522*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG10    0x00DFBE0000
523*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG11    0x00DFBE0020
524*4882a593Smuzhiyun #define A_BCM1480_NC_CREDIT_STATUS_REG12    0x00DFBE0040
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun #define A_BCM1480_NC_SR_TIMEOUT_COUNTER	    0x00DFBE0060
527*4882a593Smuzhiyun #define A_BCM1480_NC_SR_TIMEOUT_COUNTER_SEL 0x00DFBE0080
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun /*  *********************************************************************
531*4882a593Smuzhiyun     * H&R Block Configuration Registers (Section 12.4)
532*4882a593Smuzhiyun     ********************************************************************* */
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun #define A_BCM1480_HR_BASE_0		    0x00DF820000
535*4882a593Smuzhiyun #define A_BCM1480_HR_BASE_1		    0x00DF8A0000
536*4882a593Smuzhiyun #define A_BCM1480_HR_BASE_2		    0x00DF920000
537*4882a593Smuzhiyun #define BCM1480_HR_REGISTER_SPACING	    0x80000
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun #define A_BCM1480_HR_BASE(idx)		    (A_BCM1480_HR_BASE_0 + ((idx)*BCM1480_HR_REGISTER_SPACING))
540*4882a593Smuzhiyun #define A_BCM1480_HR_REGISTER(idx, reg)	     (A_BCM1480_HR_BASE(idx) + (reg))
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun #define R_BCM1480_HR_CFG		    0x0000000000
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun #define R_BCM1480_HR_MAPPING		    0x0000010010
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #define BCM1480_HR_RULE_SPACING		    0x0000000010
547*4882a593Smuzhiyun #define BCM1480_HR_NUM_RULES		    16
548*4882a593Smuzhiyun #define BCM1480_HR_OP_OFFSET		    0x0000000100
549*4882a593Smuzhiyun #define BCM1480_HR_TYPE_OFFSET		    0x0000000108
550*4882a593Smuzhiyun #define R_BCM1480_HR_RULE_OP(idx)	    (BCM1480_HR_OP_OFFSET + ((idx)*BCM1480_HR_RULE_SPACING))
551*4882a593Smuzhiyun #define R_BCM1480_HR_RULE_TYPE(idx)	    (BCM1480_HR_TYPE_OFFSET + ((idx)*BCM1480_HR_RULE_SPACING))
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #define BCM1480_HR_LEAF_SPACING		    0x0000000010
554*4882a593Smuzhiyun #define BCM1480_HR_NUM_LEAVES		    10
555*4882a593Smuzhiyun #define BCM1480_HR_LEAF_OFFSET		    0x0000000300
556*4882a593Smuzhiyun #define R_BCM1480_HR_HA_LEAF0(idx)	    (BCM1480_HR_LEAF_OFFSET + ((idx)*BCM1480_HR_LEAF_SPACING))
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun #define R_BCM1480_HR_EX_LEAF0		    0x00000003A0
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun #define BCM1480_HR_PATH_SPACING		    0x0000000010
561*4882a593Smuzhiyun #define BCM1480_HR_NUM_PATHS		    16
562*4882a593Smuzhiyun #define BCM1480_HR_PATH_OFFSET		    0x0000000600
563*4882a593Smuzhiyun #define R_BCM1480_HR_PATH(idx)		    (BCM1480_HR_PATH_OFFSET + ((idx)*BCM1480_HR_PATH_SPACING))
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define R_BCM1480_HR_PATH_DEFAULT	    0x0000000700
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun #define BCM1480_HR_ROUTE_SPACING	    8
568*4882a593Smuzhiyun #define BCM1480_HR_NUM_ROUTES		    512
569*4882a593Smuzhiyun #define BCM1480_HR_ROUTE_OFFSET		    0x0000001000
570*4882a593Smuzhiyun #define R_BCM1480_HR_RT_WORD(idx)	    (BCM1480_HR_ROUTE_OFFSET + ((idx)*BCM1480_HR_ROUTE_SPACING))
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun /* checked to here - ehs */
574*4882a593Smuzhiyun /*  *********************************************************************
575*4882a593Smuzhiyun     * Packet Manager DMA Registers (Section 12.5)
576*4882a593Smuzhiyun     ********************************************************************* */
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #define A_BCM1480_PM_BASE		    0x0010056000
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun #define A_BCM1480_PMI_LCL_0		    0x0010058000
581*4882a593Smuzhiyun #define A_BCM1480_PMO_LCL_0		    0x001005C000
582*4882a593Smuzhiyun #define A_BCM1480_PMI_OFFSET_0		    (A_BCM1480_PMI_LCL_0 - A_BCM1480_PM_BASE)
583*4882a593Smuzhiyun #define A_BCM1480_PMO_OFFSET_0		    (A_BCM1480_PMO_LCL_0 - A_BCM1480_PM_BASE)
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define BCM1480_PM_LCL_REGISTER_SPACING	    0x100
586*4882a593Smuzhiyun #define BCM1480_PM_NUM_CHANNELS		    32
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun #define A_BCM1480_PMI_LCL_BASE(idx)		(A_BCM1480_PMI_LCL_0 + ((idx)*BCM1480_PM_LCL_REGISTER_SPACING))
589*4882a593Smuzhiyun #define A_BCM1480_PMI_LCL_REGISTER(idx, reg)	 (A_BCM1480_PMI_LCL_BASE(idx) + (reg))
590*4882a593Smuzhiyun #define A_BCM1480_PMO_LCL_BASE(idx)		(A_BCM1480_PMO_LCL_0 + ((idx)*BCM1480_PM_LCL_REGISTER_SPACING))
591*4882a593Smuzhiyun #define A_BCM1480_PMO_LCL_REGISTER(idx, reg)	 (A_BCM1480_PMO_LCL_BASE(idx) + (reg))
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun #define BCM1480_PM_INT_PACKING		    8
594*4882a593Smuzhiyun #define BCM1480_PM_INT_FUNCTION_SPACING	    0x40
595*4882a593Smuzhiyun #define BCM1480_PM_INT_NUM_FUNCTIONS	    3
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * DMA channel registers relative to A_BCM1480_PMI_LCL_BASE(n) and A_BCM1480_PMO_LCL_BASE(n)
599*4882a593Smuzhiyun  */
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun #define R_BCM1480_PM_BASE_SIZE		    0x0000000000
602*4882a593Smuzhiyun #define R_BCM1480_PM_CNT		    0x0000000008
603*4882a593Smuzhiyun #define R_BCM1480_PM_PFCNT		    0x0000000010
604*4882a593Smuzhiyun #define R_BCM1480_PM_LAST		    0x0000000018
605*4882a593Smuzhiyun #define R_BCM1480_PM_PFINDX		    0x0000000020
606*4882a593Smuzhiyun #define R_BCM1480_PM_INT_WMK		    0x0000000028
607*4882a593Smuzhiyun #define R_BCM1480_PM_CONFIG0		    0x0000000030
608*4882a593Smuzhiyun #define R_BCM1480_PM_LOCALDEBUG		    0x0000000078
609*4882a593Smuzhiyun #define R_BCM1480_PM_CACHEABILITY	    0x0000000080   /* PMI only */
610*4882a593Smuzhiyun #define R_BCM1480_PM_INT_CNFG		    0x0000000088
611*4882a593Smuzhiyun #define R_BCM1480_PM_DESC_MERGE_TIMER	    0x0000000090
612*4882a593Smuzhiyun #define R_BCM1480_PM_LOCALDEBUG_PIB	    0x00000000F8   /* PMI only */
613*4882a593Smuzhiyun #define R_BCM1480_PM_LOCALDEBUG_POB	    0x00000000F8   /* PMO only */
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun  * Global Registers (Not Channelized)
617*4882a593Smuzhiyun  */
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun #define A_BCM1480_PMI_GLB_0		    0x0010056000
620*4882a593Smuzhiyun #define A_BCM1480_PMO_GLB_0		    0x0010057000
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /*
623*4882a593Smuzhiyun  * PM to TX Mapping Register relative to A_BCM1480_PMI_GLB_0 and A_BCM1480_PMO_GLB_0
624*4882a593Smuzhiyun  */
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun #define R_BCM1480_PM_PMO_MAPPING	    0x00000008C8   /* PMO only */
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #define A_BCM1480_PM_PMO_MAPPING	(A_BCM1480_PMO_GLB_0 + R_BCM1480_PM_PMO_MAPPING)
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun  * Interrupt mapping registers
632*4882a593Smuzhiyun  */
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun #define A_BCM1480_PMI_INT_0		    0x0010056800
636*4882a593Smuzhiyun #define A_BCM1480_PMI_INT(q)		    (A_BCM1480_PMI_INT_0 + ((q>>8)<<8))
637*4882a593Smuzhiyun #define A_BCM1480_PMI_INT_OFFSET_0	    (A_BCM1480_PMI_INT_0 - A_BCM1480_PM_BASE)
638*4882a593Smuzhiyun #define A_BCM1480_PMO_INT_0		    0x0010057800
639*4882a593Smuzhiyun #define A_BCM1480_PMO_INT(q)		    (A_BCM1480_PMO_INT_0 + ((q>>8)<<8))
640*4882a593Smuzhiyun #define A_BCM1480_PMO_INT_OFFSET_0	    (A_BCM1480_PMO_INT_0 - A_BCM1480_PM_BASE)
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun  * Interrupt registers relative to A_BCM1480_PMI_INT_0 and A_BCM1480_PMO_INT_0
644*4882a593Smuzhiyun  */
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #define R_BCM1480_PM_INT_ST		    0x0000000000
647*4882a593Smuzhiyun #define R_BCM1480_PM_INT_MSK		    0x0000000040
648*4882a593Smuzhiyun #define R_BCM1480_PM_INT_CLR		    0x0000000080
649*4882a593Smuzhiyun #define R_BCM1480_PM_MRGD_INT		    0x00000000C0
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun  * Debug registers (global)
653*4882a593Smuzhiyun  */
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun #define A_BCM1480_PM_GLOBALDEBUGMODE_PMI    0x0010056000
656*4882a593Smuzhiyun #define A_BCM1480_PM_GLOBALDEBUG_PID	    0x00100567F8
657*4882a593Smuzhiyun #define A_BCM1480_PM_GLOBALDEBUG_PIB	    0x0010056FF8
658*4882a593Smuzhiyun #define A_BCM1480_PM_GLOBALDEBUGMODE_PMO    0x0010057000
659*4882a593Smuzhiyun #define A_BCM1480_PM_GLOBALDEBUG_POD	    0x00100577F8
660*4882a593Smuzhiyun #define A_BCM1480_PM_GLOBALDEBUG_POB	    0x0010057FF8
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun /*  *********************************************************************
663*4882a593Smuzhiyun     *  Switch performance counters
664*4882a593Smuzhiyun     ********************************************************************* */
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun #define A_BCM1480_SWPERF_CFG	0xdfb91800
667*4882a593Smuzhiyun #define A_BCM1480_SWPERF_CNT0	0xdfb91880
668*4882a593Smuzhiyun #define A_BCM1480_SWPERF_CNT1	0xdfb91888
669*4882a593Smuzhiyun #define A_BCM1480_SWPERF_CNT2	0xdfb91890
670*4882a593Smuzhiyun #define A_BCM1480_SWPERF_CNT3	0xdfb91898
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /*  *********************************************************************
674*4882a593Smuzhiyun     *  Switch Trace Unit
675*4882a593Smuzhiyun     ********************************************************************* */
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_CONTROL_0		0xDFB91000
678*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_DATA_VALUE_0	0xDFB91100
679*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_DATA_MASK_0	0xDFB91108
680*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_TAG_VALUE_0	0xDFB91200
681*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_TAG_MAKS_0	0xDFB91208
682*4882a593Smuzhiyun #define A_BCM1480_SWTRC_EVENT_0			0xDFB91300
683*4882a593Smuzhiyun #define A_BCM1480_SWTRC_SEQUENCE_0		0xDFB91400
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun #define A_BCM1480_SWTRC_CFG			0xDFB91500
686*4882a593Smuzhiyun #define A_BCM1480_SWTRC_READ			0xDFB91508
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun #define A_BCM1480_SWDEBUG_SCHEDSTOP		0xDFB92000
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_CONTROL(x) (A_BCM1480_SWTRC_MATCH_CONTROL_0 + ((x)*8))
691*4882a593Smuzhiyun #define A_BCM1480_SWTRC_EVENT(x) (A_BCM1480_SWTRC_EVENT_0 + ((x)*8))
692*4882a593Smuzhiyun #define A_BCM1480_SWTRC_SEQUENCE(x) (A_BCM1480_SWTRC_SEQUENCE_0 + ((x)*8))
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_DATA_VALUE(x) (A_BCM1480_SWTRC_MATCH_DATA_VALUE_0 + ((x)*16))
695*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_DATA_MASK(x) (A_BCM1480_SWTRC_MATCH_DATA_MASK_0 + ((x)*16))
696*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_TAG_VALUE(x) (A_BCM1480_SWTRC_MATCH_TAG_VALUE_0 + ((x)*16))
697*4882a593Smuzhiyun #define A_BCM1480_SWTRC_MATCH_TAG_MASK(x) (A_BCM1480_SWTRC_MATCH_TAG_MASK_0 + ((x)*16))
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun /*  *********************************************************************
702*4882a593Smuzhiyun     *  High-Speed Port Registers (Section 13)
703*4882a593Smuzhiyun     ********************************************************************* */
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun #define A_BCM1480_HSP_BASE_0		    0x00DF810000
706*4882a593Smuzhiyun #define A_BCM1480_HSP_BASE_1		    0x00DF890000
707*4882a593Smuzhiyun #define A_BCM1480_HSP_BASE_2		    0x00DF910000
708*4882a593Smuzhiyun #define BCM1480_HSP_REGISTER_SPACING	    0x80000
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun #define A_BCM1480_HSP_BASE(idx)		    (A_BCM1480_HSP_BASE_0 + ((idx)*BCM1480_HSP_REGISTER_SPACING))
711*4882a593Smuzhiyun #define A_BCM1480_HSP_REGISTER(idx, reg)     (A_BCM1480_HSP_BASE(idx) + (reg))
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_CFG_0	      0x0000000000
714*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_CFG_1	      0x0000000008
715*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_DESKEW_OVERRIDE 0x0000000010
716*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_DESKEW_DATAPATH 0x0000000018
717*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_PORT_INT_EN     0x0000000020
718*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_PORT_INT_STATUS 0x0000000028
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_CALENDAR_0      0x0000000200
721*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI4_CALENDAR_1      0x0000000208
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PLL_CNFG	      0x0000000800
724*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_CALIBRATION	      0x0000000808
725*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_TEST		      0x0000000810
726*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_DIAG_DETAILS	      0x0000000818
727*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_DIAG_CRC_0	      0x0000000820
728*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_DIAG_CRC_1	      0x0000000828
729*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_DIAG_HTCMD	      0x0000000830
730*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_DIAG_PKTCTL	      0x0000000838
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_VIS_FLCTRL_COUNTER   0x0000000870
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_0	      0x0000020020
735*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_1	      0x0000020028
736*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_2	      0x0000020030
737*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_3	      0x0000020038
738*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_4	      0x0000020040
739*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_5	      0x0000020048
740*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_6	      0x0000020050
741*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC_7	      0x0000020058
742*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_PKT_RAMALLOC(idx)    (R_BCM1480_HSP_RX_PKT_RAMALLOC_0 + 8*(idx))
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun /* XXX Following registers were shuffled.  Renamed/renumbered per errata. */
745*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_HT_RAMALLOC_0	    0x0000020078
746*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_HT_RAMALLOC_1	    0x0000020080
747*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_HT_RAMALLOC_2	    0x0000020088
748*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_HT_RAMALLOC_3	    0x0000020090
749*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_HT_RAMALLOC_4	    0x0000020098
750*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_HT_RAMALLOC_5	    0x00000200A0
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_0      0x00000200B0
753*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_1      0x00000200B8
754*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_2      0x00000200C0
755*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_3      0x00000200C8
756*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_4      0x00000200D0
757*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_5      0x00000200D8
758*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_6      0x00000200E0
759*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK_7      0x00000200E8
760*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_SPI_WATERMARK(idx)   (R_BCM1480_HSP_RX_SPI_WATERMARK_0 + 8*(idx))
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_VIS_CMDQ_0	      0x00000200F0
763*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_VIS_CMDQ_1	      0x00000200F8
764*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_VIS_CMDQ_2	      0x0000020100
765*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_RAM_READCTL	      0x0000020108
766*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_RAM_READWINDOW	      0x0000020110
767*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_RF_READCTL	      0x0000020118
768*4882a593Smuzhiyun #define R_BCM1480_HSP_RX_RF_READWINDOW	      0x0000020120
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_SPI4_CFG_0	      0x0000040000
771*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_SPI4_CFG_1	      0x0000040008
772*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_SPI4_TRAINING_FMT    0x0000040010
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_0	      0x0000040020
775*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_1	      0x0000040028
776*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_2	      0x0000040030
777*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_3	      0x0000040038
778*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_4	      0x0000040040
779*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_5	      0x0000040048
780*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_6	      0x0000040050
781*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC_7	      0x0000040058
782*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RAMALLOC(idx)    (R_BCM1480_HSP_TX_PKT_RAMALLOC_0 + 8*(idx))
783*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_NPC_RAMALLOC	      0x0000040078
784*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_RSP_RAMALLOC	      0x0000040080
785*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PC_RAMALLOC	      0x0000040088
786*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_HTCC_RAMALLOC_0      0x0000040090
787*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_HTCC_RAMALLOC_1      0x0000040098
788*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_HTCC_RAMALLOC_2      0x00000400A0
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RXPHITCNT_0      0x00000400B0
791*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RXPHITCNT_1      0x00000400B8
792*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RXPHITCNT_2      0x00000400C0
793*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RXPHITCNT_3      0x00000400C8
794*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_RXPHITCNT(idx)   (R_BCM1480_HSP_TX_PKT_RXPHITCNT_0 + 8*(idx))
795*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_HTIO_RXPHITCNT	      0x00000400D0
796*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_HTCC_RXPHITCNT	      0x00000400D8
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_TXPHITCNT_0      0x00000400E0
799*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_TXPHITCNT_1      0x00000400E8
800*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_TXPHITCNT_2      0x00000400F0
801*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_TXPHITCNT_3      0x00000400F8
802*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PKT_TXPHITCNT(idx)   (R_BCM1480_HSP_TX_PKT_TXPHITCNT_0 + 8*(idx))
803*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_HTIO_TXPHITCNT	      0x0000040100
804*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_HTCC_TXPHITCNT	      0x0000040108
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_SPI4_CALENDAR_0      0x0000040200
807*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_SPI4_CALENDAR_1      0x0000040208
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_PLL_CNFG	      0x0000040800
810*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_CALIBRATION	      0x0000040808
811*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_TEST		      0x0000040810
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_VIS_CMDQ_0	      0x0000040840
814*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_VIS_CMDQ_1	      0x0000040848
815*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_VIS_CMDQ_2	      0x0000040850
816*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_RAM_READCTL	      0x0000040860
817*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_RAM_READWINDOW	      0x0000040868
818*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_RF_READCTL	      0x0000040870
819*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_RF_READWINDOW	      0x0000040878
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_SPI4_PORT_INT_STATUS 0x0000040880
822*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_SPI4_PORT_INT_EN     0x0000040888
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_NEXT_ADDR_BASE 0x000040400
825*4882a593Smuzhiyun #define R_BCM1480_HSP_TX_NEXT_ADDR_REGISTER(x)	(R_BCM1480_HSP_TX_NEXT_ADDR_BASE+ 8*(x))
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun /*  *********************************************************************
830*4882a593Smuzhiyun     *  Physical Address Map (Table 10 and Figure 7)
831*4882a593Smuzhiyun     ********************************************************************* */
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun #define A_BCM1480_PHYS_MEMORY_0			_SB_MAKE64(0x0000000000)
834*4882a593Smuzhiyun #define A_BCM1480_PHYS_MEMORY_SIZE		_SB_MAKE64((256*1024*1024))
835*4882a593Smuzhiyun #define A_BCM1480_PHYS_SYSTEM_CTL		_SB_MAKE64(0x0010000000)
836*4882a593Smuzhiyun #define A_BCM1480_PHYS_IO_SYSTEM		_SB_MAKE64(0x0010060000)
837*4882a593Smuzhiyun #define A_BCM1480_PHYS_GENBUS			_SB_MAKE64(0x0010090000)
838*4882a593Smuzhiyun #define A_BCM1480_PHYS_GENBUS_END		_SB_MAKE64(0x0028000000)
839*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_MISC_MATCH_BYTES	_SB_MAKE64(0x0028000000)
840*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_IACK_MATCH_BYTES	_SB_MAKE64(0x0029000000)
841*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_IO_MATCH_BYTES	_SB_MAKE64(0x002C000000)
842*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_CFG_MATCH_BYTES	_SB_MAKE64(0x002E000000)
843*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_OMAP_MATCH_BYTES	_SB_MAKE64(0x002F000000)
844*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_MEM_MATCH_BYTES	_SB_MAKE64(0x0030000000)
845*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_MEM_MATCH_BYTES	_SB_MAKE64(0x0040000000)
846*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_MEM_MATCH_BITS	_SB_MAKE64(0x0060000000)
847*4882a593Smuzhiyun #define A_BCM1480_PHYS_MEMORY_1			_SB_MAKE64(0x0080000000)
848*4882a593Smuzhiyun #define A_BCM1480_PHYS_MEMORY_2			_SB_MAKE64(0x0090000000)
849*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_MISC_MATCH_BITS	_SB_MAKE64(0x00A8000000)
850*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_IACK_MATCH_BITS	_SB_MAKE64(0x00A9000000)
851*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_IO_MATCH_BITS	_SB_MAKE64(0x00AC000000)
852*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_CFG_MATCH_BITS	_SB_MAKE64(0x00AE000000)
853*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_OMAP_MATCH_BITS	_SB_MAKE64(0x00AF000000)
854*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_MEM_MATCH_BITS	_SB_MAKE64(0x00B0000000)
855*4882a593Smuzhiyun #define A_BCM1480_PHYS_MEMORY_3			_SB_MAKE64(0x00C0000000)
856*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2_CACHE_TEST		_SB_MAKE64(0x00D0000000)
857*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_SPECIAL_MATCH_BYTES	_SB_MAKE64(0x00D8000000)
858*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_IO_MATCH_BYTES	_SB_MAKE64(0x00DC000000)
859*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_CFG_MATCH_BYTES	_SB_MAKE64(0x00DE000000)
860*4882a593Smuzhiyun #define A_BCM1480_PHYS_HS_SUBSYS		_SB_MAKE64(0x00DF000000)
861*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_SPECIAL_MATCH_BITS	_SB_MAKE64(0x00F8000000)
862*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_IO_MATCH_BITS		_SB_MAKE64(0x00FC000000)
863*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_CFG_MATCH_BITS	_SB_MAKE64(0x00FE000000)
864*4882a593Smuzhiyun #define A_BCM1480_PHYS_MEMORY_EXP		_SB_MAKE64(0x0100000000)
865*4882a593Smuzhiyun #define A_BCM1480_PHYS_MEMORY_EXP_SIZE		_SB_MAKE64((508*1024*1024*1024))
866*4882a593Smuzhiyun #define A_BCM1480_PHYS_PCI_UPPER		_SB_MAKE64(0x1000000000)
867*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_UPPER_MATCH_BYTES	_SB_MAKE64(0x2000000000)
868*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_UPPER_MATCH_BITS	_SB_MAKE64(0x3000000000)
869*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_NODE_ALIAS		_SB_MAKE64(0x4000000000)
870*4882a593Smuzhiyun #define A_BCM1480_PHYS_HT_FULLACCESS		_SB_MAKE64(0xF000000000)
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun /*  *********************************************************************
874*4882a593Smuzhiyun     *  L2 Cache as RAM (Table 54)
875*4882a593Smuzhiyun     ********************************************************************* */
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY_SIZE		_SB_MAKE64(0x0000020000)
878*4882a593Smuzhiyun #define BCM1480_PHYS_L2CACHE_NUM_WAYS		8
879*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_TOTAL_SIZE	_SB_MAKE64(0x0000100000)
880*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY0		_SB_MAKE64(0x00D0300000)
881*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY1		_SB_MAKE64(0x00D0320000)
882*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY2		_SB_MAKE64(0x00D0340000)
883*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY3		_SB_MAKE64(0x00D0360000)
884*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY4		_SB_MAKE64(0x00D0380000)
885*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY5		_SB_MAKE64(0x00D03A0000)
886*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY6		_SB_MAKE64(0x00D03C0000)
887*4882a593Smuzhiyun #define A_BCM1480_PHYS_L2CACHE_WAY7		_SB_MAKE64(0x00D03E0000)
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun #endif /* _BCM1480_REGS_H */
890