1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* ********************************************************************* 3*4882a593Smuzhiyun * BCM1280/BCM1480 Board Support Package 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Memory Controller constants File: bcm1480_mc.h 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This module contains constants and macros useful for 8*4882a593Smuzhiyun * programming the memory controller. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * BCM1400 specification level: 1280-UM100-D1 (11/14/03 Review Copy) 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun ********************************************************************* 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * Copyright 2000,2001,2002,2003 15*4882a593Smuzhiyun * Broadcom Corporation. All rights reserved. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun ********************************************************************* */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #ifndef _BCM1480_MC_H 21*4882a593Smuzhiyun #define _BCM1480_MC_H 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #include <asm/sibyte/sb1250_defs.h> 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* 26*4882a593Smuzhiyun * Memory Channel Configuration Register (Table 81) 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define S_BCM1480_MC_INTLV0 0 30*4882a593Smuzhiyun #define M_BCM1480_MC_INTLV0 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV0) 31*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV0) 32*4882a593Smuzhiyun #define G_BCM1480_MC_INTLV0(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV0, M_BCM1480_MC_INTLV0) 33*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV0_DEFAULT V_BCM1480_MC_INTLV0(0) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define S_BCM1480_MC_INTLV1 8 36*4882a593Smuzhiyun #define M_BCM1480_MC_INTLV1 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV1) 37*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV1) 38*4882a593Smuzhiyun #define G_BCM1480_MC_INTLV1(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV1, M_BCM1480_MC_INTLV1) 39*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV1_DEFAULT V_BCM1480_MC_INTLV1(0) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define S_BCM1480_MC_INTLV2 16 42*4882a593Smuzhiyun #define M_BCM1480_MC_INTLV2 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV2) 43*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV2) 44*4882a593Smuzhiyun #define G_BCM1480_MC_INTLV2(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV2, M_BCM1480_MC_INTLV2) 45*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV2_DEFAULT V_BCM1480_MC_INTLV2(0) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define S_BCM1480_MC_CS_MODE 32 48*4882a593Smuzhiyun #define M_BCM1480_MC_CS_MODE _SB_MAKEMASK(8, S_BCM1480_MC_CS_MODE) 49*4882a593Smuzhiyun #define V_BCM1480_MC_CS_MODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS_MODE) 50*4882a593Smuzhiyun #define G_BCM1480_MC_CS_MODE(x) _SB_GETVALUE(x, S_BCM1480_MC_CS_MODE, M_BCM1480_MC_CS_MODE) 51*4882a593Smuzhiyun #define V_BCM1480_MC_CS_MODE_DEFAULT V_BCM1480_MC_CS_MODE(0) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define V_BCM1480_MC_CONFIG_DEFAULT (V_BCM1480_MC_INTLV0_DEFAULT | \ 54*4882a593Smuzhiyun V_BCM1480_MC_INTLV1_DEFAULT | \ 55*4882a593Smuzhiyun V_BCM1480_MC_INTLV2_DEFAULT | \ 56*4882a593Smuzhiyun V_BCM1480_MC_CS_MODE_DEFAULT) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define K_BCM1480_MC_CS01_MODE 0x03 59*4882a593Smuzhiyun #define K_BCM1480_MC_CS02_MODE 0x05 60*4882a593Smuzhiyun #define K_BCM1480_MC_CS0123_MODE 0x0F 61*4882a593Smuzhiyun #define K_BCM1480_MC_CS0246_MODE 0x55 62*4882a593Smuzhiyun #define K_BCM1480_MC_CS0145_MODE 0x33 63*4882a593Smuzhiyun #define K_BCM1480_MC_CS0167_MODE 0xC3 64*4882a593Smuzhiyun #define K_BCM1480_MC_CSFULL_MODE 0xFF 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* 67*4882a593Smuzhiyun * Chip Select Start Address Register (Table 82) 68*4882a593Smuzhiyun */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define S_BCM1480_MC_CS0_START 0 71*4882a593Smuzhiyun #define M_BCM1480_MC_CS0_START _SB_MAKEMASK(12, S_BCM1480_MC_CS0_START) 72*4882a593Smuzhiyun #define V_BCM1480_MC_CS0_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS0_START) 73*4882a593Smuzhiyun #define G_BCM1480_MC_CS0_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS0_START, M_BCM1480_MC_CS0_START) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define S_BCM1480_MC_CS1_START 16 76*4882a593Smuzhiyun #define M_BCM1480_MC_CS1_START _SB_MAKEMASK(12, S_BCM1480_MC_CS1_START) 77*4882a593Smuzhiyun #define V_BCM1480_MC_CS1_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS1_START) 78*4882a593Smuzhiyun #define G_BCM1480_MC_CS1_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS1_START, M_BCM1480_MC_CS1_START) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define S_BCM1480_MC_CS2_START 32 81*4882a593Smuzhiyun #define M_BCM1480_MC_CS2_START _SB_MAKEMASK(12, S_BCM1480_MC_CS2_START) 82*4882a593Smuzhiyun #define V_BCM1480_MC_CS2_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS2_START) 83*4882a593Smuzhiyun #define G_BCM1480_MC_CS2_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS2_START, M_BCM1480_MC_CS2_START) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define S_BCM1480_MC_CS3_START 48 86*4882a593Smuzhiyun #define M_BCM1480_MC_CS3_START _SB_MAKEMASK(12, S_BCM1480_MC_CS3_START) 87*4882a593Smuzhiyun #define V_BCM1480_MC_CS3_START(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS3_START) 88*4882a593Smuzhiyun #define G_BCM1480_MC_CS3_START(x) _SB_GETVALUE(x, S_BCM1480_MC_CS3_START, M_BCM1480_MC_CS3_START) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* 91*4882a593Smuzhiyun * Chip Select End Address Register (Table 83) 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define S_BCM1480_MC_CS0_END 0 95*4882a593Smuzhiyun #define M_BCM1480_MC_CS0_END _SB_MAKEMASK(12, S_BCM1480_MC_CS0_END) 96*4882a593Smuzhiyun #define V_BCM1480_MC_CS0_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS0_END) 97*4882a593Smuzhiyun #define G_BCM1480_MC_CS0_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS0_END, M_BCM1480_MC_CS0_END) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define S_BCM1480_MC_CS1_END 16 100*4882a593Smuzhiyun #define M_BCM1480_MC_CS1_END _SB_MAKEMASK(12, S_BCM1480_MC_CS1_END) 101*4882a593Smuzhiyun #define V_BCM1480_MC_CS1_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS1_END) 102*4882a593Smuzhiyun #define G_BCM1480_MC_CS1_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS1_END, M_BCM1480_MC_CS1_END) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define S_BCM1480_MC_CS2_END 32 105*4882a593Smuzhiyun #define M_BCM1480_MC_CS2_END _SB_MAKEMASK(12, S_BCM1480_MC_CS2_END) 106*4882a593Smuzhiyun #define V_BCM1480_MC_CS2_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS2_END) 107*4882a593Smuzhiyun #define G_BCM1480_MC_CS2_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS2_END, M_BCM1480_MC_CS2_END) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define S_BCM1480_MC_CS3_END 48 110*4882a593Smuzhiyun #define M_BCM1480_MC_CS3_END _SB_MAKEMASK(12, S_BCM1480_MC_CS3_END) 111*4882a593Smuzhiyun #define V_BCM1480_MC_CS3_END(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS3_END) 112*4882a593Smuzhiyun #define G_BCM1480_MC_CS3_END(x) _SB_GETVALUE(x, S_BCM1480_MC_CS3_END, M_BCM1480_MC_CS3_END) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* 115*4882a593Smuzhiyun * Row Address Bit Select Register 0 (Table 84) 116*4882a593Smuzhiyun */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define S_BCM1480_MC_ROW00 0 119*4882a593Smuzhiyun #define M_BCM1480_MC_ROW00 _SB_MAKEMASK(6, S_BCM1480_MC_ROW00) 120*4882a593Smuzhiyun #define V_BCM1480_MC_ROW00(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW00) 121*4882a593Smuzhiyun #define G_BCM1480_MC_ROW00(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW00, M_BCM1480_MC_ROW00) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define S_BCM1480_MC_ROW01 8 124*4882a593Smuzhiyun #define M_BCM1480_MC_ROW01 _SB_MAKEMASK(6, S_BCM1480_MC_ROW01) 125*4882a593Smuzhiyun #define V_BCM1480_MC_ROW01(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW01) 126*4882a593Smuzhiyun #define G_BCM1480_MC_ROW01(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW01, M_BCM1480_MC_ROW01) 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define S_BCM1480_MC_ROW02 16 129*4882a593Smuzhiyun #define M_BCM1480_MC_ROW02 _SB_MAKEMASK(6, S_BCM1480_MC_ROW02) 130*4882a593Smuzhiyun #define V_BCM1480_MC_ROW02(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW02) 131*4882a593Smuzhiyun #define G_BCM1480_MC_ROW02(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW02, M_BCM1480_MC_ROW02) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define S_BCM1480_MC_ROW03 24 134*4882a593Smuzhiyun #define M_BCM1480_MC_ROW03 _SB_MAKEMASK(6, S_BCM1480_MC_ROW03) 135*4882a593Smuzhiyun #define V_BCM1480_MC_ROW03(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW03) 136*4882a593Smuzhiyun #define G_BCM1480_MC_ROW03(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW03, M_BCM1480_MC_ROW03) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define S_BCM1480_MC_ROW04 32 139*4882a593Smuzhiyun #define M_BCM1480_MC_ROW04 _SB_MAKEMASK(6, S_BCM1480_MC_ROW04) 140*4882a593Smuzhiyun #define V_BCM1480_MC_ROW04(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW04) 141*4882a593Smuzhiyun #define G_BCM1480_MC_ROW04(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW04, M_BCM1480_MC_ROW04) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define S_BCM1480_MC_ROW05 40 144*4882a593Smuzhiyun #define M_BCM1480_MC_ROW05 _SB_MAKEMASK(6, S_BCM1480_MC_ROW05) 145*4882a593Smuzhiyun #define V_BCM1480_MC_ROW05(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW05) 146*4882a593Smuzhiyun #define G_BCM1480_MC_ROW05(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW05, M_BCM1480_MC_ROW05) 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define S_BCM1480_MC_ROW06 48 149*4882a593Smuzhiyun #define M_BCM1480_MC_ROW06 _SB_MAKEMASK(6, S_BCM1480_MC_ROW06) 150*4882a593Smuzhiyun #define V_BCM1480_MC_ROW06(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW06) 151*4882a593Smuzhiyun #define G_BCM1480_MC_ROW06(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW06, M_BCM1480_MC_ROW06) 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define S_BCM1480_MC_ROW07 56 154*4882a593Smuzhiyun #define M_BCM1480_MC_ROW07 _SB_MAKEMASK(6, S_BCM1480_MC_ROW07) 155*4882a593Smuzhiyun #define V_BCM1480_MC_ROW07(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW07) 156*4882a593Smuzhiyun #define G_BCM1480_MC_ROW07(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW07, M_BCM1480_MC_ROW07) 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* 159*4882a593Smuzhiyun * Row Address Bit Select Register 1 (Table 85) 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define S_BCM1480_MC_ROW08 0 163*4882a593Smuzhiyun #define M_BCM1480_MC_ROW08 _SB_MAKEMASK(6, S_BCM1480_MC_ROW08) 164*4882a593Smuzhiyun #define V_BCM1480_MC_ROW08(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW08) 165*4882a593Smuzhiyun #define G_BCM1480_MC_ROW08(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW08, M_BCM1480_MC_ROW08) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define S_BCM1480_MC_ROW09 8 168*4882a593Smuzhiyun #define M_BCM1480_MC_ROW09 _SB_MAKEMASK(6, S_BCM1480_MC_ROW09) 169*4882a593Smuzhiyun #define V_BCM1480_MC_ROW09(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW09) 170*4882a593Smuzhiyun #define G_BCM1480_MC_ROW09(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW09, M_BCM1480_MC_ROW09) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define S_BCM1480_MC_ROW10 16 173*4882a593Smuzhiyun #define M_BCM1480_MC_ROW10 _SB_MAKEMASK(6, S_BCM1480_MC_ROW10) 174*4882a593Smuzhiyun #define V_BCM1480_MC_ROW10(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW10) 175*4882a593Smuzhiyun #define G_BCM1480_MC_ROW10(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW10, M_BCM1480_MC_ROW10) 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define S_BCM1480_MC_ROW11 24 178*4882a593Smuzhiyun #define M_BCM1480_MC_ROW11 _SB_MAKEMASK(6, S_BCM1480_MC_ROW11) 179*4882a593Smuzhiyun #define V_BCM1480_MC_ROW11(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW11) 180*4882a593Smuzhiyun #define G_BCM1480_MC_ROW11(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW11, M_BCM1480_MC_ROW11) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define S_BCM1480_MC_ROW12 32 183*4882a593Smuzhiyun #define M_BCM1480_MC_ROW12 _SB_MAKEMASK(6, S_BCM1480_MC_ROW12) 184*4882a593Smuzhiyun #define V_BCM1480_MC_ROW12(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW12) 185*4882a593Smuzhiyun #define G_BCM1480_MC_ROW12(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW12, M_BCM1480_MC_ROW12) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define S_BCM1480_MC_ROW13 40 188*4882a593Smuzhiyun #define M_BCM1480_MC_ROW13 _SB_MAKEMASK(6, S_BCM1480_MC_ROW13) 189*4882a593Smuzhiyun #define V_BCM1480_MC_ROW13(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW13) 190*4882a593Smuzhiyun #define G_BCM1480_MC_ROW13(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW13, M_BCM1480_MC_ROW13) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define S_BCM1480_MC_ROW14 48 193*4882a593Smuzhiyun #define M_BCM1480_MC_ROW14 _SB_MAKEMASK(6, S_BCM1480_MC_ROW14) 194*4882a593Smuzhiyun #define V_BCM1480_MC_ROW14(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ROW14) 195*4882a593Smuzhiyun #define G_BCM1480_MC_ROW14(x) _SB_GETVALUE(x, S_BCM1480_MC_ROW14, M_BCM1480_MC_ROW14) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define K_BCM1480_MC_ROWX_BIT_SPACING 8 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* 200*4882a593Smuzhiyun * Column Address Bit Select Register 0 (Table 86) 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define S_BCM1480_MC_COL00 0 204*4882a593Smuzhiyun #define M_BCM1480_MC_COL00 _SB_MAKEMASK(6, S_BCM1480_MC_COL00) 205*4882a593Smuzhiyun #define V_BCM1480_MC_COL00(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL00) 206*4882a593Smuzhiyun #define G_BCM1480_MC_COL00(x) _SB_GETVALUE(x, S_BCM1480_MC_COL00, M_BCM1480_MC_COL00) 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define S_BCM1480_MC_COL01 8 209*4882a593Smuzhiyun #define M_BCM1480_MC_COL01 _SB_MAKEMASK(6, S_BCM1480_MC_COL01) 210*4882a593Smuzhiyun #define V_BCM1480_MC_COL01(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL01) 211*4882a593Smuzhiyun #define G_BCM1480_MC_COL01(x) _SB_GETVALUE(x, S_BCM1480_MC_COL01, M_BCM1480_MC_COL01) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define S_BCM1480_MC_COL02 16 214*4882a593Smuzhiyun #define M_BCM1480_MC_COL02 _SB_MAKEMASK(6, S_BCM1480_MC_COL02) 215*4882a593Smuzhiyun #define V_BCM1480_MC_COL02(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL02) 216*4882a593Smuzhiyun #define G_BCM1480_MC_COL02(x) _SB_GETVALUE(x, S_BCM1480_MC_COL02, M_BCM1480_MC_COL02) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define S_BCM1480_MC_COL03 24 219*4882a593Smuzhiyun #define M_BCM1480_MC_COL03 _SB_MAKEMASK(6, S_BCM1480_MC_COL03) 220*4882a593Smuzhiyun #define V_BCM1480_MC_COL03(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL03) 221*4882a593Smuzhiyun #define G_BCM1480_MC_COL03(x) _SB_GETVALUE(x, S_BCM1480_MC_COL03, M_BCM1480_MC_COL03) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define S_BCM1480_MC_COL04 32 224*4882a593Smuzhiyun #define M_BCM1480_MC_COL04 _SB_MAKEMASK(6, S_BCM1480_MC_COL04) 225*4882a593Smuzhiyun #define V_BCM1480_MC_COL04(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL04) 226*4882a593Smuzhiyun #define G_BCM1480_MC_COL04(x) _SB_GETVALUE(x, S_BCM1480_MC_COL04, M_BCM1480_MC_COL04) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define S_BCM1480_MC_COL05 40 229*4882a593Smuzhiyun #define M_BCM1480_MC_COL05 _SB_MAKEMASK(6, S_BCM1480_MC_COL05) 230*4882a593Smuzhiyun #define V_BCM1480_MC_COL05(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL05) 231*4882a593Smuzhiyun #define G_BCM1480_MC_COL05(x) _SB_GETVALUE(x, S_BCM1480_MC_COL05, M_BCM1480_MC_COL05) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define S_BCM1480_MC_COL06 48 234*4882a593Smuzhiyun #define M_BCM1480_MC_COL06 _SB_MAKEMASK(6, S_BCM1480_MC_COL06) 235*4882a593Smuzhiyun #define V_BCM1480_MC_COL06(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL06) 236*4882a593Smuzhiyun #define G_BCM1480_MC_COL06(x) _SB_GETVALUE(x, S_BCM1480_MC_COL06, M_BCM1480_MC_COL06) 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define S_BCM1480_MC_COL07 56 239*4882a593Smuzhiyun #define M_BCM1480_MC_COL07 _SB_MAKEMASK(6, S_BCM1480_MC_COL07) 240*4882a593Smuzhiyun #define V_BCM1480_MC_COL07(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL07) 241*4882a593Smuzhiyun #define G_BCM1480_MC_COL07(x) _SB_GETVALUE(x, S_BCM1480_MC_COL07, M_BCM1480_MC_COL07) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* 244*4882a593Smuzhiyun * Column Address Bit Select Register 1 (Table 87) 245*4882a593Smuzhiyun */ 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define S_BCM1480_MC_COL08 0 248*4882a593Smuzhiyun #define M_BCM1480_MC_COL08 _SB_MAKEMASK(6, S_BCM1480_MC_COL08) 249*4882a593Smuzhiyun #define V_BCM1480_MC_COL08(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL08) 250*4882a593Smuzhiyun #define G_BCM1480_MC_COL08(x) _SB_GETVALUE(x, S_BCM1480_MC_COL08, M_BCM1480_MC_COL08) 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define S_BCM1480_MC_COL09 8 253*4882a593Smuzhiyun #define M_BCM1480_MC_COL09 _SB_MAKEMASK(6, S_BCM1480_MC_COL09) 254*4882a593Smuzhiyun #define V_BCM1480_MC_COL09(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL09) 255*4882a593Smuzhiyun #define G_BCM1480_MC_COL09(x) _SB_GETVALUE(x, S_BCM1480_MC_COL09, M_BCM1480_MC_COL09) 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define S_BCM1480_MC_COL10 16 /* not a valid position, must be prog as 0 */ 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #define S_BCM1480_MC_COL11 24 260*4882a593Smuzhiyun #define M_BCM1480_MC_COL11 _SB_MAKEMASK(6, S_BCM1480_MC_COL11) 261*4882a593Smuzhiyun #define V_BCM1480_MC_COL11(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL11) 262*4882a593Smuzhiyun #define G_BCM1480_MC_COL11(x) _SB_GETVALUE(x, S_BCM1480_MC_COL11, M_BCM1480_MC_COL11) 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun #define S_BCM1480_MC_COL12 32 265*4882a593Smuzhiyun #define M_BCM1480_MC_COL12 _SB_MAKEMASK(6, S_BCM1480_MC_COL12) 266*4882a593Smuzhiyun #define V_BCM1480_MC_COL12(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL12) 267*4882a593Smuzhiyun #define G_BCM1480_MC_COL12(x) _SB_GETVALUE(x, S_BCM1480_MC_COL12, M_BCM1480_MC_COL12) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #define S_BCM1480_MC_COL13 40 270*4882a593Smuzhiyun #define M_BCM1480_MC_COL13 _SB_MAKEMASK(6, S_BCM1480_MC_COL13) 271*4882a593Smuzhiyun #define V_BCM1480_MC_COL13(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL13) 272*4882a593Smuzhiyun #define G_BCM1480_MC_COL13(x) _SB_GETVALUE(x, S_BCM1480_MC_COL13, M_BCM1480_MC_COL13) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define S_BCM1480_MC_COL14 48 275*4882a593Smuzhiyun #define M_BCM1480_MC_COL14 _SB_MAKEMASK(6, S_BCM1480_MC_COL14) 276*4882a593Smuzhiyun #define V_BCM1480_MC_COL14(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COL14) 277*4882a593Smuzhiyun #define G_BCM1480_MC_COL14(x) _SB_GETVALUE(x, S_BCM1480_MC_COL14, M_BCM1480_MC_COL14) 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun #define K_BCM1480_MC_COLX_BIT_SPACING 8 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* 282*4882a593Smuzhiyun * CS0 and CS1 Bank Address Bit Select Register (Table 88) 283*4882a593Smuzhiyun */ 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define S_BCM1480_MC_CS01_BANK0 0 286*4882a593Smuzhiyun #define M_BCM1480_MC_CS01_BANK0 _SB_MAKEMASK(6, S_BCM1480_MC_CS01_BANK0) 287*4882a593Smuzhiyun #define V_BCM1480_MC_CS01_BANK0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS01_BANK0) 288*4882a593Smuzhiyun #define G_BCM1480_MC_CS01_BANK0(x) _SB_GETVALUE(x, S_BCM1480_MC_CS01_BANK0, M_BCM1480_MC_CS01_BANK0) 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #define S_BCM1480_MC_CS01_BANK1 8 291*4882a593Smuzhiyun #define M_BCM1480_MC_CS01_BANK1 _SB_MAKEMASK(6, S_BCM1480_MC_CS01_BANK1) 292*4882a593Smuzhiyun #define V_BCM1480_MC_CS01_BANK1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS01_BANK1) 293*4882a593Smuzhiyun #define G_BCM1480_MC_CS01_BANK1(x) _SB_GETVALUE(x, S_BCM1480_MC_CS01_BANK1, M_BCM1480_MC_CS01_BANK1) 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define S_BCM1480_MC_CS01_BANK2 16 296*4882a593Smuzhiyun #define M_BCM1480_MC_CS01_BANK2 _SB_MAKEMASK(6, S_BCM1480_MC_CS01_BANK2) 297*4882a593Smuzhiyun #define V_BCM1480_MC_CS01_BANK2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS01_BANK2) 298*4882a593Smuzhiyun #define G_BCM1480_MC_CS01_BANK2(x) _SB_GETVALUE(x, S_BCM1480_MC_CS01_BANK2, M_BCM1480_MC_CS01_BANK2) 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* 301*4882a593Smuzhiyun * CS2 and CS3 Bank Address Bit Select Register (Table 89) 302*4882a593Smuzhiyun */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun #define S_BCM1480_MC_CS23_BANK0 0 305*4882a593Smuzhiyun #define M_BCM1480_MC_CS23_BANK0 _SB_MAKEMASK(6, S_BCM1480_MC_CS23_BANK0) 306*4882a593Smuzhiyun #define V_BCM1480_MC_CS23_BANK0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS23_BANK0) 307*4882a593Smuzhiyun #define G_BCM1480_MC_CS23_BANK0(x) _SB_GETVALUE(x, S_BCM1480_MC_CS23_BANK0, M_BCM1480_MC_CS23_BANK0) 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #define S_BCM1480_MC_CS23_BANK1 8 310*4882a593Smuzhiyun #define M_BCM1480_MC_CS23_BANK1 _SB_MAKEMASK(6, S_BCM1480_MC_CS23_BANK1) 311*4882a593Smuzhiyun #define V_BCM1480_MC_CS23_BANK1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS23_BANK1) 312*4882a593Smuzhiyun #define G_BCM1480_MC_CS23_BANK1(x) _SB_GETVALUE(x, S_BCM1480_MC_CS23_BANK1, M_BCM1480_MC_CS23_BANK1) 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define S_BCM1480_MC_CS23_BANK2 16 315*4882a593Smuzhiyun #define M_BCM1480_MC_CS23_BANK2 _SB_MAKEMASK(6, S_BCM1480_MC_CS23_BANK2) 316*4882a593Smuzhiyun #define V_BCM1480_MC_CS23_BANK2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS23_BANK2) 317*4882a593Smuzhiyun #define G_BCM1480_MC_CS23_BANK2(x) _SB_GETVALUE(x, S_BCM1480_MC_CS23_BANK2, M_BCM1480_MC_CS23_BANK2) 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define K_BCM1480_MC_CSXX_BANKX_BIT_SPACING 8 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* 322*4882a593Smuzhiyun * DRAM Command Register (Table 90) 323*4882a593Smuzhiyun */ 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define S_BCM1480_MC_COMMAND 0 326*4882a593Smuzhiyun #define M_BCM1480_MC_COMMAND _SB_MAKEMASK(4, S_BCM1480_MC_COMMAND) 327*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND(x) _SB_MAKEVALUE(x, S_BCM1480_MC_COMMAND) 328*4882a593Smuzhiyun #define G_BCM1480_MC_COMMAND(x) _SB_GETVALUE(x, S_BCM1480_MC_COMMAND, M_BCM1480_MC_COMMAND) 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_EMRS 0 331*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_MRS 1 332*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_PRE 2 333*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_AR 3 334*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_SETRFSH 4 335*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_CLRRFSH 5 336*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_SETPWRDN 6 337*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_CLRPWRDN 7 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 340*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_EMRS2 8 341*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_EMRS3 9 342*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_ENABLE_MCLK 10 343*4882a593Smuzhiyun #define K_BCM1480_MC_COMMAND_DISABLE_MCLK 11 344*4882a593Smuzhiyun #endif 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_EMRS V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_EMRS) 347*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_MRS V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_MRS) 348*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_PRE V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_PRE) 349*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_AR V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_AR) 350*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_SETRFSH V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_SETRFSH) 351*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_CLRRFSH V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_CLRRFSH) 352*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_SETPWRDN V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_SETPWRDN) 353*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_CLRPWRDN V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_CLRPWRDN) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 356*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_EMRS2 V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_EMRS2) 357*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_EMRS3 V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_EMRS3) 358*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_ENABLE_MCLK V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_ENABLE_MCLK) 359*4882a593Smuzhiyun #define V_BCM1480_MC_COMMAND_DISABLE_MCLK V_BCM1480_MC_COMMAND(K_BCM1480_MC_COMMAND_DISABLE_MCLK) 360*4882a593Smuzhiyun #endif 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #define S_BCM1480_MC_CS0 4 363*4882a593Smuzhiyun #define M_BCM1480_MC_CS0 _SB_MAKEMASK1(4) 364*4882a593Smuzhiyun #define M_BCM1480_MC_CS1 _SB_MAKEMASK1(5) 365*4882a593Smuzhiyun #define M_BCM1480_MC_CS2 _SB_MAKEMASK1(6) 366*4882a593Smuzhiyun #define M_BCM1480_MC_CS3 _SB_MAKEMASK1(7) 367*4882a593Smuzhiyun #define M_BCM1480_MC_CS4 _SB_MAKEMASK1(8) 368*4882a593Smuzhiyun #define M_BCM1480_MC_CS5 _SB_MAKEMASK1(9) 369*4882a593Smuzhiyun #define M_BCM1480_MC_CS6 _SB_MAKEMASK1(10) 370*4882a593Smuzhiyun #define M_BCM1480_MC_CS7 _SB_MAKEMASK1(11) 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun #define M_BCM1480_MC_CS _SB_MAKEMASK(8, S_BCM1480_MC_CS0) 373*4882a593Smuzhiyun #define V_BCM1480_MC_CS(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CS0) 374*4882a593Smuzhiyun #define G_BCM1480_MC_CS(x) _SB_GETVALUE(x, S_BCM1480_MC_CS0, M_BCM1480_MC_CS0) 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define M_BCM1480_MC_CMD_ACTIVE _SB_MAKEMASK1(16) 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /* 379*4882a593Smuzhiyun * DRAM Mode Register (Table 91) 380*4882a593Smuzhiyun */ 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun #define S_BCM1480_MC_EMODE 0 383*4882a593Smuzhiyun #define M_BCM1480_MC_EMODE _SB_MAKEMASK(15, S_BCM1480_MC_EMODE) 384*4882a593Smuzhiyun #define V_BCM1480_MC_EMODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_EMODE) 385*4882a593Smuzhiyun #define G_BCM1480_MC_EMODE(x) _SB_GETVALUE(x, S_BCM1480_MC_EMODE, M_BCM1480_MC_EMODE) 386*4882a593Smuzhiyun #define V_BCM1480_MC_EMODE_DEFAULT V_BCM1480_MC_EMODE(0) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #define S_BCM1480_MC_MODE 16 389*4882a593Smuzhiyun #define M_BCM1480_MC_MODE _SB_MAKEMASK(15, S_BCM1480_MC_MODE) 390*4882a593Smuzhiyun #define V_BCM1480_MC_MODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_MODE) 391*4882a593Smuzhiyun #define G_BCM1480_MC_MODE(x) _SB_GETVALUE(x, S_BCM1480_MC_MODE, M_BCM1480_MC_MODE) 392*4882a593Smuzhiyun #define V_BCM1480_MC_MODE_DEFAULT V_BCM1480_MC_MODE(0) 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define S_BCM1480_MC_DRAM_TYPE 32 395*4882a593Smuzhiyun #define M_BCM1480_MC_DRAM_TYPE _SB_MAKEMASK(4, S_BCM1480_MC_DRAM_TYPE) 396*4882a593Smuzhiyun #define V_BCM1480_MC_DRAM_TYPE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DRAM_TYPE) 397*4882a593Smuzhiyun #define G_BCM1480_MC_DRAM_TYPE(x) _SB_GETVALUE(x, S_BCM1480_MC_DRAM_TYPE, M_BCM1480_MC_DRAM_TYPE) 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun #define K_BCM1480_MC_DRAM_TYPE_JEDEC 0 400*4882a593Smuzhiyun #define K_BCM1480_MC_DRAM_TYPE_FCRAM 1 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 403*4882a593Smuzhiyun #define K_BCM1480_MC_DRAM_TYPE_DDR2 2 404*4882a593Smuzhiyun #endif 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define K_BCM1480_MC_DRAM_TYPE_DDR2_PASS1 0 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define V_BCM1480_MC_DRAM_TYPE_JEDEC V_BCM1480_MC_DRAM_TYPE(K_BCM1480_MC_DRAM_TYPE_JEDEC) 409*4882a593Smuzhiyun #define V_BCM1480_MC_DRAM_TYPE_FCRAM V_BCM1480_MC_DRAM_TYPE(K_BCM1480_MC_DRAM_TYPE_FCRAM) 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 412*4882a593Smuzhiyun #define V_BCM1480_MC_DRAM_TYPE_DDR2 V_BCM1480_MC_DRAM_TYPE(K_BCM1480_MC_DRAM_TYPE_DDR2) 413*4882a593Smuzhiyun #endif 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define M_BCM1480_MC_GANGED _SB_MAKEMASK1(36) 416*4882a593Smuzhiyun #define M_BCM1480_MC_BY9_INTF _SB_MAKEMASK1(37) 417*4882a593Smuzhiyun #define M_BCM1480_MC_FORCE_ECC64 _SB_MAKEMASK1(38) 418*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_DISABLE _SB_MAKEMASK1(39) 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #define S_BCM1480_MC_PG_POLICY 40 421*4882a593Smuzhiyun #define M_BCM1480_MC_PG_POLICY _SB_MAKEMASK(2, S_BCM1480_MC_PG_POLICY) 422*4882a593Smuzhiyun #define V_BCM1480_MC_PG_POLICY(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PG_POLICY) 423*4882a593Smuzhiyun #define G_BCM1480_MC_PG_POLICY(x) _SB_GETVALUE(x, S_BCM1480_MC_PG_POLICY, M_BCM1480_MC_PG_POLICY) 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define K_BCM1480_MC_PG_POLICY_CLOSED 0 426*4882a593Smuzhiyun #define K_BCM1480_MC_PG_POLICY_CAS_TIME_CHK 1 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun #define V_BCM1480_MC_PG_POLICY_CLOSED V_BCM1480_MC_PG_POLICY(K_BCM1480_MC_PG_POLICY_CLOSED) 429*4882a593Smuzhiyun #define V_BCM1480_MC_PG_POLICY_CAS_TIME_CHK V_BCM1480_MC_PG_POLICY(K_BCM1480_MC_PG_POLICY_CAS_TIME_CHK) 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 432*4882a593Smuzhiyun #define M_BCM1480_MC_2T_CMD _SB_MAKEMASK1(42) 433*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_COR_DIS _SB_MAKEMASK1(43) 434*4882a593Smuzhiyun #endif 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define V_BCM1480_MC_DRAMMODE_DEFAULT V_BCM1480_MC_EMODE_DEFAULT | V_BCM1480_MC_MODE_DEFAULT | V_BCM1480_MC_DRAM_TYPE_JEDEC | \ 437*4882a593Smuzhiyun V_BCM1480_MC_PG_POLICY(K_BCM1480_MC_PG_POLICY_CAS_TIME_CHK) 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun /* 440*4882a593Smuzhiyun * Memory Clock Configuration Register (Table 92) 441*4882a593Smuzhiyun */ 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #define S_BCM1480_MC_CLK_RATIO 0 444*4882a593Smuzhiyun #define M_BCM1480_MC_CLK_RATIO _SB_MAKEMASK(6, S_BCM1480_MC_CLK_RATIO) 445*4882a593Smuzhiyun #define V_BCM1480_MC_CLK_RATIO(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CLK_RATIO) 446*4882a593Smuzhiyun #define G_BCM1480_MC_CLK_RATIO(x) _SB_GETVALUE(x, S_BCM1480_MC_CLK_RATIO, M_BCM1480_MC_CLK_RATIO) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define V_BCM1480_MC_CLK_RATIO_DEFAULT V_BCM1480_MC_CLK_RATIO(10) 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define S_BCM1480_MC_REF_RATE 8 451*4882a593Smuzhiyun #define M_BCM1480_MC_REF_RATE _SB_MAKEMASK(8, S_BCM1480_MC_REF_RATE) 452*4882a593Smuzhiyun #define V_BCM1480_MC_REF_RATE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_REF_RATE) 453*4882a593Smuzhiyun #define G_BCM1480_MC_REF_RATE(x) _SB_GETVALUE(x, S_BCM1480_MC_REF_RATE, M_BCM1480_MC_REF_RATE) 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define K_BCM1480_MC_REF_RATE_100MHz 0x31 456*4882a593Smuzhiyun #define K_BCM1480_MC_REF_RATE_200MHz 0x62 457*4882a593Smuzhiyun #define K_BCM1480_MC_REF_RATE_400MHz 0xC4 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun #define V_BCM1480_MC_REF_RATE_100MHz V_BCM1480_MC_REF_RATE(K_BCM1480_MC_REF_RATE_100MHz) 460*4882a593Smuzhiyun #define V_BCM1480_MC_REF_RATE_200MHz V_BCM1480_MC_REF_RATE(K_BCM1480_MC_REF_RATE_200MHz) 461*4882a593Smuzhiyun #define V_BCM1480_MC_REF_RATE_400MHz V_BCM1480_MC_REF_RATE(K_BCM1480_MC_REF_RATE_400MHz) 462*4882a593Smuzhiyun #define V_BCM1480_MC_REF_RATE_DEFAULT V_BCM1480_MC_REF_RATE_400MHz 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 465*4882a593Smuzhiyun #define M_BCM1480_MC_AUTO_REF_DIS _SB_MAKEMASK1(16) 466*4882a593Smuzhiyun #endif 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun /* 469*4882a593Smuzhiyun * ODT Register (Table 99) 470*4882a593Smuzhiyun */ 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 473*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT0_CS0 _SB_MAKEMASK1(0) 474*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT0_CS2 _SB_MAKEMASK1(1) 475*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT0_CS4 _SB_MAKEMASK1(2) 476*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT0_CS6 _SB_MAKEMASK1(3) 477*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT0_CS0 _SB_MAKEMASK1(4) 478*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT0_CS2 _SB_MAKEMASK1(5) 479*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT0_CS4 _SB_MAKEMASK1(6) 480*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT0_CS6 _SB_MAKEMASK1(7) 481*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT2_CS0 _SB_MAKEMASK1(8) 482*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT2_CS2 _SB_MAKEMASK1(9) 483*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT2_CS4 _SB_MAKEMASK1(10) 484*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT2_CS6 _SB_MAKEMASK1(11) 485*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT2_CS0 _SB_MAKEMASK1(12) 486*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT2_CS2 _SB_MAKEMASK1(13) 487*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT2_CS4 _SB_MAKEMASK1(14) 488*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT2_CS6 _SB_MAKEMASK1(15) 489*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT4_CS0 _SB_MAKEMASK1(16) 490*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT4_CS2 _SB_MAKEMASK1(17) 491*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT4_CS4 _SB_MAKEMASK1(18) 492*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT4_CS6 _SB_MAKEMASK1(19) 493*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT4_CS0 _SB_MAKEMASK1(20) 494*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT4_CS2 _SB_MAKEMASK1(21) 495*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT4_CS4 _SB_MAKEMASK1(22) 496*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT4_CS6 _SB_MAKEMASK1(23) 497*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT6_CS0 _SB_MAKEMASK1(24) 498*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT6_CS2 _SB_MAKEMASK1(25) 499*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT6_CS4 _SB_MAKEMASK1(26) 500*4882a593Smuzhiyun #define M_BCM1480_MC_RD_ODT6_CS6 _SB_MAKEMASK1(27) 501*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT6_CS0 _SB_MAKEMASK1(28) 502*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT6_CS2 _SB_MAKEMASK1(29) 503*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT6_CS4 _SB_MAKEMASK1(30) 504*4882a593Smuzhiyun #define M_BCM1480_MC_WR_ODT6_CS6 _SB_MAKEMASK1(31) 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun #define M_BCM1480_MC_CS_ODD_ODT_EN _SB_MAKEMASK1(32) 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun #define S_BCM1480_MC_ODT0 0 509*4882a593Smuzhiyun #define M_BCM1480_MC_ODT0 _SB_MAKEMASK(8, S_BCM1480_MC_ODT0) 510*4882a593Smuzhiyun #define V_BCM1480_MC_ODT0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT0) 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun #define S_BCM1480_MC_ODT2 8 513*4882a593Smuzhiyun #define M_BCM1480_MC_ODT2 _SB_MAKEMASK(8, S_BCM1480_MC_ODT2) 514*4882a593Smuzhiyun #define V_BCM1480_MC_ODT2(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT2) 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define S_BCM1480_MC_ODT4 16 517*4882a593Smuzhiyun #define M_BCM1480_MC_ODT4 _SB_MAKEMASK(8, S_BCM1480_MC_ODT4) 518*4882a593Smuzhiyun #define V_BCM1480_MC_ODT4(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT4) 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun #define S_BCM1480_MC_ODT6 24 521*4882a593Smuzhiyun #define M_BCM1480_MC_ODT6 _SB_MAKEMASK(8, S_BCM1480_MC_ODT6) 522*4882a593Smuzhiyun #define V_BCM1480_MC_ODT6(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ODT6) 523*4882a593Smuzhiyun #endif 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun /* 526*4882a593Smuzhiyun * Memory DLL Configuration Register (Table 93) 527*4882a593Smuzhiyun */ 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun #define S_BCM1480_MC_ADDR_COARSE_ADJ 0 530*4882a593Smuzhiyun #define M_BCM1480_MC_ADDR_COARSE_ADJ _SB_MAKEMASK(6, S_BCM1480_MC_ADDR_COARSE_ADJ) 531*4882a593Smuzhiyun #define V_BCM1480_MC_ADDR_COARSE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ADDR_COARSE_ADJ) 532*4882a593Smuzhiyun #define G_BCM1480_MC_ADDR_COARSE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_ADDR_COARSE_ADJ, M_BCM1480_MC_ADDR_COARSE_ADJ) 533*4882a593Smuzhiyun #define V_BCM1480_MC_ADDR_COARSE_ADJ_DEFAULT V_BCM1480_MC_ADDR_COARSE_ADJ(0x0) 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 536*4882a593Smuzhiyun #define S_BCM1480_MC_ADDR_FREQ_RANGE 8 537*4882a593Smuzhiyun #define M_BCM1480_MC_ADDR_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_ADDR_FREQ_RANGE) 538*4882a593Smuzhiyun #define V_BCM1480_MC_ADDR_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ADDR_FREQ_RANGE) 539*4882a593Smuzhiyun #define G_BCM1480_MC_ADDR_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_ADDR_FREQ_RANGE, M_BCM1480_MC_ADDR_FREQ_RANGE) 540*4882a593Smuzhiyun #define V_BCM1480_MC_ADDR_FREQ_RANGE_DEFAULT V_BCM1480_MC_ADDR_FREQ_RANGE(0x4) 541*4882a593Smuzhiyun #endif 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define S_BCM1480_MC_ADDR_FINE_ADJ 8 544*4882a593Smuzhiyun #define M_BCM1480_MC_ADDR_FINE_ADJ _SB_MAKEMASK(4, S_BCM1480_MC_ADDR_FINE_ADJ) 545*4882a593Smuzhiyun #define V_BCM1480_MC_ADDR_FINE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ADDR_FINE_ADJ) 546*4882a593Smuzhiyun #define G_BCM1480_MC_ADDR_FINE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_ADDR_FINE_ADJ, M_BCM1480_MC_ADDR_FINE_ADJ) 547*4882a593Smuzhiyun #define V_BCM1480_MC_ADDR_FINE_ADJ_DEFAULT V_BCM1480_MC_ADDR_FINE_ADJ(0x8) 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun #define S_BCM1480_MC_DQI_COARSE_ADJ 16 550*4882a593Smuzhiyun #define M_BCM1480_MC_DQI_COARSE_ADJ _SB_MAKEMASK(6, S_BCM1480_MC_DQI_COARSE_ADJ) 551*4882a593Smuzhiyun #define V_BCM1480_MC_DQI_COARSE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQI_COARSE_ADJ) 552*4882a593Smuzhiyun #define G_BCM1480_MC_DQI_COARSE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQI_COARSE_ADJ, M_BCM1480_MC_DQI_COARSE_ADJ) 553*4882a593Smuzhiyun #define V_BCM1480_MC_DQI_COARSE_ADJ_DEFAULT V_BCM1480_MC_DQI_COARSE_ADJ(0x0) 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 556*4882a593Smuzhiyun #define S_BCM1480_MC_DQI_FREQ_RANGE 24 557*4882a593Smuzhiyun #define M_BCM1480_MC_DQI_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_DQI_FREQ_RANGE) 558*4882a593Smuzhiyun #define V_BCM1480_MC_DQI_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQI_FREQ_RANGE) 559*4882a593Smuzhiyun #define G_BCM1480_MC_DQI_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_DQI_FREQ_RANGE, M_BCM1480_MC_DQI_FREQ_RANGE) 560*4882a593Smuzhiyun #define V_BCM1480_MC_DQI_FREQ_RANGE_DEFAULT V_BCM1480_MC_DQI_FREQ_RANGE(0x4) 561*4882a593Smuzhiyun #endif 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun #define S_BCM1480_MC_DQI_FINE_ADJ 24 564*4882a593Smuzhiyun #define M_BCM1480_MC_DQI_FINE_ADJ _SB_MAKEMASK(4, S_BCM1480_MC_DQI_FINE_ADJ) 565*4882a593Smuzhiyun #define V_BCM1480_MC_DQI_FINE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQI_FINE_ADJ) 566*4882a593Smuzhiyun #define G_BCM1480_MC_DQI_FINE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQI_FINE_ADJ, M_BCM1480_MC_DQI_FINE_ADJ) 567*4882a593Smuzhiyun #define V_BCM1480_MC_DQI_FINE_ADJ_DEFAULT V_BCM1480_MC_DQI_FINE_ADJ(0x8) 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun #define S_BCM1480_MC_DQO_COARSE_ADJ 32 570*4882a593Smuzhiyun #define M_BCM1480_MC_DQO_COARSE_ADJ _SB_MAKEMASK(6, S_BCM1480_MC_DQO_COARSE_ADJ) 571*4882a593Smuzhiyun #define V_BCM1480_MC_DQO_COARSE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQO_COARSE_ADJ) 572*4882a593Smuzhiyun #define G_BCM1480_MC_DQO_COARSE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQO_COARSE_ADJ, M_BCM1480_MC_DQO_COARSE_ADJ) 573*4882a593Smuzhiyun #define V_BCM1480_MC_DQO_COARSE_ADJ_DEFAULT V_BCM1480_MC_DQO_COARSE_ADJ(0x0) 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 576*4882a593Smuzhiyun #define S_BCM1480_MC_DQO_FREQ_RANGE 40 577*4882a593Smuzhiyun #define M_BCM1480_MC_DQO_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_DQO_FREQ_RANGE) 578*4882a593Smuzhiyun #define V_BCM1480_MC_DQO_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQO_FREQ_RANGE) 579*4882a593Smuzhiyun #define G_BCM1480_MC_DQO_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_DQO_FREQ_RANGE, M_BCM1480_MC_DQO_FREQ_RANGE) 580*4882a593Smuzhiyun #define V_BCM1480_MC_DQO_FREQ_RANGE_DEFAULT V_BCM1480_MC_DQO_FREQ_RANGE(0x4) 581*4882a593Smuzhiyun #endif 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun #define S_BCM1480_MC_DQO_FINE_ADJ 40 584*4882a593Smuzhiyun #define M_BCM1480_MC_DQO_FINE_ADJ _SB_MAKEMASK(4, S_BCM1480_MC_DQO_FINE_ADJ) 585*4882a593Smuzhiyun #define V_BCM1480_MC_DQO_FINE_ADJ(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DQO_FINE_ADJ) 586*4882a593Smuzhiyun #define G_BCM1480_MC_DQO_FINE_ADJ(x) _SB_GETVALUE(x, S_BCM1480_MC_DQO_FINE_ADJ, M_BCM1480_MC_DQO_FINE_ADJ) 587*4882a593Smuzhiyun #define V_BCM1480_MC_DQO_FINE_ADJ_DEFAULT V_BCM1480_MC_DQO_FINE_ADJ(0x8) 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 590*4882a593Smuzhiyun #define S_BCM1480_MC_DLL_PDSEL 44 591*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_PDSEL _SB_MAKEMASK(2, S_BCM1480_MC_DLL_PDSEL) 592*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_PDSEL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_PDSEL) 593*4882a593Smuzhiyun #define G_BCM1480_MC_DLL_PDSEL(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_PDSEL, M_BCM1480_MC_DLL_PDSEL) 594*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_DEFAULT_PDSEL V_BCM1480_MC_DLL_PDSEL(0x0) 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_REGBYPASS _SB_MAKEMASK1(46) 597*4882a593Smuzhiyun #define M_BCM1480_MC_DQO_SHIFT _SB_MAKEMASK1(47) 598*4882a593Smuzhiyun #endif 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun #define S_BCM1480_MC_DLL_DEFAULT 48 601*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_DEFAULT _SB_MAKEMASK(6, S_BCM1480_MC_DLL_DEFAULT) 602*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_DEFAULT(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_DEFAULT) 603*4882a593Smuzhiyun #define G_BCM1480_MC_DLL_DEFAULT(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_DEFAULT, M_BCM1480_MC_DLL_DEFAULT) 604*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_DEFAULT_DEFAULT V_BCM1480_MC_DLL_DEFAULT(0x10) 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 607*4882a593Smuzhiyun #define S_BCM1480_MC_DLL_REGCTRL 54 608*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_REGCTRL _SB_MAKEMASK(2, S_BCM1480_MC_DLL_REGCTRL) 609*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_REGCTRL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_REGCTRL) 610*4882a593Smuzhiyun #define G_BCM1480_MC_DLL_REGCTRL(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_REGCTRL, M_BCM1480_MC_DLL_REGCTRL) 611*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_DEFAULT_REGCTRL V_BCM1480_MC_DLL_REGCTRL(0x0) 612*4882a593Smuzhiyun #endif 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 615*4882a593Smuzhiyun #define S_BCM1480_MC_DLL_FREQ_RANGE 56 616*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_FREQ_RANGE _SB_MAKEMASK(4, S_BCM1480_MC_DLL_FREQ_RANGE) 617*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_FREQ_RANGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_FREQ_RANGE) 618*4882a593Smuzhiyun #define G_BCM1480_MC_DLL_FREQ_RANGE(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_FREQ_RANGE, M_BCM1480_MC_DLL_FREQ_RANGE) 619*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_FREQ_RANGE_DEFAULT V_BCM1480_MC_DLL_FREQ_RANGE(0x4) 620*4882a593Smuzhiyun #endif 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun #define S_BCM1480_MC_DLL_STEP_SIZE 56 623*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_STEP_SIZE _SB_MAKEMASK(4, S_BCM1480_MC_DLL_STEP_SIZE) 624*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_STEP_SIZE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_STEP_SIZE) 625*4882a593Smuzhiyun #define G_BCM1480_MC_DLL_STEP_SIZE(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_STEP_SIZE, M_BCM1480_MC_DLL_STEP_SIZE) 626*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_STEP_SIZE_DEFAULT V_BCM1480_MC_DLL_STEP_SIZE(0x8) 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 629*4882a593Smuzhiyun #define S_BCM1480_MC_DLL_BGCTRL 60 630*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_BGCTRL _SB_MAKEMASK(2, S_BCM1480_MC_DLL_BGCTRL) 631*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_BGCTRL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_DLL_BGCTRL) 632*4882a593Smuzhiyun #define G_BCM1480_MC_DLL_BGCTRL(x) _SB_GETVALUE(x, S_BCM1480_MC_DLL_BGCTRL, M_BCM1480_MC_DLL_BGCTRL) 633*4882a593Smuzhiyun #define V_BCM1480_MC_DLL_DEFAULT_BGCTRL V_BCM1480_MC_DLL_BGCTRL(0x0) 634*4882a593Smuzhiyun #endif 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun #define M_BCM1480_MC_DLL_BYPASS _SB_MAKEMASK1(63) 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun /* 639*4882a593Smuzhiyun * Memory Drive Configuration Register (Table 94) 640*4882a593Smuzhiyun */ 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun #define S_BCM1480_MC_RTT_BYP_PULLDOWN 0 643*4882a593Smuzhiyun #define M_BCM1480_MC_RTT_BYP_PULLDOWN _SB_MAKEMASK(3, S_BCM1480_MC_RTT_BYP_PULLDOWN) 644*4882a593Smuzhiyun #define V_BCM1480_MC_RTT_BYP_PULLDOWN(x) _SB_MAKEVALUE(x, S_BCM1480_MC_RTT_BYP_PULLDOWN) 645*4882a593Smuzhiyun #define G_BCM1480_MC_RTT_BYP_PULLDOWN(x) _SB_GETVALUE(x, S_BCM1480_MC_RTT_BYP_PULLDOWN, M_BCM1480_MC_RTT_BYP_PULLDOWN) 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun #define S_BCM1480_MC_RTT_BYP_PULLUP 6 648*4882a593Smuzhiyun #define M_BCM1480_MC_RTT_BYP_PULLUP _SB_MAKEMASK(3, S_BCM1480_MC_RTT_BYP_PULLUP) 649*4882a593Smuzhiyun #define V_BCM1480_MC_RTT_BYP_PULLUP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_RTT_BYP_PULLUP) 650*4882a593Smuzhiyun #define G_BCM1480_MC_RTT_BYP_PULLUP(x) _SB_GETVALUE(x, S_BCM1480_MC_RTT_BYP_PULLUP, M_BCM1480_MC_RTT_BYP_PULLUP) 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun #define M_BCM1480_MC_RTT_BYPASS _SB_MAKEMASK1(8) 653*4882a593Smuzhiyun #define M_BCM1480_MC_RTT_COMP_MOV_AVG _SB_MAKEMASK1(9) 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun #define S_BCM1480_MC_PVT_BYP_C1_PULLDOWN 10 656*4882a593Smuzhiyun #define M_BCM1480_MC_PVT_BYP_C1_PULLDOWN _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C1_PULLDOWN) 657*4882a593Smuzhiyun #define V_BCM1480_MC_PVT_BYP_C1_PULLDOWN(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLDOWN) 658*4882a593Smuzhiyun #define G_BCM1480_MC_PVT_BYP_C1_PULLDOWN(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLDOWN, M_BCM1480_MC_PVT_BYP_C1_PULLDOWN) 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun #define S_BCM1480_MC_PVT_BYP_C1_PULLUP 15 661*4882a593Smuzhiyun #define M_BCM1480_MC_PVT_BYP_C1_PULLUP _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C1_PULLUP) 662*4882a593Smuzhiyun #define V_BCM1480_MC_PVT_BYP_C1_PULLUP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLUP) 663*4882a593Smuzhiyun #define G_BCM1480_MC_PVT_BYP_C1_PULLUP(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C1_PULLUP, M_BCM1480_MC_PVT_BYP_C1_PULLUP) 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun #define S_BCM1480_MC_PVT_BYP_C2_PULLDOWN 20 666*4882a593Smuzhiyun #define M_BCM1480_MC_PVT_BYP_C2_PULLDOWN _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C2_PULLDOWN) 667*4882a593Smuzhiyun #define V_BCM1480_MC_PVT_BYP_C2_PULLDOWN(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLDOWN) 668*4882a593Smuzhiyun #define G_BCM1480_MC_PVT_BYP_C2_PULLDOWN(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLDOWN, M_BCM1480_MC_PVT_BYP_C2_PULLDOWN) 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun #define S_BCM1480_MC_PVT_BYP_C2_PULLUP 25 671*4882a593Smuzhiyun #define M_BCM1480_MC_PVT_BYP_C2_PULLUP _SB_MAKEMASK(4, S_BCM1480_MC_PVT_BYP_C2_PULLUP) 672*4882a593Smuzhiyun #define V_BCM1480_MC_PVT_BYP_C2_PULLUP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLUP) 673*4882a593Smuzhiyun #define G_BCM1480_MC_PVT_BYP_C2_PULLUP(x) _SB_GETVALUE(x, S_BCM1480_MC_PVT_BYP_C2_PULLUP, M_BCM1480_MC_PVT_BYP_C2_PULLUP) 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun #define M_BCM1480_MC_PVT_BYPASS _SB_MAKEMASK1(30) 676*4882a593Smuzhiyun #define M_BCM1480_MC_PVT_COMP_MOV_AVG _SB_MAKEMASK1(31) 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun #define M_BCM1480_MC_CLK_CLASS _SB_MAKEMASK1(34) 679*4882a593Smuzhiyun #define M_BCM1480_MC_DATA_CLASS _SB_MAKEMASK1(35) 680*4882a593Smuzhiyun #define M_BCM1480_MC_ADDR_CLASS _SB_MAKEMASK1(36) 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun #define M_BCM1480_MC_DQ_ODT_75 _SB_MAKEMASK1(37) 683*4882a593Smuzhiyun #define M_BCM1480_MC_DQ_ODT_150 _SB_MAKEMASK1(38) 684*4882a593Smuzhiyun #define M_BCM1480_MC_DQS_ODT_75 _SB_MAKEMASK1(39) 685*4882a593Smuzhiyun #define M_BCM1480_MC_DQS_ODT_150 _SB_MAKEMASK1(40) 686*4882a593Smuzhiyun #define M_BCM1480_MC_DQS_DIFF _SB_MAKEMASK1(41) 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun /* 689*4882a593Smuzhiyun * ECC Test Data Register (Table 95) 690*4882a593Smuzhiyun */ 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun #define S_BCM1480_MC_DATA_INVERT 0 693*4882a593Smuzhiyun #define M_DATA_ECC_INVERT _SB_MAKEMASK(64, S_BCM1480_MC_ECC_INVERT) 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun /* 696*4882a593Smuzhiyun * ECC Test ECC Register (Table 96) 697*4882a593Smuzhiyun */ 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun #define S_BCM1480_MC_ECC_INVERT 0 700*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_INVERT _SB_MAKEMASK(8, S_BCM1480_MC_ECC_INVERT) 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun /* 703*4882a593Smuzhiyun * SDRAM Timing Register (Table 97) 704*4882a593Smuzhiyun */ 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun #define S_BCM1480_MC_tRCD 0 707*4882a593Smuzhiyun #define M_BCM1480_MC_tRCD _SB_MAKEMASK(4, S_BCM1480_MC_tRCD) 708*4882a593Smuzhiyun #define V_BCM1480_MC_tRCD(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRCD) 709*4882a593Smuzhiyun #define G_BCM1480_MC_tRCD(x) _SB_GETVALUE(x, S_BCM1480_MC_tRCD, M_BCM1480_MC_tRCD) 710*4882a593Smuzhiyun #define K_BCM1480_MC_tRCD_DEFAULT 3 711*4882a593Smuzhiyun #define V_BCM1480_MC_tRCD_DEFAULT V_BCM1480_MC_tRCD(K_BCM1480_MC_tRCD_DEFAULT) 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun #define S_BCM1480_MC_tCL 4 714*4882a593Smuzhiyun #define M_BCM1480_MC_tCL _SB_MAKEMASK(4, S_BCM1480_MC_tCL) 715*4882a593Smuzhiyun #define V_BCM1480_MC_tCL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tCL) 716*4882a593Smuzhiyun #define G_BCM1480_MC_tCL(x) _SB_GETVALUE(x, S_BCM1480_MC_tCL, M_BCM1480_MC_tCL) 717*4882a593Smuzhiyun #define K_BCM1480_MC_tCL_DEFAULT 2 718*4882a593Smuzhiyun #define V_BCM1480_MC_tCL_DEFAULT V_BCM1480_MC_tCL(K_BCM1480_MC_tCL_DEFAULT) 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun #define M_BCM1480_MC_tCrDh _SB_MAKEMASK1(8) 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun #define S_BCM1480_MC_tWR 9 723*4882a593Smuzhiyun #define M_BCM1480_MC_tWR _SB_MAKEMASK(3, S_BCM1480_MC_tWR) 724*4882a593Smuzhiyun #define V_BCM1480_MC_tWR(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tWR) 725*4882a593Smuzhiyun #define G_BCM1480_MC_tWR(x) _SB_GETVALUE(x, S_BCM1480_MC_tWR, M_BCM1480_MC_tWR) 726*4882a593Smuzhiyun #define K_BCM1480_MC_tWR_DEFAULT 2 727*4882a593Smuzhiyun #define V_BCM1480_MC_tWR_DEFAULT V_BCM1480_MC_tWR(K_BCM1480_MC_tWR_DEFAULT) 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun #define S_BCM1480_MC_tCwD 12 730*4882a593Smuzhiyun #define M_BCM1480_MC_tCwD _SB_MAKEMASK(4, S_BCM1480_MC_tCwD) 731*4882a593Smuzhiyun #define V_BCM1480_MC_tCwD(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tCwD) 732*4882a593Smuzhiyun #define G_BCM1480_MC_tCwD(x) _SB_GETVALUE(x, S_BCM1480_MC_tCwD, M_BCM1480_MC_tCwD) 733*4882a593Smuzhiyun #define K_BCM1480_MC_tCwD_DEFAULT 1 734*4882a593Smuzhiyun #define V_BCM1480_MC_tCwD_DEFAULT V_BCM1480_MC_tCwD(K_BCM1480_MC_tCwD_DEFAULT) 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun #define S_BCM1480_MC_tRP 16 737*4882a593Smuzhiyun #define M_BCM1480_MC_tRP _SB_MAKEMASK(4, S_BCM1480_MC_tRP) 738*4882a593Smuzhiyun #define V_BCM1480_MC_tRP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRP) 739*4882a593Smuzhiyun #define G_BCM1480_MC_tRP(x) _SB_GETVALUE(x, S_BCM1480_MC_tRP, M_BCM1480_MC_tRP) 740*4882a593Smuzhiyun #define K_BCM1480_MC_tRP_DEFAULT 4 741*4882a593Smuzhiyun #define V_BCM1480_MC_tRP_DEFAULT V_BCM1480_MC_tRP(K_BCM1480_MC_tRP_DEFAULT) 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun #define S_BCM1480_MC_tRRD 20 744*4882a593Smuzhiyun #define M_BCM1480_MC_tRRD _SB_MAKEMASK(4, S_BCM1480_MC_tRRD) 745*4882a593Smuzhiyun #define V_BCM1480_MC_tRRD(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRRD) 746*4882a593Smuzhiyun #define G_BCM1480_MC_tRRD(x) _SB_GETVALUE(x, S_BCM1480_MC_tRRD, M_BCM1480_MC_tRRD) 747*4882a593Smuzhiyun #define K_BCM1480_MC_tRRD_DEFAULT 2 748*4882a593Smuzhiyun #define V_BCM1480_MC_tRRD_DEFAULT V_BCM1480_MC_tRRD(K_BCM1480_MC_tRRD_DEFAULT) 749*4882a593Smuzhiyun 750*4882a593Smuzhiyun #define S_BCM1480_MC_tRCw 24 751*4882a593Smuzhiyun #define M_BCM1480_MC_tRCw _SB_MAKEMASK(5, S_BCM1480_MC_tRCw) 752*4882a593Smuzhiyun #define V_BCM1480_MC_tRCw(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRCw) 753*4882a593Smuzhiyun #define G_BCM1480_MC_tRCw(x) _SB_GETVALUE(x, S_BCM1480_MC_tRCw, M_BCM1480_MC_tRCw) 754*4882a593Smuzhiyun #define K_BCM1480_MC_tRCw_DEFAULT 10 755*4882a593Smuzhiyun #define V_BCM1480_MC_tRCw_DEFAULT V_BCM1480_MC_tRCw(K_BCM1480_MC_tRCw_DEFAULT) 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun #define S_BCM1480_MC_tRCr 32 758*4882a593Smuzhiyun #define M_BCM1480_MC_tRCr _SB_MAKEMASK(5, S_BCM1480_MC_tRCr) 759*4882a593Smuzhiyun #define V_BCM1480_MC_tRCr(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRCr) 760*4882a593Smuzhiyun #define G_BCM1480_MC_tRCr(x) _SB_GETVALUE(x, S_BCM1480_MC_tRCr, M_BCM1480_MC_tRCr) 761*4882a593Smuzhiyun #define K_BCM1480_MC_tRCr_DEFAULT 9 762*4882a593Smuzhiyun #define V_BCM1480_MC_tRCr_DEFAULT V_BCM1480_MC_tRCr(K_BCM1480_MC_tRCr_DEFAULT) 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 765*4882a593Smuzhiyun #define S_BCM1480_MC_tFAW 40 766*4882a593Smuzhiyun #define M_BCM1480_MC_tFAW _SB_MAKEMASK(6, S_BCM1480_MC_tFAW) 767*4882a593Smuzhiyun #define V_BCM1480_MC_tFAW(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tFAW) 768*4882a593Smuzhiyun #define G_BCM1480_MC_tFAW(x) _SB_GETVALUE(x, S_BCM1480_MC_tFAW, M_BCM1480_MC_tFAW) 769*4882a593Smuzhiyun #define K_BCM1480_MC_tFAW_DEFAULT 0 770*4882a593Smuzhiyun #define V_BCM1480_MC_tFAW_DEFAULT V_BCM1480_MC_tFAW(K_BCM1480_MC_tFAW_DEFAULT) 771*4882a593Smuzhiyun #endif 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun #define S_BCM1480_MC_tRFC 48 774*4882a593Smuzhiyun #define M_BCM1480_MC_tRFC _SB_MAKEMASK(7, S_BCM1480_MC_tRFC) 775*4882a593Smuzhiyun #define V_BCM1480_MC_tRFC(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRFC) 776*4882a593Smuzhiyun #define G_BCM1480_MC_tRFC(x) _SB_GETVALUE(x, S_BCM1480_MC_tRFC, M_BCM1480_MC_tRFC) 777*4882a593Smuzhiyun #define K_BCM1480_MC_tRFC_DEFAULT 12 778*4882a593Smuzhiyun #define V_BCM1480_MC_tRFC_DEFAULT V_BCM1480_MC_tRFC(K_BCM1480_MC_tRFC_DEFAULT) 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun #define S_BCM1480_MC_tFIFO 56 781*4882a593Smuzhiyun #define M_BCM1480_MC_tFIFO _SB_MAKEMASK(2, S_BCM1480_MC_tFIFO) 782*4882a593Smuzhiyun #define V_BCM1480_MC_tFIFO(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tFIFO) 783*4882a593Smuzhiyun #define G_BCM1480_MC_tFIFO(x) _SB_GETVALUE(x, S_BCM1480_MC_tFIFO, M_BCM1480_MC_tFIFO) 784*4882a593Smuzhiyun #define K_BCM1480_MC_tFIFO_DEFAULT 0 785*4882a593Smuzhiyun #define V_BCM1480_MC_tFIFO_DEFAULT V_BCM1480_MC_tFIFO(K_BCM1480_MC_tFIFO_DEFAULT) 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun #define S_BCM1480_MC_tW2R 58 788*4882a593Smuzhiyun #define M_BCM1480_MC_tW2R _SB_MAKEMASK(2, S_BCM1480_MC_tW2R) 789*4882a593Smuzhiyun #define V_BCM1480_MC_tW2R(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tW2R) 790*4882a593Smuzhiyun #define G_BCM1480_MC_tW2R(x) _SB_GETVALUE(x, S_BCM1480_MC_tW2R, M_BCM1480_MC_tW2R) 791*4882a593Smuzhiyun #define K_BCM1480_MC_tW2R_DEFAULT 1 792*4882a593Smuzhiyun #define V_BCM1480_MC_tW2R_DEFAULT V_BCM1480_MC_tW2R(K_BCM1480_MC_tW2R_DEFAULT) 793*4882a593Smuzhiyun 794*4882a593Smuzhiyun #define S_BCM1480_MC_tR2W 60 795*4882a593Smuzhiyun #define M_BCM1480_MC_tR2W _SB_MAKEMASK(2, S_BCM1480_MC_tR2W) 796*4882a593Smuzhiyun #define V_BCM1480_MC_tR2W(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tR2W) 797*4882a593Smuzhiyun #define G_BCM1480_MC_tR2W(x) _SB_GETVALUE(x, S_BCM1480_MC_tR2W, M_BCM1480_MC_tR2W) 798*4882a593Smuzhiyun #define K_BCM1480_MC_tR2W_DEFAULT 0 799*4882a593Smuzhiyun #define V_BCM1480_MC_tR2W_DEFAULT V_BCM1480_MC_tR2W(K_BCM1480_MC_tR2W_DEFAULT) 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun #define M_BCM1480_MC_tR2R _SB_MAKEMASK1(62) 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun #define V_BCM1480_MC_TIMING_DEFAULT (M_BCM1480_MC_tR2R | \ 804*4882a593Smuzhiyun V_BCM1480_MC_tFIFO_DEFAULT | \ 805*4882a593Smuzhiyun V_BCM1480_MC_tR2W_DEFAULT | \ 806*4882a593Smuzhiyun V_BCM1480_MC_tW2R_DEFAULT | \ 807*4882a593Smuzhiyun V_BCM1480_MC_tRFC_DEFAULT | \ 808*4882a593Smuzhiyun V_BCM1480_MC_tRCr_DEFAULT | \ 809*4882a593Smuzhiyun V_BCM1480_MC_tRCw_DEFAULT | \ 810*4882a593Smuzhiyun V_BCM1480_MC_tRRD_DEFAULT | \ 811*4882a593Smuzhiyun V_BCM1480_MC_tRP_DEFAULT | \ 812*4882a593Smuzhiyun V_BCM1480_MC_tCwD_DEFAULT | \ 813*4882a593Smuzhiyun V_BCM1480_MC_tWR_DEFAULT | \ 814*4882a593Smuzhiyun M_BCM1480_MC_tCrDh | \ 815*4882a593Smuzhiyun V_BCM1480_MC_tCL_DEFAULT | \ 816*4882a593Smuzhiyun V_BCM1480_MC_tRCD_DEFAULT) 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun /* 819*4882a593Smuzhiyun * SDRAM Timing Register 2 820*4882a593Smuzhiyun */ 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun #define S_BCM1480_MC_tAL 0 825*4882a593Smuzhiyun #define M_BCM1480_MC_tAL _SB_MAKEMASK(4, S_BCM1480_MC_tAL) 826*4882a593Smuzhiyun #define V_BCM1480_MC_tAL(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tAL) 827*4882a593Smuzhiyun #define G_BCM1480_MC_tAL(x) _SB_GETVALUE(x, S_BCM1480_MC_tAL, M_BCM1480_MC_tAL) 828*4882a593Smuzhiyun #define K_BCM1480_MC_tAL_DEFAULT 0 829*4882a593Smuzhiyun #define V_BCM1480_MC_tAL_DEFAULT V_BCM1480_MC_tAL(K_BCM1480_MC_tAL_DEFAULT) 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun #define S_BCM1480_MC_tRTP 4 832*4882a593Smuzhiyun #define M_BCM1480_MC_tRTP _SB_MAKEMASK(3, S_BCM1480_MC_tRTP) 833*4882a593Smuzhiyun #define V_BCM1480_MC_tRTP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRTP) 834*4882a593Smuzhiyun #define G_BCM1480_MC_tRTP(x) _SB_GETVALUE(x, S_BCM1480_MC_tRTP, M_BCM1480_MC_tRTP) 835*4882a593Smuzhiyun #define K_BCM1480_MC_tRTP_DEFAULT 2 836*4882a593Smuzhiyun #define V_BCM1480_MC_tRTP_DEFAULT V_BCM1480_MC_tRTP(K_BCM1480_MC_tRTP_DEFAULT) 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun #define S_BCM1480_MC_tW2W 8 839*4882a593Smuzhiyun #define M_BCM1480_MC_tW2W _SB_MAKEMASK(2, S_BCM1480_MC_tW2W) 840*4882a593Smuzhiyun #define V_BCM1480_MC_tW2W(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tW2W) 841*4882a593Smuzhiyun #define G_BCM1480_MC_tW2W(x) _SB_GETVALUE(x, S_BCM1480_MC_tW2W, M_BCM1480_MC_tW2W) 842*4882a593Smuzhiyun #define K_BCM1480_MC_tW2W_DEFAULT 0 843*4882a593Smuzhiyun #define V_BCM1480_MC_tW2W_DEFAULT V_BCM1480_MC_tW2W(K_BCM1480_MC_tW2W_DEFAULT) 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun #define S_BCM1480_MC_tRAP 12 846*4882a593Smuzhiyun #define M_BCM1480_MC_tRAP _SB_MAKEMASK(4, S_BCM1480_MC_tRAP) 847*4882a593Smuzhiyun #define V_BCM1480_MC_tRAP(x) _SB_MAKEVALUE(x, S_BCM1480_MC_tRAP) 848*4882a593Smuzhiyun #define G_BCM1480_MC_tRAP(x) _SB_GETVALUE(x, S_BCM1480_MC_tRAP, M_BCM1480_MC_tRAP) 849*4882a593Smuzhiyun #define K_BCM1480_MC_tRAP_DEFAULT 0 850*4882a593Smuzhiyun #define V_BCM1480_MC_tRAP_DEFAULT V_BCM1480_MC_tRAP(K_BCM1480_MC_tRAP_DEFAULT) 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun #endif 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun /* 857*4882a593Smuzhiyun * Global Registers: single instances per BCM1480 858*4882a593Smuzhiyun */ 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun /* 861*4882a593Smuzhiyun * Global Configuration Register (Table 99) 862*4882a593Smuzhiyun */ 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun #define S_BCM1480_MC_BLK_SET_MARK 8 865*4882a593Smuzhiyun #define M_BCM1480_MC_BLK_SET_MARK _SB_MAKEMASK(4, S_BCM1480_MC_BLK_SET_MARK) 866*4882a593Smuzhiyun #define V_BCM1480_MC_BLK_SET_MARK(x) _SB_MAKEVALUE(x, S_BCM1480_MC_BLK_SET_MARK) 867*4882a593Smuzhiyun #define G_BCM1480_MC_BLK_SET_MARK(x) _SB_GETVALUE(x, S_BCM1480_MC_BLK_SET_MARK, M_BCM1480_MC_BLK_SET_MARK) 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun #define S_BCM1480_MC_BLK_CLR_MARK 12 870*4882a593Smuzhiyun #define M_BCM1480_MC_BLK_CLR_MARK _SB_MAKEMASK(4, S_BCM1480_MC_BLK_CLR_MARK) 871*4882a593Smuzhiyun #define V_BCM1480_MC_BLK_CLR_MARK(x) _SB_MAKEVALUE(x, S_BCM1480_MC_BLK_CLR_MARK) 872*4882a593Smuzhiyun #define G_BCM1480_MC_BLK_CLR_MARK(x) _SB_GETVALUE(x, S_BCM1480_MC_BLK_CLR_MARK, M_BCM1480_MC_BLK_CLR_MARK) 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun #define M_BCM1480_MC_PKT_PRIORITY _SB_MAKEMASK1(16) 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun #define S_BCM1480_MC_MAX_AGE 20 877*4882a593Smuzhiyun #define M_BCM1480_MC_MAX_AGE _SB_MAKEMASK(4, S_BCM1480_MC_MAX_AGE) 878*4882a593Smuzhiyun #define V_BCM1480_MC_MAX_AGE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_MAX_AGE) 879*4882a593Smuzhiyun #define G_BCM1480_MC_MAX_AGE(x) _SB_GETVALUE(x, S_BCM1480_MC_MAX_AGE, M_BCM1480_MC_MAX_AGE) 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun #define M_BCM1480_MC_BERR_DISABLE _SB_MAKEMASK1(29) 882*4882a593Smuzhiyun #define M_BCM1480_MC_FORCE_SEQ _SB_MAKEMASK1(30) 883*4882a593Smuzhiyun #define M_BCM1480_MC_VGEN _SB_MAKEMASK1(32) 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun #define S_BCM1480_MC_SLEW 33 886*4882a593Smuzhiyun #define M_BCM1480_MC_SLEW _SB_MAKEMASK(2, S_BCM1480_MC_SLEW) 887*4882a593Smuzhiyun #define V_BCM1480_MC_SLEW(x) _SB_MAKEVALUE(x, S_BCM1480_MC_SLEW) 888*4882a593Smuzhiyun #define G_BCM1480_MC_SLEW(x) _SB_GETVALUE(x, S_BCM1480_MC_SLEW, M_BCM1480_MC_SLEW) 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun #define M_BCM1480_MC_SSTL_VOLTAGE _SB_MAKEMASK1(35) 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun /* 893*4882a593Smuzhiyun * Global Channel Interleave Register (Table 100) 894*4882a593Smuzhiyun */ 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun #define S_BCM1480_MC_INTLV0 0 897*4882a593Smuzhiyun #define M_BCM1480_MC_INTLV0 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV0) 898*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV0(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV0) 899*4882a593Smuzhiyun #define G_BCM1480_MC_INTLV0(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV0, M_BCM1480_MC_INTLV0) 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun #define S_BCM1480_MC_INTLV1 8 902*4882a593Smuzhiyun #define M_BCM1480_MC_INTLV1 _SB_MAKEMASK(6, S_BCM1480_MC_INTLV1) 903*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV1(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV1) 904*4882a593Smuzhiyun #define G_BCM1480_MC_INTLV1(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV1, M_BCM1480_MC_INTLV1) 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun #define S_BCM1480_MC_INTLV_MODE 16 907*4882a593Smuzhiyun #define M_BCM1480_MC_INTLV_MODE _SB_MAKEMASK(3, S_BCM1480_MC_INTLV_MODE) 908*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV_MODE(x) _SB_MAKEVALUE(x, S_BCM1480_MC_INTLV_MODE) 909*4882a593Smuzhiyun #define G_BCM1480_MC_INTLV_MODE(x) _SB_GETVALUE(x, S_BCM1480_MC_INTLV_MODE, M_BCM1480_MC_INTLV_MODE) 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun #define K_BCM1480_MC_INTLV_MODE_NONE 0x0 912*4882a593Smuzhiyun #define K_BCM1480_MC_INTLV_MODE_01 0x1 913*4882a593Smuzhiyun #define K_BCM1480_MC_INTLV_MODE_23 0x2 914*4882a593Smuzhiyun #define K_BCM1480_MC_INTLV_MODE_01_23 0x3 915*4882a593Smuzhiyun #define K_BCM1480_MC_INTLV_MODE_0123 0x4 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV_MODE_NONE V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_NONE) 918*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV_MODE_01 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_01) 919*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV_MODE_23 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_23) 920*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV_MODE_01_23 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_01_23) 921*4882a593Smuzhiyun #define V_BCM1480_MC_INTLV_MODE_0123 V_BCM1480_MC_INTLV_MODE(K_BCM1480_MC_INTLV_MODE_0123) 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun /* 924*4882a593Smuzhiyun * ECC Status Register 925*4882a593Smuzhiyun */ 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun #define S_BCM1480_MC_ECC_ERR_ADDR 0 928*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_ERR_ADDR _SB_MAKEMASK(37, S_BCM1480_MC_ECC_ERR_ADDR) 929*4882a593Smuzhiyun #define V_BCM1480_MC_ECC_ERR_ADDR(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ECC_ERR_ADDR) 930*4882a593Smuzhiyun #define G_BCM1480_MC_ECC_ERR_ADDR(x) _SB_GETVALUE(x, S_BCM1480_MC_ECC_ERR_ADDR, M_BCM1480_MC_ECC_ERR_ADDR) 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun #if SIBYTE_HDR_FEATURE(1480, PASS2) 933*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_ERR_RMW _SB_MAKEMASK1(60) 934*4882a593Smuzhiyun #endif 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_MULT_ERR_DET _SB_MAKEMASK1(61) 937*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_UERR_DET _SB_MAKEMASK1(62) 938*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_CERR_DET _SB_MAKEMASK1(63) 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun /* 941*4882a593Smuzhiyun * Global ECC Address Register (Table 102) 942*4882a593Smuzhiyun */ 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun #define S_BCM1480_MC_ECC_CORR_ADDR 0 945*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_CORR_ADDR _SB_MAKEMASK(37, S_BCM1480_MC_ECC_CORR_ADDR) 946*4882a593Smuzhiyun #define V_BCM1480_MC_ECC_CORR_ADDR(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ECC_CORR_ADDR) 947*4882a593Smuzhiyun #define G_BCM1480_MC_ECC_CORR_ADDR(x) _SB_GETVALUE(x, S_BCM1480_MC_ECC_CORR_ADDR, M_BCM1480_MC_ECC_CORR_ADDR) 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun /* 950*4882a593Smuzhiyun * Global ECC Correction Register (Table 103) 951*4882a593Smuzhiyun */ 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun #define S_BCM1480_MC_ECC_CORRECT 0 954*4882a593Smuzhiyun #define M_BCM1480_MC_ECC_CORRECT _SB_MAKEMASK(64, S_BCM1480_MC_ECC_CORRECT) 955*4882a593Smuzhiyun #define V_BCM1480_MC_ECC_CORRECT(x) _SB_MAKEVALUE(x, S_BCM1480_MC_ECC_CORRECT) 956*4882a593Smuzhiyun #define G_BCM1480_MC_ECC_CORRECT(x) _SB_GETVALUE(x, S_BCM1480_MC_ECC_CORRECT, M_BCM1480_MC_ECC_CORRECT) 957*4882a593Smuzhiyun 958*4882a593Smuzhiyun /* 959*4882a593Smuzhiyun * Global ECC Performance Counters Control Register (Table 104) 960*4882a593Smuzhiyun */ 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun #define S_BCM1480_MC_CHANNEL_SELECT 0 963*4882a593Smuzhiyun #define M_BCM1480_MC_CHANNEL_SELECT _SB_MAKEMASK(4, S_BCM1480_MC_CHANNEL_SELECT) 964*4882a593Smuzhiyun #define V_BCM1480_MC_CHANNEL_SELECT(x) _SB_MAKEVALUE(x, S_BCM1480_MC_CHANNEL_SELECT) 965*4882a593Smuzhiyun #define G_BCM1480_MC_CHANNEL_SELECT(x) _SB_GETVALUE(x, S_BCM1480_MC_CHANNEL_SELECT, M_BCM1480_MC_CHANNEL_SELECT) 966*4882a593Smuzhiyun #define K_BCM1480_MC_CHANNEL_SELECT_0 0x1 967*4882a593Smuzhiyun #define K_BCM1480_MC_CHANNEL_SELECT_1 0x2 968*4882a593Smuzhiyun #define K_BCM1480_MC_CHANNEL_SELECT_2 0x4 969*4882a593Smuzhiyun #define K_BCM1480_MC_CHANNEL_SELECT_3 0x8 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun #endif /* _BCM1480_MC_H */ 972