xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/processor.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1994 Waldorf GMBH
7*4882a593Smuzhiyun  * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8*4882a593Smuzhiyun  * Copyright (C) 1996 Paul M. Antoine
9*4882a593Smuzhiyun  * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #ifndef _ASM_PROCESSOR_H
12*4882a593Smuzhiyun #define _ASM_PROCESSOR_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/atomic.h>
15*4882a593Smuzhiyun #include <linux/cpumask.h>
16*4882a593Smuzhiyun #include <linux/sizes.h>
17*4882a593Smuzhiyun #include <linux/threads.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/cachectl.h>
20*4882a593Smuzhiyun #include <asm/cpu.h>
21*4882a593Smuzhiyun #include <asm/cpu-info.h>
22*4882a593Smuzhiyun #include <asm/dsemul.h>
23*4882a593Smuzhiyun #include <asm/mipsregs.h>
24*4882a593Smuzhiyun #include <asm/prefetch.h>
25*4882a593Smuzhiyun #include <asm/vdso/processor.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * System setup and hardware flags..
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun extern unsigned int vced_count, vcei_count;
32*4882a593Smuzhiyun extern int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src);
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifdef CONFIG_32BIT
35*4882a593Smuzhiyun #ifdef CONFIG_KVM_GUEST
36*4882a593Smuzhiyun /* User space process size is limited to 1GB in KVM Guest Mode */
37*4882a593Smuzhiyun #define TASK_SIZE	0x3fff8000UL
38*4882a593Smuzhiyun #else
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * User space process size: 2GB. This is hardcoded into a few places,
41*4882a593Smuzhiyun  * so don't change it unless you know what you are doing.
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define TASK_SIZE	0x80000000UL
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define STACK_TOP_MAX	TASK_SIZE
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define TASK_IS_32BIT_ADDR 1
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #ifdef CONFIG_64BIT
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * User space process size: 1TB. This is hardcoded into a few places,
55*4882a593Smuzhiyun  * so don't change it unless you know what you are doing.  TASK_SIZE
56*4882a593Smuzhiyun  * is limited to 1TB by the R4000 architecture; R10000 and better can
57*4882a593Smuzhiyun  * support 16TB; the architectural reserve for future expansion is
58*4882a593Smuzhiyun  * 8192EB ...
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define TASK_SIZE32	0x7fff8000UL
61*4882a593Smuzhiyun #ifdef CONFIG_MIPS_VA_BITS_48
62*4882a593Smuzhiyun #define TASK_SIZE64     (0x1UL << ((cpu_data[0].vmbits>48)?48:cpu_data[0].vmbits))
63*4882a593Smuzhiyun #else
64*4882a593Smuzhiyun #define TASK_SIZE64     0x10000000000UL
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun #define TASK_SIZE (test_thread_flag(TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
67*4882a593Smuzhiyun #define STACK_TOP_MAX	TASK_SIZE64
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define TASK_SIZE_OF(tsk)						\
70*4882a593Smuzhiyun 	(test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE64)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define VDSO_RANDOMIZE_SIZE	(TASK_IS_32BIT_ADDR ? SZ_1M : SZ_64M)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun extern unsigned long mips_stack_top(void);
79*4882a593Smuzhiyun #define STACK_TOP		mips_stack_top()
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun  * This decides where the kernel will search for a free chunk of vm
83*4882a593Smuzhiyun  * space during mmap's.
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define TASK_UNMAPPED_BASE PAGE_ALIGN(TASK_SIZE / 3)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define NUM_FPU_REGS	32
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_MSA
91*4882a593Smuzhiyun # define FPU_REG_WIDTH	128
92*4882a593Smuzhiyun #else
93*4882a593Smuzhiyun # define FPU_REG_WIDTH	64
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun union fpureg {
97*4882a593Smuzhiyun 	__u32	val32[FPU_REG_WIDTH / 32];
98*4882a593Smuzhiyun 	__u64	val64[FPU_REG_WIDTH / 64];
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
102*4882a593Smuzhiyun # define FPR_IDX(width, idx)	(idx)
103*4882a593Smuzhiyun #else
104*4882a593Smuzhiyun # define FPR_IDX(width, idx)	((idx) ^ ((64 / (width)) - 1))
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define BUILD_FPR_ACCESS(width) \
108*4882a593Smuzhiyun static inline u##width get_fpr##width(union fpureg *fpr, unsigned idx)	\
109*4882a593Smuzhiyun {									\
110*4882a593Smuzhiyun 	return fpr->val##width[FPR_IDX(width, idx)];			\
111*4882a593Smuzhiyun }									\
112*4882a593Smuzhiyun 									\
113*4882a593Smuzhiyun static inline void set_fpr##width(union fpureg *fpr, unsigned idx,	\
114*4882a593Smuzhiyun 				  u##width val)				\
115*4882a593Smuzhiyun {									\
116*4882a593Smuzhiyun 	fpr->val##width[FPR_IDX(width, idx)] = val;			\
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun BUILD_FPR_ACCESS(32)
120*4882a593Smuzhiyun BUILD_FPR_ACCESS(64)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * It would be nice to add some more fields for emulator statistics,
124*4882a593Smuzhiyun  * the additional information is private to the FPU emulator for now.
125*4882a593Smuzhiyun  * See arch/mips/include/asm/fpu_emulator.h.
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct mips_fpu_struct {
129*4882a593Smuzhiyun 	union fpureg	fpr[NUM_FPU_REGS];
130*4882a593Smuzhiyun 	unsigned int	fcr31;
131*4882a593Smuzhiyun 	unsigned int	msacsr;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define NUM_DSP_REGS   6
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun typedef unsigned long dspreg_t;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun struct mips_dsp_state {
139*4882a593Smuzhiyun 	dspreg_t	dspr[NUM_DSP_REGS];
140*4882a593Smuzhiyun 	unsigned int	dspcontrol;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define INIT_CPUMASK { \
144*4882a593Smuzhiyun 	{0,} \
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun struct mips3264_watch_reg_state {
148*4882a593Smuzhiyun 	/* The width of watchlo is 32 in a 32 bit kernel and 64 in a
149*4882a593Smuzhiyun 	   64 bit kernel.  We use unsigned long as it has the same
150*4882a593Smuzhiyun 	   property. */
151*4882a593Smuzhiyun 	unsigned long watchlo[NUM_WATCH_REGS];
152*4882a593Smuzhiyun 	/* Only the mask and IRW bits from watchhi. */
153*4882a593Smuzhiyun 	u16 watchhi[NUM_WATCH_REGS];
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun union mips_watch_reg_state {
157*4882a593Smuzhiyun 	struct mips3264_watch_reg_state mips3264;
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #if defined(CONFIG_CPU_CAVIUM_OCTEON)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun struct octeon_cop2_state {
163*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0201 */
164*4882a593Smuzhiyun 	unsigned long	cop2_crc_iv;
165*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
166*4882a593Smuzhiyun 	unsigned long	cop2_crc_length;
167*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
168*4882a593Smuzhiyun 	unsigned long	cop2_crc_poly;
169*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
170*4882a593Smuzhiyun 	unsigned long	cop2_llm_dat[2];
171*4882a593Smuzhiyun        /* DMFC2 rt, 0x0084 */
172*4882a593Smuzhiyun 	unsigned long	cop2_3des_iv;
173*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
174*4882a593Smuzhiyun 	unsigned long	cop2_3des_key[3];
175*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
176*4882a593Smuzhiyun 	unsigned long	cop2_3des_result;
177*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0111 (FIXME: Read Pass1 Errata) */
178*4882a593Smuzhiyun 	unsigned long	cop2_aes_inp0;
179*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
180*4882a593Smuzhiyun 	unsigned long	cop2_aes_iv[2];
181*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
182*4882a593Smuzhiyun 	 * rt, 0x0107 */
183*4882a593Smuzhiyun 	unsigned long	cop2_aes_key[4];
184*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0110 */
185*4882a593Smuzhiyun 	unsigned long	cop2_aes_keylen;
186*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
187*4882a593Smuzhiyun 	unsigned long	cop2_aes_result[2];
188*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
189*4882a593Smuzhiyun 	 * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
190*4882a593Smuzhiyun 	 * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
191*4882a593Smuzhiyun 	 * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
192*4882a593Smuzhiyun 	 * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
193*4882a593Smuzhiyun 	unsigned long	cop2_hsh_datw[15];
194*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
195*4882a593Smuzhiyun 	 * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
196*4882a593Smuzhiyun 	 * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
197*4882a593Smuzhiyun 	unsigned long	cop2_hsh_ivw[8];
198*4882a593Smuzhiyun 	/* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
199*4882a593Smuzhiyun 	unsigned long	cop2_gfm_mult[2];
200*4882a593Smuzhiyun 	/* DMFC2 rt, 0x025E - Pass2 */
201*4882a593Smuzhiyun 	unsigned long	cop2_gfm_poly;
202*4882a593Smuzhiyun 	/* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
203*4882a593Smuzhiyun 	unsigned long	cop2_gfm_result[2];
204*4882a593Smuzhiyun 	/* DMFC2 rt, 0x24F, DMFC2 rt, 0x50, OCTEON III */
205*4882a593Smuzhiyun 	unsigned long	cop2_sha3[2];
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun #define COP2_INIT						\
208*4882a593Smuzhiyun 	.cp2			= {0,},
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun struct octeon_cvmseg_state {
211*4882a593Smuzhiyun 	unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
212*4882a593Smuzhiyun 			    [cpu_dcache_line_size() / sizeof(unsigned long)];
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #elif defined(CONFIG_CPU_XLP)
216*4882a593Smuzhiyun struct nlm_cop2_state {
217*4882a593Smuzhiyun 	u64	rx[4];
218*4882a593Smuzhiyun 	u64	tx[4];
219*4882a593Smuzhiyun 	u32	tx_msg_status;
220*4882a593Smuzhiyun 	u32	rx_msg_status;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define COP2_INIT						\
224*4882a593Smuzhiyun 	.cp2			= {{0}, {0}, 0, 0},
225*4882a593Smuzhiyun #else
226*4882a593Smuzhiyun #define COP2_INIT
227*4882a593Smuzhiyun #endif
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun typedef struct {
230*4882a593Smuzhiyun 	unsigned long seg;
231*4882a593Smuzhiyun } mm_segment_t;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_MSA
234*4882a593Smuzhiyun # define ARCH_MIN_TASKALIGN	16
235*4882a593Smuzhiyun # define FPU_ALIGN		__aligned(16)
236*4882a593Smuzhiyun #else
237*4882a593Smuzhiyun # define ARCH_MIN_TASKALIGN	8
238*4882a593Smuzhiyun # define FPU_ALIGN
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun struct mips_abi;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun  * If you change thread_struct remember to change the #defines below too!
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun struct thread_struct {
247*4882a593Smuzhiyun 	/* Saved main processor registers. */
248*4882a593Smuzhiyun 	unsigned long reg16;
249*4882a593Smuzhiyun 	unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
250*4882a593Smuzhiyun 	unsigned long reg29, reg30, reg31;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Saved cp0 stuff. */
253*4882a593Smuzhiyun 	unsigned long cp0_status;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #ifdef CONFIG_MIPS_FP_SUPPORT
256*4882a593Smuzhiyun 	/* Saved fpu/fpu emulator stuff. */
257*4882a593Smuzhiyun 	struct mips_fpu_struct fpu FPU_ALIGN;
258*4882a593Smuzhiyun 	/* Assigned branch delay slot 'emulation' frame */
259*4882a593Smuzhiyun 	atomic_t bd_emu_frame;
260*4882a593Smuzhiyun 	/* PC of the branch from a branch delay slot 'emulation' */
261*4882a593Smuzhiyun 	unsigned long bd_emu_branch_pc;
262*4882a593Smuzhiyun 	/* PC to continue from following a branch delay slot 'emulation' */
263*4882a593Smuzhiyun 	unsigned long bd_emu_cont_pc;
264*4882a593Smuzhiyun #endif
265*4882a593Smuzhiyun #ifdef CONFIG_MIPS_MT_FPAFF
266*4882a593Smuzhiyun 	/* Emulated instruction count */
267*4882a593Smuzhiyun 	unsigned long emulated_fp;
268*4882a593Smuzhiyun 	/* Saved per-thread scheduler affinity mask */
269*4882a593Smuzhiyun 	cpumask_t user_cpus_allowed;
270*4882a593Smuzhiyun #endif /* CONFIG_MIPS_MT_FPAFF */
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Saved state of the DSP ASE, if available. */
273*4882a593Smuzhiyun 	struct mips_dsp_state dsp;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* Saved watch register state, if available. */
276*4882a593Smuzhiyun 	union mips_watch_reg_state watch;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	/* Other stuff associated with the thread. */
279*4882a593Smuzhiyun 	unsigned long cp0_badvaddr;	/* Last user fault */
280*4882a593Smuzhiyun 	unsigned long cp0_baduaddr;	/* Last kernel fault accessing USEG */
281*4882a593Smuzhiyun 	unsigned long error_code;
282*4882a593Smuzhiyun 	unsigned long trap_nr;
283*4882a593Smuzhiyun #ifdef CONFIG_CPU_CAVIUM_OCTEON
284*4882a593Smuzhiyun 	struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
285*4882a593Smuzhiyun 	struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun #ifdef CONFIG_CPU_XLP
288*4882a593Smuzhiyun 	struct nlm_cop2_state cp2;
289*4882a593Smuzhiyun #endif
290*4882a593Smuzhiyun 	struct mips_abi *abi;
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #ifdef CONFIG_MIPS_MT_FPAFF
294*4882a593Smuzhiyun #define FPAFF_INIT						\
295*4882a593Smuzhiyun 	.emulated_fp			= 0,			\
296*4882a593Smuzhiyun 	.user_cpus_allowed		= INIT_CPUMASK,
297*4882a593Smuzhiyun #else
298*4882a593Smuzhiyun #define FPAFF_INIT
299*4882a593Smuzhiyun #endif /* CONFIG_MIPS_MT_FPAFF */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #ifdef CONFIG_MIPS_FP_SUPPORT
302*4882a593Smuzhiyun # define FPU_INIT						\
303*4882a593Smuzhiyun 	.fpu			= {				\
304*4882a593Smuzhiyun 		.fpr		= {{{0,},},},			\
305*4882a593Smuzhiyun 		.fcr31		= 0,				\
306*4882a593Smuzhiyun 		.msacsr		= 0,				\
307*4882a593Smuzhiyun 	},							\
308*4882a593Smuzhiyun 	/* Delay slot emulation */				\
309*4882a593Smuzhiyun 	.bd_emu_frame = ATOMIC_INIT(BD_EMUFRAME_NONE),		\
310*4882a593Smuzhiyun 	.bd_emu_branch_pc = 0,					\
311*4882a593Smuzhiyun 	.bd_emu_cont_pc = 0,
312*4882a593Smuzhiyun #else
313*4882a593Smuzhiyun # define FPU_INIT
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define INIT_THREAD  {						\
317*4882a593Smuzhiyun 	/*							\
318*4882a593Smuzhiyun 	 * Saved main processor registers			\
319*4882a593Smuzhiyun 	 */							\
320*4882a593Smuzhiyun 	.reg16			= 0,				\
321*4882a593Smuzhiyun 	.reg17			= 0,				\
322*4882a593Smuzhiyun 	.reg18			= 0,				\
323*4882a593Smuzhiyun 	.reg19			= 0,				\
324*4882a593Smuzhiyun 	.reg20			= 0,				\
325*4882a593Smuzhiyun 	.reg21			= 0,				\
326*4882a593Smuzhiyun 	.reg22			= 0,				\
327*4882a593Smuzhiyun 	.reg23			= 0,				\
328*4882a593Smuzhiyun 	.reg29			= 0,				\
329*4882a593Smuzhiyun 	.reg30			= 0,				\
330*4882a593Smuzhiyun 	.reg31			= 0,				\
331*4882a593Smuzhiyun 	/*							\
332*4882a593Smuzhiyun 	 * Saved cp0 stuff					\
333*4882a593Smuzhiyun 	 */							\
334*4882a593Smuzhiyun 	.cp0_status		= 0,				\
335*4882a593Smuzhiyun 	/*							\
336*4882a593Smuzhiyun 	 * Saved FPU/FPU emulator stuff				\
337*4882a593Smuzhiyun 	 */							\
338*4882a593Smuzhiyun 	FPU_INIT						\
339*4882a593Smuzhiyun 	/*							\
340*4882a593Smuzhiyun 	 * FPU affinity state (null if not FPAFF)		\
341*4882a593Smuzhiyun 	 */							\
342*4882a593Smuzhiyun 	FPAFF_INIT						\
343*4882a593Smuzhiyun 	/*							\
344*4882a593Smuzhiyun 	 * Saved DSP stuff					\
345*4882a593Smuzhiyun 	 */							\
346*4882a593Smuzhiyun 	.dsp			= {				\
347*4882a593Smuzhiyun 		.dspr		= {0, },			\
348*4882a593Smuzhiyun 		.dspcontrol	= 0,				\
349*4882a593Smuzhiyun 	},							\
350*4882a593Smuzhiyun 	/*							\
351*4882a593Smuzhiyun 	 * saved watch register stuff				\
352*4882a593Smuzhiyun 	 */							\
353*4882a593Smuzhiyun 	.watch = {{{0,},},},					\
354*4882a593Smuzhiyun 	/*							\
355*4882a593Smuzhiyun 	 * Other stuff associated with the process		\
356*4882a593Smuzhiyun 	 */							\
357*4882a593Smuzhiyun 	.cp0_badvaddr		= 0,				\
358*4882a593Smuzhiyun 	.cp0_baduaddr		= 0,				\
359*4882a593Smuzhiyun 	.error_code		= 0,				\
360*4882a593Smuzhiyun 	.trap_nr		= 0,				\
361*4882a593Smuzhiyun 	/*							\
362*4882a593Smuzhiyun 	 * Platform specific cop2 registers(null if no COP2)	\
363*4882a593Smuzhiyun 	 */							\
364*4882a593Smuzhiyun 	COP2_INIT						\
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun struct task_struct;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* Free all resources held by a thread. */
370*4882a593Smuzhiyun #define release_thread(thread) do { } while(0)
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun  * Do necessary setup to start up a newly executed thread.
374*4882a593Smuzhiyun  */
375*4882a593Smuzhiyun extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
376*4882a593Smuzhiyun 
flush_thread(void)377*4882a593Smuzhiyun static inline void flush_thread(void)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun unsigned long get_wchan(struct task_struct *p);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
384*4882a593Smuzhiyun 			 THREAD_SIZE - 32 - sizeof(struct pt_regs))
385*4882a593Smuzhiyun #define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
386*4882a593Smuzhiyun #define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
387*4882a593Smuzhiyun #define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
388*4882a593Smuzhiyun #define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun  * Return_address is a replacement for __builtin_return_address(count)
392*4882a593Smuzhiyun  * which on certain architectures cannot reasonably be implemented in GCC
393*4882a593Smuzhiyun  * (MIPS, Alpha) or is unusable with -fomit-frame-pointer (i386).
394*4882a593Smuzhiyun  * Note that __builtin_return_address(x>=1) is forbidden because GCC
395*4882a593Smuzhiyun  * aborts compilation on some CPUs.  It's simply not possible to unwind
396*4882a593Smuzhiyun  * some CPU's stackframes.
397*4882a593Smuzhiyun  *
398*4882a593Smuzhiyun  * __builtin_return_address works only for non-leaf functions.	We avoid the
399*4882a593Smuzhiyun  * overhead of a function call by forcing the compiler to save the return
400*4882a593Smuzhiyun  * address register on the stack.
401*4882a593Smuzhiyun  */
402*4882a593Smuzhiyun #define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_PREFETCH
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define ARCH_HAS_PREFETCH
407*4882a593Smuzhiyun #define prefetch(x) __builtin_prefetch((x), 0, 1)
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define ARCH_HAS_PREFETCHW
410*4882a593Smuzhiyun #define prefetchw(x) __builtin_prefetch((x), 1, 1)
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun  * Functions & macros implementing the PR_GET_FP_MODE & PR_SET_FP_MODE options
416*4882a593Smuzhiyun  * to the prctl syscall.
417*4882a593Smuzhiyun  */
418*4882a593Smuzhiyun extern int mips_get_process_fp_mode(struct task_struct *task);
419*4882a593Smuzhiyun extern int mips_set_process_fp_mode(struct task_struct *task,
420*4882a593Smuzhiyun 				    unsigned int value);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define GET_FP_MODE(task)		mips_get_process_fp_mode(task)
423*4882a593Smuzhiyun #define SET_FP_MODE(task,value)		mips_set_process_fp_mode(task, value)
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun #endif /* _ASM_PROCESSOR_H */
426