xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/pci/bridge.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * bridge.h - bridge chip header file, derived from IRIX <sys/PCI/bridge.h>,
7*4882a593Smuzhiyun  * revision 1.76.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 1996, 1999 Silcon Graphics, Inc.
10*4882a593Smuzhiyun  * Copyright (C) 1999 Ralf Baechle (ralf@gnu.org)
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #ifndef _ASM_PCI_BRIDGE_H
13*4882a593Smuzhiyun #define _ASM_PCI_BRIDGE_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <asm/xtalk/xwidget.h>		/* generic widget header */
18*4882a593Smuzhiyun #include <asm/sn/types.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* I/O page size */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define IOPFNSHIFT		12	/* 4K per mapped page */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define IOPGSIZE		(1 << IOPFNSHIFT)
25*4882a593Smuzhiyun #define IOPG(x)			((x) >> IOPFNSHIFT)
26*4882a593Smuzhiyun #define IOPGOFF(x)		((x) & (IOPGSIZE-1))
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Bridge RAM sizes */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define BRIDGE_ATE_RAM_SIZE	0x00000400	/* 1kB ATE RAM */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define BRIDGE_CONFIG_BASE	0x20000
33*4882a593Smuzhiyun #define BRIDGE_CONFIG1_BASE	0x28000
34*4882a593Smuzhiyun #define BRIDGE_CONFIG_END	0x30000
35*4882a593Smuzhiyun #define BRIDGE_CONFIG_SLOT_SIZE 0x1000
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define BRIDGE_SSRAM_512K	0x00080000	/* 512kB */
38*4882a593Smuzhiyun #define BRIDGE_SSRAM_128K	0x00020000	/* 128kB */
39*4882a593Smuzhiyun #define BRIDGE_SSRAM_64K	0x00010000	/* 64kB */
40*4882a593Smuzhiyun #define BRIDGE_SSRAM_0K		0x00000000	/* 0kB */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* ========================================================================
43*4882a593Smuzhiyun  *    Bridge address map
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #ifndef __ASSEMBLY__
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define ATE_V		0x01
49*4882a593Smuzhiyun #define ATE_CO		0x02
50*4882a593Smuzhiyun #define ATE_PREC	0x04
51*4882a593Smuzhiyun #define ATE_PREF	0x08
52*4882a593Smuzhiyun #define ATE_BAR		0x10
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define ATE_PFNSHIFT		12
55*4882a593Smuzhiyun #define ATE_TIDSHIFT		8
56*4882a593Smuzhiyun #define ATE_RMFSHIFT		48
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define mkate(xaddr, xid, attr) (((xaddr) & 0x0000fffffffff000ULL) | \
59*4882a593Smuzhiyun 				 ((xid)<<ATE_TIDSHIFT) | \
60*4882a593Smuzhiyun 				 (attr))
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define BRIDGE_INTERNAL_ATES	128
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun  * It is generally preferred that hardware registers on the bridge
66*4882a593Smuzhiyun  * are located from C code via this structure.
67*4882a593Smuzhiyun  *
68*4882a593Smuzhiyun  * Generated from Bridge spec dated 04oct95
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct bridge_regs {
72*4882a593Smuzhiyun 	/* Local Registers			       0x000000-0x00FFFF */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* standard widget configuration	       0x000000-0x000057 */
75*4882a593Smuzhiyun 	widget_cfg_t	    b_widget;			/* 0x000000 */
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* helper fieldnames for accessing bridge widget */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define b_wid_id			b_widget.w_id
80*4882a593Smuzhiyun #define b_wid_stat			b_widget.w_status
81*4882a593Smuzhiyun #define b_wid_err_upper			b_widget.w_err_upper_addr
82*4882a593Smuzhiyun #define b_wid_err_lower			b_widget.w_err_lower_addr
83*4882a593Smuzhiyun #define b_wid_control			b_widget.w_control
84*4882a593Smuzhiyun #define b_wid_req_timeout		b_widget.w_req_timeout
85*4882a593Smuzhiyun #define b_wid_int_upper			b_widget.w_intdest_upper_addr
86*4882a593Smuzhiyun #define b_wid_int_lower			b_widget.w_intdest_lower_addr
87*4882a593Smuzhiyun #define b_wid_err_cmdword		b_widget.w_err_cmd_word
88*4882a593Smuzhiyun #define b_wid_llp			b_widget.w_llp_cfg
89*4882a593Smuzhiyun #define b_wid_tflush			b_widget.w_tflush
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* bridge-specific widget configuration 0x000058-0x00007F */
92*4882a593Smuzhiyun 	u32	_pad_000058;
93*4882a593Smuzhiyun 	u32	b_wid_aux_err;		/* 0x00005C */
94*4882a593Smuzhiyun 	u32	_pad_000060;
95*4882a593Smuzhiyun 	u32	b_wid_resp_upper;		/* 0x000064 */
96*4882a593Smuzhiyun 	u32	_pad_000068;
97*4882a593Smuzhiyun 	u32	b_wid_resp_lower;		/* 0x00006C */
98*4882a593Smuzhiyun 	u32	_pad_000070;
99*4882a593Smuzhiyun 	u32	 b_wid_tst_pin_ctrl;		/* 0x000074 */
100*4882a593Smuzhiyun 	u32	_pad_000078[2];
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* PMU & Map 0x000080-0x00008F */
103*4882a593Smuzhiyun 	u32	_pad_000080;
104*4882a593Smuzhiyun 	u32	b_dir_map;			/* 0x000084 */
105*4882a593Smuzhiyun 	u32	_pad_000088[2];
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* SSRAM 0x000090-0x00009F */
108*4882a593Smuzhiyun 	u32	_pad_000090;
109*4882a593Smuzhiyun 	u32	b_ram_perr;			/* 0x000094 */
110*4882a593Smuzhiyun 	u32	_pad_000098[2];
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Arbitration 0x0000A0-0x0000AF */
113*4882a593Smuzhiyun 	u32	_pad_0000A0;
114*4882a593Smuzhiyun 	u32	b_arb;				/* 0x0000A4 */
115*4882a593Smuzhiyun 	u32	_pad_0000A8[2];
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* Number In A Can 0x0000B0-0x0000BF */
118*4882a593Smuzhiyun 	u32	_pad_0000B0;
119*4882a593Smuzhiyun 	u32	b_nic;				/* 0x0000B4 */
120*4882a593Smuzhiyun 	u32	_pad_0000B8[2];
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* PCI/GIO 0x0000C0-0x0000FF */
123*4882a593Smuzhiyun 	u32	_pad_0000C0;
124*4882a593Smuzhiyun 	u32	b_bus_timeout;			/* 0x0000C4 */
125*4882a593Smuzhiyun #define b_pci_bus_timeout b_bus_timeout
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	u32	_pad_0000C8;
128*4882a593Smuzhiyun 	u32	b_pci_cfg;			/* 0x0000CC */
129*4882a593Smuzhiyun 	u32	_pad_0000D0;
130*4882a593Smuzhiyun 	u32	b_pci_err_upper;		/* 0x0000D4 */
131*4882a593Smuzhiyun 	u32	_pad_0000D8;
132*4882a593Smuzhiyun 	u32	b_pci_err_lower;		/* 0x0000DC */
133*4882a593Smuzhiyun 	u32	_pad_0000E0[8];
134*4882a593Smuzhiyun #define b_gio_err_lower b_pci_err_lower
135*4882a593Smuzhiyun #define b_gio_err_upper b_pci_err_upper
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Interrupt 0x000100-0x0001FF */
138*4882a593Smuzhiyun 	u32	_pad_000100;
139*4882a593Smuzhiyun 	u32	b_int_status;			/* 0x000104 */
140*4882a593Smuzhiyun 	u32	_pad_000108;
141*4882a593Smuzhiyun 	u32	b_int_enable;			/* 0x00010C */
142*4882a593Smuzhiyun 	u32	_pad_000110;
143*4882a593Smuzhiyun 	u32	b_int_rst_stat;			/* 0x000114 */
144*4882a593Smuzhiyun 	u32	_pad_000118;
145*4882a593Smuzhiyun 	u32	b_int_mode;			/* 0x00011C */
146*4882a593Smuzhiyun 	u32	_pad_000120;
147*4882a593Smuzhiyun 	u32	b_int_device;			/* 0x000124 */
148*4882a593Smuzhiyun 	u32	_pad_000128;
149*4882a593Smuzhiyun 	u32	b_int_host_err;			/* 0x00012C */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	struct {
152*4882a593Smuzhiyun 		u32	__pad;			/* 0x0001{30,,,68} */
153*4882a593Smuzhiyun 		u32	addr;			/* 0x0001{34,,,6C} */
154*4882a593Smuzhiyun 	} b_int_addr[8];				/* 0x000130 */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	u32	_pad_000170[36];
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Device 0x000200-0x0003FF */
159*4882a593Smuzhiyun 	struct {
160*4882a593Smuzhiyun 		u32	__pad;			/* 0x0002{00,,,38} */
161*4882a593Smuzhiyun 		u32	reg;			/* 0x0002{04,,,3C} */
162*4882a593Smuzhiyun 	} b_device[8];					/* 0x000200 */
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	struct {
165*4882a593Smuzhiyun 		u32	__pad;			/* 0x0002{40,,,78} */
166*4882a593Smuzhiyun 		u32	reg;			/* 0x0002{44,,,7C} */
167*4882a593Smuzhiyun 	} b_wr_req_buf[8];				/* 0x000240 */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	struct {
170*4882a593Smuzhiyun 		u32	__pad;			/* 0x0002{80,,,88} */
171*4882a593Smuzhiyun 		u32	reg;			/* 0x0002{84,,,8C} */
172*4882a593Smuzhiyun 	} b_rrb_map[2];					/* 0x000280 */
173*4882a593Smuzhiyun #define b_even_resp	b_rrb_map[0].reg		/* 0x000284 */
174*4882a593Smuzhiyun #define b_odd_resp	b_rrb_map[1].reg		/* 0x00028C */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	u32	_pad_000290;
177*4882a593Smuzhiyun 	u32	b_resp_status;			/* 0x000294 */
178*4882a593Smuzhiyun 	u32	_pad_000298;
179*4882a593Smuzhiyun 	u32	b_resp_clear;			/* 0x00029C */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	u32	_pad_0002A0[24];
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	char		_pad_000300[0x10000 - 0x000300];
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Internal Address Translation Entry RAM 0x010000-0x0103FF */
186*4882a593Smuzhiyun 	union {
187*4882a593Smuzhiyun 		u64	wr;			/* write-only */
188*4882a593Smuzhiyun 		struct {
189*4882a593Smuzhiyun 			u32	_p_pad;
190*4882a593Smuzhiyun 			u32	rd;		/* read-only */
191*4882a593Smuzhiyun 		}			hi;
192*4882a593Smuzhiyun 	}			    b_int_ate_ram[128];
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	char	_pad_010400[0x11000 - 0x010400];
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* Internal Address Translation Entry RAM LOW 0x011000-0x0113FF */
197*4882a593Smuzhiyun 	struct {
198*4882a593Smuzhiyun 		u32	_p_pad;
199*4882a593Smuzhiyun 		u32	rd;		/* read-only */
200*4882a593Smuzhiyun 	} b_int_ate_ram_lo[128];
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	char	_pad_011400[0x20000 - 0x011400];
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* PCI Device Configuration Spaces 0x020000-0x027FFF */
205*4882a593Smuzhiyun 	union {				/* make all access sizes available. */
206*4882a593Smuzhiyun 		u8	c[0x1000 / 1];
207*4882a593Smuzhiyun 		u16	s[0x1000 / 2];
208*4882a593Smuzhiyun 		u32	l[0x1000 / 4];
209*4882a593Smuzhiyun 		u64	d[0x1000 / 8];
210*4882a593Smuzhiyun 		union {
211*4882a593Smuzhiyun 			u8	c[0x100 / 1];
212*4882a593Smuzhiyun 			u16	s[0x100 / 2];
213*4882a593Smuzhiyun 			u32	l[0x100 / 4];
214*4882a593Smuzhiyun 			u64	d[0x100 / 8];
215*4882a593Smuzhiyun 		} f[8];
216*4882a593Smuzhiyun 	} b_type0_cfg_dev[8];					/* 0x020000 */
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* PCI Type 1 Configuration Space 0x028000-0x028FFF */
219*4882a593Smuzhiyun 	union {				/* make all access sizes available. */
220*4882a593Smuzhiyun 		u8	c[0x1000 / 1];
221*4882a593Smuzhiyun 		u16	s[0x1000 / 2];
222*4882a593Smuzhiyun 		u32	l[0x1000 / 4];
223*4882a593Smuzhiyun 		u64	d[0x1000 / 8];
224*4882a593Smuzhiyun 	} b_type1_cfg;					/* 0x028000-0x029000 */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	char	_pad_029000[0x007000];			/* 0x029000-0x030000 */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* PCI Interrupt Acknowledge Cycle 0x030000 */
229*4882a593Smuzhiyun 	union {
230*4882a593Smuzhiyun 		u8	c[8 / 1];
231*4882a593Smuzhiyun 		u16	s[8 / 2];
232*4882a593Smuzhiyun 		u32	l[8 / 4];
233*4882a593Smuzhiyun 		u64	d[8 / 8];
234*4882a593Smuzhiyun 	} b_pci_iack;						/* 0x030000 */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	u8	_pad_030007[0x04fff8];			/* 0x030008-0x07FFFF */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* External Address Translation Entry RAM 0x080000-0x0FFFFF */
239*4882a593Smuzhiyun 	u64	b_ext_ate_ram[0x10000];
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Reserved 0x100000-0x1FFFFF */
242*4882a593Smuzhiyun 	char	_pad_100000[0x200000-0x100000];
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* PCI/GIO Device Spaces 0x200000-0xBFFFFF */
245*4882a593Smuzhiyun 	union {				/* make all access sizes available. */
246*4882a593Smuzhiyun 		u8	c[0x100000 / 1];
247*4882a593Smuzhiyun 		u16	s[0x100000 / 2];
248*4882a593Smuzhiyun 		u32	l[0x100000 / 4];
249*4882a593Smuzhiyun 		u64	d[0x100000 / 8];
250*4882a593Smuzhiyun 	} b_devio_raw[10];				/* 0x200000 */
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* b_devio macro is a bit strange; it reflects the
253*4882a593Smuzhiyun 	 * fact that the Bridge ASIC provides 2M for the
254*4882a593Smuzhiyun 	 * first two DevIO windows and 1M for the other six.
255*4882a593Smuzhiyun 	 */
256*4882a593Smuzhiyun #define b_devio(n)	b_devio_raw[((n)<2)?(n*2):(n+2)]
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* External Flash Proms 1,0 0xC00000-0xFFFFFF */
259*4882a593Smuzhiyun 	union {		/* make all access sizes available. */
260*4882a593Smuzhiyun 		u8	c[0x400000 / 1];	/* read-only */
261*4882a593Smuzhiyun 		u16	s[0x400000 / 2];	/* read-write */
262*4882a593Smuzhiyun 		u32	l[0x400000 / 4];	/* read-only */
263*4882a593Smuzhiyun 		u64	d[0x400000 / 8];	/* read-only */
264*4882a593Smuzhiyun 	} b_external_flash;			/* 0xC00000 */
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  * Field formats for Error Command Word and Auxiliary Error Command Word
269*4882a593Smuzhiyun  * of bridge.
270*4882a593Smuzhiyun  */
271*4882a593Smuzhiyun struct bridge_err_cmdword {
272*4882a593Smuzhiyun 	union {
273*4882a593Smuzhiyun 		u32		cmd_word;
274*4882a593Smuzhiyun 		struct {
275*4882a593Smuzhiyun 			u32	didn:4,		/* Destination ID  */
276*4882a593Smuzhiyun 				sidn:4,		/* Source ID	   */
277*4882a593Smuzhiyun 				pactyp:4,	/* Packet type	   */
278*4882a593Smuzhiyun 				tnum:5,		/* Trans Number	   */
279*4882a593Smuzhiyun 				coh:1,		/* Coh Transaction */
280*4882a593Smuzhiyun 				ds:2,		/* Data size	   */
281*4882a593Smuzhiyun 				gbr:1,		/* GBR enable	   */
282*4882a593Smuzhiyun 				vbpm:1,		/* VBPM message	   */
283*4882a593Smuzhiyun 				error:1,	/* Error occurred  */
284*4882a593Smuzhiyun 				barr:1,		/* Barrier op	   */
285*4882a593Smuzhiyun 				rsvd:8;
286*4882a593Smuzhiyun 		} berr_st;
287*4882a593Smuzhiyun 	} berr_un;
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define berr_field	berr_un.berr_st
291*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun  * The values of these macros can and should be crosschecked
295*4882a593Smuzhiyun  * regularly against the offsets of the like-named fields
296*4882a593Smuzhiyun  * within the bridge_regs structure above.
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* Byte offset macros for Bridge internal registers */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define BRIDGE_WID_ID		WIDGET_ID
302*4882a593Smuzhiyun #define BRIDGE_WID_STAT		WIDGET_STATUS
303*4882a593Smuzhiyun #define BRIDGE_WID_ERR_UPPER	WIDGET_ERR_UPPER_ADDR
304*4882a593Smuzhiyun #define BRIDGE_WID_ERR_LOWER	WIDGET_ERR_LOWER_ADDR
305*4882a593Smuzhiyun #define BRIDGE_WID_CONTROL	WIDGET_CONTROL
306*4882a593Smuzhiyun #define BRIDGE_WID_REQ_TIMEOUT	WIDGET_REQ_TIMEOUT
307*4882a593Smuzhiyun #define BRIDGE_WID_INT_UPPER	WIDGET_INTDEST_UPPER_ADDR
308*4882a593Smuzhiyun #define BRIDGE_WID_INT_LOWER	WIDGET_INTDEST_LOWER_ADDR
309*4882a593Smuzhiyun #define BRIDGE_WID_ERR_CMDWORD	WIDGET_ERR_CMD_WORD
310*4882a593Smuzhiyun #define BRIDGE_WID_LLP		WIDGET_LLP_CFG
311*4882a593Smuzhiyun #define BRIDGE_WID_TFLUSH	WIDGET_TFLUSH
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define BRIDGE_WID_AUX_ERR	0x00005C	/* Aux Error Command Word */
314*4882a593Smuzhiyun #define BRIDGE_WID_RESP_UPPER	0x000064	/* Response Buf Upper Addr */
315*4882a593Smuzhiyun #define BRIDGE_WID_RESP_LOWER	0x00006C	/* Response Buf Lower Addr */
316*4882a593Smuzhiyun #define BRIDGE_WID_TST_PIN_CTRL 0x000074	/* Test pin control */
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #define BRIDGE_DIR_MAP		0x000084	/* Direct Map reg */
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define BRIDGE_RAM_PERR		0x000094	/* SSRAM Parity Error */
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define BRIDGE_ARB		0x0000A4	/* Arbitration Priority reg */
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define BRIDGE_NIC		0x0000B4	/* Number In A Can */
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define BRIDGE_BUS_TIMEOUT	0x0000C4	/* Bus Timeout Register */
327*4882a593Smuzhiyun #define BRIDGE_PCI_BUS_TIMEOUT	BRIDGE_BUS_TIMEOUT
328*4882a593Smuzhiyun #define BRIDGE_PCI_CFG		0x0000CC	/* PCI Type 1 Config reg */
329*4882a593Smuzhiyun #define BRIDGE_PCI_ERR_UPPER	0x0000D4	/* PCI error Upper Addr */
330*4882a593Smuzhiyun #define BRIDGE_PCI_ERR_LOWER	0x0000DC	/* PCI error Lower Addr */
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun #define BRIDGE_INT_STATUS	0x000104	/* Interrupt Status */
333*4882a593Smuzhiyun #define BRIDGE_INT_ENABLE	0x00010C	/* Interrupt Enables */
334*4882a593Smuzhiyun #define BRIDGE_INT_RST_STAT	0x000114	/* Reset Intr Status */
335*4882a593Smuzhiyun #define BRIDGE_INT_MODE		0x00011C	/* Interrupt Mode */
336*4882a593Smuzhiyun #define BRIDGE_INT_DEVICE	0x000124	/* Interrupt Device */
337*4882a593Smuzhiyun #define BRIDGE_INT_HOST_ERR	0x00012C	/* Host Error Field */
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define BRIDGE_INT_ADDR0	0x000134	/* Host Address Reg */
340*4882a593Smuzhiyun #define BRIDGE_INT_ADDR_OFF	0x000008	/* Host Addr offset (1..7) */
341*4882a593Smuzhiyun #define BRIDGE_INT_ADDR(x)	(BRIDGE_INT_ADDR0+(x)*BRIDGE_INT_ADDR_OFF)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define BRIDGE_DEVICE0		0x000204	/* Device 0 */
344*4882a593Smuzhiyun #define BRIDGE_DEVICE_OFF	0x000008	/* Device offset (1..7) */
345*4882a593Smuzhiyun #define BRIDGE_DEVICE(x)	(BRIDGE_DEVICE0+(x)*BRIDGE_DEVICE_OFF)
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define BRIDGE_WR_REQ_BUF0	0x000244	/* Write Request Buffer 0 */
348*4882a593Smuzhiyun #define BRIDGE_WR_REQ_BUF_OFF	0x000008	/* Buffer Offset (1..7) */
349*4882a593Smuzhiyun #define BRIDGE_WR_REQ_BUF(x)	(BRIDGE_WR_REQ_BUF0+(x)*BRIDGE_WR_REQ_BUF_OFF)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define BRIDGE_EVEN_RESP	0x000284	/* Even Device Response Buf */
352*4882a593Smuzhiyun #define BRIDGE_ODD_RESP		0x00028C	/* Odd Device Response Buf */
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define BRIDGE_RESP_STATUS	0x000294	/* Read Response Status reg */
355*4882a593Smuzhiyun #define BRIDGE_RESP_CLEAR	0x00029C	/* Read Response Clear reg */
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /* Byte offset macros for Bridge I/O space */
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define BRIDGE_ATE_RAM		0x00010000	/* Internal Addr Xlat Ram */
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define BRIDGE_TYPE0_CFG_DEV0	0x00020000	/* Type 0 Cfg, Device 0 */
362*4882a593Smuzhiyun #define BRIDGE_TYPE0_CFG_SLOT_OFF	0x00001000	/* Type 0 Cfg Slot Offset (1..7) */
363*4882a593Smuzhiyun #define BRIDGE_TYPE0_CFG_FUNC_OFF	0x00000100	/* Type 0 Cfg Func Offset (1..7) */
364*4882a593Smuzhiyun #define BRIDGE_TYPE0_CFG_DEV(s)		(BRIDGE_TYPE0_CFG_DEV0+\
365*4882a593Smuzhiyun 					 (s)*BRIDGE_TYPE0_CFG_SLOT_OFF)
366*4882a593Smuzhiyun #define BRIDGE_TYPE0_CFG_DEVF(s, f)	(BRIDGE_TYPE0_CFG_DEV0+\
367*4882a593Smuzhiyun 					 (s)*BRIDGE_TYPE0_CFG_SLOT_OFF+\
368*4882a593Smuzhiyun 					 (f)*BRIDGE_TYPE0_CFG_FUNC_OFF)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define BRIDGE_TYPE1_CFG	0x00028000	/* Type 1 Cfg space */
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define BRIDGE_PCI_IACK		0x00030000	/* PCI Interrupt Ack */
373*4882a593Smuzhiyun #define BRIDGE_EXT_SSRAM	0x00080000	/* Extern SSRAM (ATE) */
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun /* Byte offset macros for Bridge device IO spaces */
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define BRIDGE_DEV_CNT		8	/* Up to 8 devices per bridge */
378*4882a593Smuzhiyun #define BRIDGE_DEVIO0		0x00200000	/* Device IO 0 Addr */
379*4882a593Smuzhiyun #define BRIDGE_DEVIO1		0x00400000	/* Device IO 1 Addr */
380*4882a593Smuzhiyun #define BRIDGE_DEVIO2		0x00600000	/* Device IO 2 Addr */
381*4882a593Smuzhiyun #define BRIDGE_DEVIO_OFF	0x00100000	/* Device IO Offset (3..7) */
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define BRIDGE_DEVIO_2MB	0x00200000	/* Device IO Offset (0..1) */
384*4882a593Smuzhiyun #define BRIDGE_DEVIO_1MB	0x00100000	/* Device IO Offset (2..7) */
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define BRIDGE_DEVIO(x)		((x)<=1 ? BRIDGE_DEVIO0+(x)*BRIDGE_DEVIO_2MB : BRIDGE_DEVIO2+((x)-2)*BRIDGE_DEVIO_1MB)
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define BRIDGE_EXTERNAL_FLASH	0x00C00000	/* External Flash PROMS */
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* ========================================================================
391*4882a593Smuzhiyun  *    Bridge register bit field definitions
392*4882a593Smuzhiyun  */
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /* Widget part number of bridge */
395*4882a593Smuzhiyun #define BRIDGE_WIDGET_PART_NUM		0xc002
396*4882a593Smuzhiyun #define XBRIDGE_WIDGET_PART_NUM		0xd002
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun /* Manufacturer of bridge */
399*4882a593Smuzhiyun #define BRIDGE_WIDGET_MFGR_NUM		0x036
400*4882a593Smuzhiyun #define XBRIDGE_WIDGET_MFGR_NUM		0x024
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* Revision numbers for known Bridge revisions */
403*4882a593Smuzhiyun #define BRIDGE_REV_A			0x1
404*4882a593Smuzhiyun #define BRIDGE_REV_B			0x2
405*4882a593Smuzhiyun #define BRIDGE_REV_C			0x3
406*4882a593Smuzhiyun #define BRIDGE_REV_D			0x4
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /* Bridge widget status register bits definition */
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun #define BRIDGE_STAT_LLP_REC_CNT		(0xFFu << 24)
411*4882a593Smuzhiyun #define BRIDGE_STAT_LLP_TX_CNT		(0xFF << 16)
412*4882a593Smuzhiyun #define BRIDGE_STAT_FLASH_SELECT	(0x1 << 6)
413*4882a593Smuzhiyun #define BRIDGE_STAT_PCI_GIO_N		(0x1 << 5)
414*4882a593Smuzhiyun #define BRIDGE_STAT_PENDING		(0x1F << 0)
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /* Bridge widget control register bits definition */
417*4882a593Smuzhiyun #define BRIDGE_CTRL_FLASH_WR_EN		(0x1ul << 31)
418*4882a593Smuzhiyun #define BRIDGE_CTRL_EN_CLK50		(0x1 << 30)
419*4882a593Smuzhiyun #define BRIDGE_CTRL_EN_CLK40		(0x1 << 29)
420*4882a593Smuzhiyun #define BRIDGE_CTRL_EN_CLK33		(0x1 << 28)
421*4882a593Smuzhiyun #define BRIDGE_CTRL_RST(n)		((n) << 24)
422*4882a593Smuzhiyun #define BRIDGE_CTRL_RST_MASK		(BRIDGE_CTRL_RST(0xF))
423*4882a593Smuzhiyun #define BRIDGE_CTRL_RST_PIN(x)		(BRIDGE_CTRL_RST(0x1 << (x)))
424*4882a593Smuzhiyun #define BRIDGE_CTRL_IO_SWAP		(0x1 << 23)
425*4882a593Smuzhiyun #define BRIDGE_CTRL_MEM_SWAP		(0x1 << 22)
426*4882a593Smuzhiyun #define BRIDGE_CTRL_PAGE_SIZE		(0x1 << 21)
427*4882a593Smuzhiyun #define BRIDGE_CTRL_SS_PAR_BAD		(0x1 << 20)
428*4882a593Smuzhiyun #define BRIDGE_CTRL_SS_PAR_EN		(0x1 << 19)
429*4882a593Smuzhiyun #define BRIDGE_CTRL_SSRAM_SIZE(n)	((n) << 17)
430*4882a593Smuzhiyun #define BRIDGE_CTRL_SSRAM_SIZE_MASK	(BRIDGE_CTRL_SSRAM_SIZE(0x3))
431*4882a593Smuzhiyun #define BRIDGE_CTRL_SSRAM_512K		(BRIDGE_CTRL_SSRAM_SIZE(0x3))
432*4882a593Smuzhiyun #define BRIDGE_CTRL_SSRAM_128K		(BRIDGE_CTRL_SSRAM_SIZE(0x2))
433*4882a593Smuzhiyun #define BRIDGE_CTRL_SSRAM_64K		(BRIDGE_CTRL_SSRAM_SIZE(0x1))
434*4882a593Smuzhiyun #define BRIDGE_CTRL_SSRAM_1K		(BRIDGE_CTRL_SSRAM_SIZE(0x0))
435*4882a593Smuzhiyun #define BRIDGE_CTRL_F_BAD_PKT		(0x1 << 16)
436*4882a593Smuzhiyun #define BRIDGE_CTRL_LLP_XBAR_CRD(n)	((n) << 12)
437*4882a593Smuzhiyun #define BRIDGE_CTRL_LLP_XBAR_CRD_MASK	(BRIDGE_CTRL_LLP_XBAR_CRD(0xf))
438*4882a593Smuzhiyun #define BRIDGE_CTRL_CLR_RLLP_CNT	(0x1 << 11)
439*4882a593Smuzhiyun #define BRIDGE_CTRL_CLR_TLLP_CNT	(0x1 << 10)
440*4882a593Smuzhiyun #define BRIDGE_CTRL_SYS_END		(0x1 << 9)
441*4882a593Smuzhiyun #define BRIDGE_CTRL_MAX_TRANS(n)	((n) << 4)
442*4882a593Smuzhiyun #define BRIDGE_CTRL_MAX_TRANS_MASK	(BRIDGE_CTRL_MAX_TRANS(0x1f))
443*4882a593Smuzhiyun #define BRIDGE_CTRL_WIDGET_ID(n)	((n) << 0)
444*4882a593Smuzhiyun #define BRIDGE_CTRL_WIDGET_ID_MASK	(BRIDGE_CTRL_WIDGET_ID(0xf))
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /* Bridge Response buffer Error Upper Register bit fields definition */
447*4882a593Smuzhiyun #define BRIDGE_RESP_ERRUPPR_DEVNUM_SHFT (20)
448*4882a593Smuzhiyun #define BRIDGE_RESP_ERRUPPR_DEVNUM_MASK (0x7 << BRIDGE_RESP_ERRUPPR_DEVNUM_SHFT)
449*4882a593Smuzhiyun #define BRIDGE_RESP_ERRUPPR_BUFNUM_SHFT (16)
450*4882a593Smuzhiyun #define BRIDGE_RESP_ERRUPPR_BUFNUM_MASK (0xF << BRIDGE_RESP_ERRUPPR_BUFNUM_SHFT)
451*4882a593Smuzhiyun #define BRIDGE_RESP_ERRRUPPR_BUFMASK	(0xFFFF)
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #define BRIDGE_RESP_ERRUPPR_BUFNUM(x)	\
454*4882a593Smuzhiyun 			(((x) & BRIDGE_RESP_ERRUPPR_BUFNUM_MASK) >> \
455*4882a593Smuzhiyun 				BRIDGE_RESP_ERRUPPR_BUFNUM_SHFT)
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun #define BRIDGE_RESP_ERRUPPR_DEVICE(x)	\
458*4882a593Smuzhiyun 			(((x) &	 BRIDGE_RESP_ERRUPPR_DEVNUM_MASK) >> \
459*4882a593Smuzhiyun 				 BRIDGE_RESP_ERRUPPR_DEVNUM_SHFT)
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /* Bridge direct mapping register bits definition */
462*4882a593Smuzhiyun #define BRIDGE_DIRMAP_W_ID_SHFT		20
463*4882a593Smuzhiyun #define BRIDGE_DIRMAP_W_ID		(0xf << BRIDGE_DIRMAP_W_ID_SHFT)
464*4882a593Smuzhiyun #define BRIDGE_DIRMAP_RMF_64		(0x1 << 18)
465*4882a593Smuzhiyun #define BRIDGE_DIRMAP_ADD512		(0x1 << 17)
466*4882a593Smuzhiyun #define BRIDGE_DIRMAP_OFF		(0x1ffff << 0)
467*4882a593Smuzhiyun #define BRIDGE_DIRMAP_OFF_ADDRSHFT	(31)	/* lsbit of DIRMAP_OFF is xtalk address bit 31 */
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun /* Bridge Arbitration register bits definition */
470*4882a593Smuzhiyun #define BRIDGE_ARB_REQ_WAIT_TICK(x)	((x) << 16)
471*4882a593Smuzhiyun #define BRIDGE_ARB_REQ_WAIT_TICK_MASK	BRIDGE_ARB_REQ_WAIT_TICK(0x3)
472*4882a593Smuzhiyun #define BRIDGE_ARB_REQ_WAIT_EN(x)	((x) << 8)
473*4882a593Smuzhiyun #define BRIDGE_ARB_REQ_WAIT_EN_MASK	BRIDGE_ARB_REQ_WAIT_EN(0xff)
474*4882a593Smuzhiyun #define BRIDGE_ARB_FREEZE_GNT		(1 << 6)
475*4882a593Smuzhiyun #define BRIDGE_ARB_HPRI_RING_B2		(1 << 5)
476*4882a593Smuzhiyun #define BRIDGE_ARB_HPRI_RING_B1		(1 << 4)
477*4882a593Smuzhiyun #define BRIDGE_ARB_HPRI_RING_B0		(1 << 3)
478*4882a593Smuzhiyun #define BRIDGE_ARB_LPRI_RING_B2		(1 << 2)
479*4882a593Smuzhiyun #define BRIDGE_ARB_LPRI_RING_B1		(1 << 1)
480*4882a593Smuzhiyun #define BRIDGE_ARB_LPRI_RING_B0		(1 << 0)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* Bridge Bus time-out register bits definition */
483*4882a593Smuzhiyun #define BRIDGE_BUS_PCI_RETRY_HLD(x)	((x) << 16)
484*4882a593Smuzhiyun #define BRIDGE_BUS_PCI_RETRY_HLD_MASK	BRIDGE_BUS_PCI_RETRY_HLD(0x1f)
485*4882a593Smuzhiyun #define BRIDGE_BUS_GIO_TIMEOUT		(1 << 12)
486*4882a593Smuzhiyun #define BRIDGE_BUS_PCI_RETRY_CNT(x)	((x) << 0)
487*4882a593Smuzhiyun #define BRIDGE_BUS_PCI_RETRY_MASK	BRIDGE_BUS_PCI_RETRY_CNT(0x3ff)
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /* Bridge interrupt status register bits definition */
490*4882a593Smuzhiyun #define BRIDGE_ISR_MULTI_ERR		(0x1u << 31)
491*4882a593Smuzhiyun #define BRIDGE_ISR_PMU_ESIZE_FAULT	(0x1 << 30)
492*4882a593Smuzhiyun #define BRIDGE_ISR_UNEXP_RESP		(0x1 << 29)
493*4882a593Smuzhiyun #define BRIDGE_ISR_BAD_XRESP_PKT	(0x1 << 28)
494*4882a593Smuzhiyun #define BRIDGE_ISR_BAD_XREQ_PKT		(0x1 << 27)
495*4882a593Smuzhiyun #define BRIDGE_ISR_RESP_XTLK_ERR	(0x1 << 26)
496*4882a593Smuzhiyun #define BRIDGE_ISR_REQ_XTLK_ERR		(0x1 << 25)
497*4882a593Smuzhiyun #define BRIDGE_ISR_INVLD_ADDR		(0x1 << 24)
498*4882a593Smuzhiyun #define BRIDGE_ISR_UNSUPPORTED_XOP	(0x1 << 23)
499*4882a593Smuzhiyun #define BRIDGE_ISR_XREQ_FIFO_OFLOW	(0x1 << 22)
500*4882a593Smuzhiyun #define BRIDGE_ISR_LLP_REC_SNERR	(0x1 << 21)
501*4882a593Smuzhiyun #define BRIDGE_ISR_LLP_REC_CBERR	(0x1 << 20)
502*4882a593Smuzhiyun #define BRIDGE_ISR_LLP_RCTY		(0x1 << 19)
503*4882a593Smuzhiyun #define BRIDGE_ISR_LLP_TX_RETRY		(0x1 << 18)
504*4882a593Smuzhiyun #define BRIDGE_ISR_LLP_TCTY		(0x1 << 17)
505*4882a593Smuzhiyun #define BRIDGE_ISR_SSRAM_PERR		(0x1 << 16)
506*4882a593Smuzhiyun #define BRIDGE_ISR_PCI_ABORT		(0x1 << 15)
507*4882a593Smuzhiyun #define BRIDGE_ISR_PCI_PARITY		(0x1 << 14)
508*4882a593Smuzhiyun #define BRIDGE_ISR_PCI_SERR		(0x1 << 13)
509*4882a593Smuzhiyun #define BRIDGE_ISR_PCI_PERR		(0x1 << 12)
510*4882a593Smuzhiyun #define BRIDGE_ISR_PCI_MST_TIMEOUT	(0x1 << 11)
511*4882a593Smuzhiyun #define BRIDGE_ISR_GIO_MST_TIMEOUT	BRIDGE_ISR_PCI_MST_TIMEOUT
512*4882a593Smuzhiyun #define BRIDGE_ISR_PCI_RETRY_CNT	(0x1 << 10)
513*4882a593Smuzhiyun #define BRIDGE_ISR_XREAD_REQ_TIMEOUT	(0x1 << 9)
514*4882a593Smuzhiyun #define BRIDGE_ISR_GIO_B_ENBL_ERR	(0x1 << 8)
515*4882a593Smuzhiyun #define BRIDGE_ISR_INT_MSK		(0xff << 0)
516*4882a593Smuzhiyun #define BRIDGE_ISR_INT(x)		(0x1 << (x))
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #define BRIDGE_ISR_LINK_ERROR		\
519*4882a593Smuzhiyun 		(BRIDGE_ISR_LLP_REC_SNERR|BRIDGE_ISR_LLP_REC_CBERR|	\
520*4882a593Smuzhiyun 		 BRIDGE_ISR_LLP_RCTY|BRIDGE_ISR_LLP_TX_RETRY|		\
521*4882a593Smuzhiyun 		 BRIDGE_ISR_LLP_TCTY)
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define BRIDGE_ISR_PCIBUS_PIOERR	\
524*4882a593Smuzhiyun 		(BRIDGE_ISR_PCI_MST_TIMEOUT|BRIDGE_ISR_PCI_ABORT)
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun #define BRIDGE_ISR_PCIBUS_ERROR		\
527*4882a593Smuzhiyun 		(BRIDGE_ISR_PCIBUS_PIOERR|BRIDGE_ISR_PCI_PERR|		\
528*4882a593Smuzhiyun 		 BRIDGE_ISR_PCI_SERR|BRIDGE_ISR_PCI_RETRY_CNT|		\
529*4882a593Smuzhiyun 		 BRIDGE_ISR_PCI_PARITY)
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define BRIDGE_ISR_XTALK_ERROR		\
532*4882a593Smuzhiyun 		(BRIDGE_ISR_XREAD_REQ_TIMEOUT|BRIDGE_ISR_XREQ_FIFO_OFLOW|\
533*4882a593Smuzhiyun 		 BRIDGE_ISR_UNSUPPORTED_XOP|BRIDGE_ISR_INVLD_ADDR|	\
534*4882a593Smuzhiyun 		 BRIDGE_ISR_REQ_XTLK_ERR|BRIDGE_ISR_RESP_XTLK_ERR|	\
535*4882a593Smuzhiyun 		 BRIDGE_ISR_BAD_XREQ_PKT|BRIDGE_ISR_BAD_XRESP_PKT|	\
536*4882a593Smuzhiyun 		 BRIDGE_ISR_UNEXP_RESP)
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun #define BRIDGE_ISR_ERRORS		\
539*4882a593Smuzhiyun 		(BRIDGE_ISR_LINK_ERROR|BRIDGE_ISR_PCIBUS_ERROR|		\
540*4882a593Smuzhiyun 		 BRIDGE_ISR_XTALK_ERROR|BRIDGE_ISR_SSRAM_PERR|		\
541*4882a593Smuzhiyun 		 BRIDGE_ISR_PMU_ESIZE_FAULT)
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun /*
544*4882a593Smuzhiyun  * List of Errors which are fatal and kill the system
545*4882a593Smuzhiyun  */
546*4882a593Smuzhiyun #define BRIDGE_ISR_ERROR_FATAL		\
547*4882a593Smuzhiyun 		((BRIDGE_ISR_XTALK_ERROR & ~BRIDGE_ISR_XREAD_REQ_TIMEOUT)|\
548*4882a593Smuzhiyun 		 BRIDGE_ISR_PCI_SERR|BRIDGE_ISR_PCI_PARITY )
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #define BRIDGE_ISR_ERROR_DUMP		\
551*4882a593Smuzhiyun 		(BRIDGE_ISR_PCIBUS_ERROR|BRIDGE_ISR_PMU_ESIZE_FAULT|	\
552*4882a593Smuzhiyun 		 BRIDGE_ISR_XTALK_ERROR|BRIDGE_ISR_SSRAM_PERR)
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /* Bridge interrupt enable register bits definition */
555*4882a593Smuzhiyun #define BRIDGE_IMR_UNEXP_RESP		BRIDGE_ISR_UNEXP_RESP
556*4882a593Smuzhiyun #define BRIDGE_IMR_PMU_ESIZE_FAULT	BRIDGE_ISR_PMU_ESIZE_FAULT
557*4882a593Smuzhiyun #define BRIDGE_IMR_BAD_XRESP_PKT	BRIDGE_ISR_BAD_XRESP_PKT
558*4882a593Smuzhiyun #define BRIDGE_IMR_BAD_XREQ_PKT		BRIDGE_ISR_BAD_XREQ_PKT
559*4882a593Smuzhiyun #define BRIDGE_IMR_RESP_XTLK_ERR	BRIDGE_ISR_RESP_XTLK_ERR
560*4882a593Smuzhiyun #define BRIDGE_IMR_REQ_XTLK_ERR		BRIDGE_ISR_REQ_XTLK_ERR
561*4882a593Smuzhiyun #define BRIDGE_IMR_INVLD_ADDR		BRIDGE_ISR_INVLD_ADDR
562*4882a593Smuzhiyun #define BRIDGE_IMR_UNSUPPORTED_XOP	BRIDGE_ISR_UNSUPPORTED_XOP
563*4882a593Smuzhiyun #define BRIDGE_IMR_XREQ_FIFO_OFLOW	BRIDGE_ISR_XREQ_FIFO_OFLOW
564*4882a593Smuzhiyun #define BRIDGE_IMR_LLP_REC_SNERR	BRIDGE_ISR_LLP_REC_SNERR
565*4882a593Smuzhiyun #define BRIDGE_IMR_LLP_REC_CBERR	BRIDGE_ISR_LLP_REC_CBERR
566*4882a593Smuzhiyun #define BRIDGE_IMR_LLP_RCTY		BRIDGE_ISR_LLP_RCTY
567*4882a593Smuzhiyun #define BRIDGE_IMR_LLP_TX_RETRY		BRIDGE_ISR_LLP_TX_RETRY
568*4882a593Smuzhiyun #define BRIDGE_IMR_LLP_TCTY		BRIDGE_ISR_LLP_TCTY
569*4882a593Smuzhiyun #define BRIDGE_IMR_SSRAM_PERR		BRIDGE_ISR_SSRAM_PERR
570*4882a593Smuzhiyun #define BRIDGE_IMR_PCI_ABORT		BRIDGE_ISR_PCI_ABORT
571*4882a593Smuzhiyun #define BRIDGE_IMR_PCI_PARITY		BRIDGE_ISR_PCI_PARITY
572*4882a593Smuzhiyun #define BRIDGE_IMR_PCI_SERR		BRIDGE_ISR_PCI_SERR
573*4882a593Smuzhiyun #define BRIDGE_IMR_PCI_PERR		BRIDGE_ISR_PCI_PERR
574*4882a593Smuzhiyun #define BRIDGE_IMR_PCI_MST_TIMEOUT	BRIDGE_ISR_PCI_MST_TIMEOUT
575*4882a593Smuzhiyun #define BRIDGE_IMR_GIO_MST_TIMEOUT	BRIDGE_ISR_GIO_MST_TIMEOUT
576*4882a593Smuzhiyun #define BRIDGE_IMR_PCI_RETRY_CNT	BRIDGE_ISR_PCI_RETRY_CNT
577*4882a593Smuzhiyun #define BRIDGE_IMR_XREAD_REQ_TIMEOUT	BRIDGE_ISR_XREAD_REQ_TIMEOUT
578*4882a593Smuzhiyun #define BRIDGE_IMR_GIO_B_ENBL_ERR	BRIDGE_ISR_GIO_B_ENBL_ERR
579*4882a593Smuzhiyun #define BRIDGE_IMR_INT_MSK		BRIDGE_ISR_INT_MSK
580*4882a593Smuzhiyun #define BRIDGE_IMR_INT(x)		BRIDGE_ISR_INT(x)
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /* Bridge interrupt reset register bits definition */
583*4882a593Smuzhiyun #define BRIDGE_IRR_MULTI_CLR		(0x1 << 6)
584*4882a593Smuzhiyun #define BRIDGE_IRR_CRP_GRP_CLR		(0x1 << 5)
585*4882a593Smuzhiyun #define BRIDGE_IRR_RESP_BUF_GRP_CLR	(0x1 << 4)
586*4882a593Smuzhiyun #define BRIDGE_IRR_REQ_DSP_GRP_CLR	(0x1 << 3)
587*4882a593Smuzhiyun #define BRIDGE_IRR_LLP_GRP_CLR		(0x1 << 2)
588*4882a593Smuzhiyun #define BRIDGE_IRR_SSRAM_GRP_CLR	(0x1 << 1)
589*4882a593Smuzhiyun #define BRIDGE_IRR_PCI_GRP_CLR		(0x1 << 0)
590*4882a593Smuzhiyun #define BRIDGE_IRR_GIO_GRP_CLR		(0x1 << 0)
591*4882a593Smuzhiyun #define BRIDGE_IRR_ALL_CLR		0x7f
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun #define BRIDGE_IRR_CRP_GRP		(BRIDGE_ISR_UNEXP_RESP | \
594*4882a593Smuzhiyun 					 BRIDGE_ISR_XREQ_FIFO_OFLOW)
595*4882a593Smuzhiyun #define BRIDGE_IRR_RESP_BUF_GRP		(BRIDGE_ISR_BAD_XRESP_PKT | \
596*4882a593Smuzhiyun 					 BRIDGE_ISR_RESP_XTLK_ERR | \
597*4882a593Smuzhiyun 					 BRIDGE_ISR_XREAD_REQ_TIMEOUT)
598*4882a593Smuzhiyun #define BRIDGE_IRR_REQ_DSP_GRP		(BRIDGE_ISR_UNSUPPORTED_XOP | \
599*4882a593Smuzhiyun 					 BRIDGE_ISR_BAD_XREQ_PKT | \
600*4882a593Smuzhiyun 					 BRIDGE_ISR_REQ_XTLK_ERR | \
601*4882a593Smuzhiyun 					 BRIDGE_ISR_INVLD_ADDR)
602*4882a593Smuzhiyun #define BRIDGE_IRR_LLP_GRP		(BRIDGE_ISR_LLP_REC_SNERR | \
603*4882a593Smuzhiyun 					 BRIDGE_ISR_LLP_REC_CBERR | \
604*4882a593Smuzhiyun 					 BRIDGE_ISR_LLP_RCTY | \
605*4882a593Smuzhiyun 					 BRIDGE_ISR_LLP_TX_RETRY | \
606*4882a593Smuzhiyun 					 BRIDGE_ISR_LLP_TCTY)
607*4882a593Smuzhiyun #define BRIDGE_IRR_SSRAM_GRP		(BRIDGE_ISR_SSRAM_PERR | \
608*4882a593Smuzhiyun 					 BRIDGE_ISR_PMU_ESIZE_FAULT)
609*4882a593Smuzhiyun #define BRIDGE_IRR_PCI_GRP		(BRIDGE_ISR_PCI_ABORT | \
610*4882a593Smuzhiyun 					 BRIDGE_ISR_PCI_PARITY | \
611*4882a593Smuzhiyun 					 BRIDGE_ISR_PCI_SERR | \
612*4882a593Smuzhiyun 					 BRIDGE_ISR_PCI_PERR | \
613*4882a593Smuzhiyun 					 BRIDGE_ISR_PCI_MST_TIMEOUT | \
614*4882a593Smuzhiyun 					 BRIDGE_ISR_PCI_RETRY_CNT)
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun #define BRIDGE_IRR_GIO_GRP		(BRIDGE_ISR_GIO_B_ENBL_ERR | \
617*4882a593Smuzhiyun 					 BRIDGE_ISR_GIO_MST_TIMEOUT)
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun /* Bridge INT_DEV register bits definition */
620*4882a593Smuzhiyun #define BRIDGE_INT_DEV_SHFT(n)		((n)*3)
621*4882a593Smuzhiyun #define BRIDGE_INT_DEV_MASK(n)		(0x7 << BRIDGE_INT_DEV_SHFT(n))
622*4882a593Smuzhiyun #define BRIDGE_INT_DEV_SET(_dev, _line) (_dev << BRIDGE_INT_DEV_SHFT(_line))
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /* Bridge interrupt(x) register bits definition */
625*4882a593Smuzhiyun #define BRIDGE_INT_ADDR_HOST		0x0003FF00
626*4882a593Smuzhiyun #define BRIDGE_INT_ADDR_FLD		0x000000FF
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #define BRIDGE_TMO_PCI_RETRY_HLD_MASK	0x1f0000
629*4882a593Smuzhiyun #define BRIDGE_TMO_GIO_TIMEOUT_MASK	0x001000
630*4882a593Smuzhiyun #define BRIDGE_TMO_PCI_RETRY_CNT_MASK	0x0003ff
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun #define BRIDGE_TMO_PCI_RETRY_CNT_MAX	0x3ff
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun /*
635*4882a593Smuzhiyun  * The NASID should be shifted by this amount and stored into the
636*4882a593Smuzhiyun  * interrupt(x) register.
637*4882a593Smuzhiyun  */
638*4882a593Smuzhiyun #define BRIDGE_INT_ADDR_NASID_SHFT	8
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /*
641*4882a593Smuzhiyun  * The BRIDGE_INT_ADDR_DEST_IO bit should be set to send an interrupt to
642*4882a593Smuzhiyun  * memory.
643*4882a593Smuzhiyun  */
644*4882a593Smuzhiyun #define BRIDGE_INT_ADDR_DEST_IO		(1 << 17)
645*4882a593Smuzhiyun #define BRIDGE_INT_ADDR_DEST_MEM	0
646*4882a593Smuzhiyun #define BRIDGE_INT_ADDR_MASK		(1 << 17)
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun /* Bridge device(x) register bits definition */
649*4882a593Smuzhiyun #define BRIDGE_DEV_ERR_LOCK_EN		0x10000000
650*4882a593Smuzhiyun #define BRIDGE_DEV_PAGE_CHK_DIS		0x08000000
651*4882a593Smuzhiyun #define BRIDGE_DEV_FORCE_PCI_PAR	0x04000000
652*4882a593Smuzhiyun #define BRIDGE_DEV_VIRTUAL_EN		0x02000000
653*4882a593Smuzhiyun #define BRIDGE_DEV_PMU_WRGA_EN		0x01000000
654*4882a593Smuzhiyun #define BRIDGE_DEV_DIR_WRGA_EN		0x00800000
655*4882a593Smuzhiyun #define BRIDGE_DEV_DEV_SIZE		0x00400000
656*4882a593Smuzhiyun #define BRIDGE_DEV_RT			0x00200000
657*4882a593Smuzhiyun #define BRIDGE_DEV_SWAP_PMU		0x00100000
658*4882a593Smuzhiyun #define BRIDGE_DEV_SWAP_DIR		0x00080000
659*4882a593Smuzhiyun #define BRIDGE_DEV_PREF			0x00040000
660*4882a593Smuzhiyun #define BRIDGE_DEV_PRECISE		0x00020000
661*4882a593Smuzhiyun #define BRIDGE_DEV_COH			0x00010000
662*4882a593Smuzhiyun #define BRIDGE_DEV_BARRIER		0x00008000
663*4882a593Smuzhiyun #define BRIDGE_DEV_GBR			0x00004000
664*4882a593Smuzhiyun #define BRIDGE_DEV_DEV_SWAP		0x00002000
665*4882a593Smuzhiyun #define BRIDGE_DEV_DEV_IO_MEM		0x00001000
666*4882a593Smuzhiyun #define BRIDGE_DEV_OFF_MASK		0x00000fff
667*4882a593Smuzhiyun #define BRIDGE_DEV_OFF_ADDR_SHFT	20
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun #define BRIDGE_DEV_PMU_BITS		(BRIDGE_DEV_PMU_WRGA_EN		| \
670*4882a593Smuzhiyun 					 BRIDGE_DEV_SWAP_PMU)
671*4882a593Smuzhiyun #define BRIDGE_DEV_D32_BITS		(BRIDGE_DEV_DIR_WRGA_EN		| \
672*4882a593Smuzhiyun 					 BRIDGE_DEV_SWAP_DIR		| \
673*4882a593Smuzhiyun 					 BRIDGE_DEV_PREF		| \
674*4882a593Smuzhiyun 					 BRIDGE_DEV_PRECISE		| \
675*4882a593Smuzhiyun 					 BRIDGE_DEV_COH			| \
676*4882a593Smuzhiyun 					 BRIDGE_DEV_BARRIER)
677*4882a593Smuzhiyun #define BRIDGE_DEV_D64_BITS		(BRIDGE_DEV_DIR_WRGA_EN		| \
678*4882a593Smuzhiyun 					 BRIDGE_DEV_SWAP_DIR		| \
679*4882a593Smuzhiyun 					 BRIDGE_DEV_COH			| \
680*4882a593Smuzhiyun 					 BRIDGE_DEV_BARRIER)
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun /* Bridge Error Upper register bit field definition */
683*4882a593Smuzhiyun #define BRIDGE_ERRUPPR_DEVMASTER	(0x1 << 20)	/* Device was master */
684*4882a593Smuzhiyun #define BRIDGE_ERRUPPR_PCIVDEV		(0x1 << 19)	/* Virtual Req value */
685*4882a593Smuzhiyun #define BRIDGE_ERRUPPR_DEVNUM_SHFT	(16)
686*4882a593Smuzhiyun #define BRIDGE_ERRUPPR_DEVNUM_MASK	(0x7 << BRIDGE_ERRUPPR_DEVNUM_SHFT)
687*4882a593Smuzhiyun #define BRIDGE_ERRUPPR_DEVICE(err)	(((err) >> BRIDGE_ERRUPPR_DEVNUM_SHFT) & 0x7)
688*4882a593Smuzhiyun #define BRIDGE_ERRUPPR_ADDRMASK		(0xFFFF)
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun /* Bridge interrupt mode register bits definition */
691*4882a593Smuzhiyun #define BRIDGE_INTMODE_CLR_PKT_EN(x)	(0x1 << (x))
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /* this should be written to the xbow's link_control(x) register */
694*4882a593Smuzhiyun #define BRIDGE_CREDIT	3
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun /* RRB assignment register */
697*4882a593Smuzhiyun #define BRIDGE_RRB_EN	0x8	/* after shifting down */
698*4882a593Smuzhiyun #define BRIDGE_RRB_DEV	0x7	/* after shifting down */
699*4882a593Smuzhiyun #define BRIDGE_RRB_VDEV 0x4	/* after shifting down */
700*4882a593Smuzhiyun #define BRIDGE_RRB_PDEV 0x3	/* after shifting down */
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* RRB status register */
703*4882a593Smuzhiyun #define BRIDGE_RRB_VALID(r)	(0x00010000<<(r))
704*4882a593Smuzhiyun #define BRIDGE_RRB_INUSE(r)	(0x00000001<<(r))
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun /* RRB clear register */
707*4882a593Smuzhiyun #define BRIDGE_RRB_CLEAR(r)	(0x00000001<<(r))
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun /* xbox system controller declarations */
710*4882a593Smuzhiyun #define XBOX_BRIDGE_WID		8
711*4882a593Smuzhiyun #define FLASH_PROM1_BASE	0xE00000 /* To read the xbox sysctlr status */
712*4882a593Smuzhiyun #define XBOX_RPS_EXISTS		1 << 6	 /* RPS bit in status register */
713*4882a593Smuzhiyun #define XBOX_RPS_FAIL		1 << 4	 /* RPS status bit in register */
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun /* ========================================================================
716*4882a593Smuzhiyun  */
717*4882a593Smuzhiyun /*
718*4882a593Smuzhiyun  * Macros for Xtalk to Bridge bus (PCI/GIO) PIO
719*4882a593Smuzhiyun  * refer to section 4.2.1 of Bridge Spec for xtalk to PCI/GIO PIO mappings
720*4882a593Smuzhiyun  */
721*4882a593Smuzhiyun /* XTALK addresses that map into Bridge Bus addr space */
722*4882a593Smuzhiyun #define BRIDGE_PIO32_XTALK_ALIAS_BASE	0x000040000000L
723*4882a593Smuzhiyun #define BRIDGE_PIO32_XTALK_ALIAS_LIMIT	0x00007FFFFFFFL
724*4882a593Smuzhiyun #define BRIDGE_PIO64_XTALK_ALIAS_BASE	0x000080000000L
725*4882a593Smuzhiyun #define BRIDGE_PIO64_XTALK_ALIAS_LIMIT	0x0000BFFFFFFFL
726*4882a593Smuzhiyun #define BRIDGE_PCIIO_XTALK_ALIAS_BASE	0x000100000000L
727*4882a593Smuzhiyun #define BRIDGE_PCIIO_XTALK_ALIAS_LIMIT	0x0001FFFFFFFFL
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun /* Ranges of PCI bus space that can be accessed via PIO from xtalk */
730*4882a593Smuzhiyun #define BRIDGE_MIN_PIO_ADDR_MEM		0x00000000	/* 1G PCI memory space */
731*4882a593Smuzhiyun #define BRIDGE_MAX_PIO_ADDR_MEM		0x3fffffff
732*4882a593Smuzhiyun #define BRIDGE_MIN_PIO_ADDR_IO		0x00000000	/* 4G PCI IO space */
733*4882a593Smuzhiyun #define BRIDGE_MAX_PIO_ADDR_IO		0xffffffff
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun /* XTALK addresses that map into PCI addresses */
736*4882a593Smuzhiyun #define BRIDGE_PCI_MEM32_BASE		BRIDGE_PIO32_XTALK_ALIAS_BASE
737*4882a593Smuzhiyun #define BRIDGE_PCI_MEM32_LIMIT		BRIDGE_PIO32_XTALK_ALIAS_LIMIT
738*4882a593Smuzhiyun #define BRIDGE_PCI_MEM64_BASE		BRIDGE_PIO64_XTALK_ALIAS_BASE
739*4882a593Smuzhiyun #define BRIDGE_PCI_MEM64_LIMIT		BRIDGE_PIO64_XTALK_ALIAS_LIMIT
740*4882a593Smuzhiyun #define BRIDGE_PCI_IO_BASE		BRIDGE_PCIIO_XTALK_ALIAS_BASE
741*4882a593Smuzhiyun #define BRIDGE_PCI_IO_LIMIT		BRIDGE_PCIIO_XTALK_ALIAS_LIMIT
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /*
744*4882a593Smuzhiyun  * Macros for Bridge bus (PCI/GIO) to Xtalk DMA
745*4882a593Smuzhiyun  */
746*4882a593Smuzhiyun /* Bridge Bus DMA addresses */
747*4882a593Smuzhiyun #define BRIDGE_LOCAL_BASE		0
748*4882a593Smuzhiyun #define BRIDGE_DMA_MAPPED_BASE		0x40000000
749*4882a593Smuzhiyun #define BRIDGE_DMA_MAPPED_SIZE		0x40000000	/* 1G Bytes */
750*4882a593Smuzhiyun #define BRIDGE_DMA_DIRECT_BASE		0x80000000
751*4882a593Smuzhiyun #define BRIDGE_DMA_DIRECT_SIZE		0x80000000	/* 2G Bytes */
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun #define PCI32_LOCAL_BASE		BRIDGE_LOCAL_BASE
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun /* PCI addresses of regions decoded by Bridge for DMA */
756*4882a593Smuzhiyun #define PCI32_MAPPED_BASE		BRIDGE_DMA_MAPPED_BASE
757*4882a593Smuzhiyun #define PCI32_DIRECT_BASE		BRIDGE_DMA_DIRECT_BASE
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun #define IS_PCI32_LOCAL(x)	((ulong_t)(x) < PCI32_MAPPED_BASE)
760*4882a593Smuzhiyun #define IS_PCI32_MAPPED(x)	((ulong_t)(x) < PCI32_DIRECT_BASE && \
761*4882a593Smuzhiyun 					(ulong_t)(x) >= PCI32_MAPPED_BASE)
762*4882a593Smuzhiyun #define IS_PCI32_DIRECT(x)	((ulong_t)(x) >= PCI32_MAPPED_BASE)
763*4882a593Smuzhiyun #define IS_PCI64(x)		((ulong_t)(x) >= PCI64_BASE)
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun /*
766*4882a593Smuzhiyun  * The GIO address space.
767*4882a593Smuzhiyun  */
768*4882a593Smuzhiyun /* Xtalk to GIO PIO */
769*4882a593Smuzhiyun #define BRIDGE_GIO_MEM32_BASE		BRIDGE_PIO32_XTALK_ALIAS_BASE
770*4882a593Smuzhiyun #define BRIDGE_GIO_MEM32_LIMIT		BRIDGE_PIO32_XTALK_ALIAS_LIMIT
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun #define GIO_LOCAL_BASE			BRIDGE_LOCAL_BASE
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun /* GIO addresses of regions decoded by Bridge for DMA */
775*4882a593Smuzhiyun #define GIO_MAPPED_BASE			BRIDGE_DMA_MAPPED_BASE
776*4882a593Smuzhiyun #define GIO_DIRECT_BASE			BRIDGE_DMA_DIRECT_BASE
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun #define IS_GIO_LOCAL(x)		((ulong_t)(x) < GIO_MAPPED_BASE)
779*4882a593Smuzhiyun #define IS_GIO_MAPPED(x)	((ulong_t)(x) < GIO_DIRECT_BASE && \
780*4882a593Smuzhiyun 					(ulong_t)(x) >= GIO_MAPPED_BASE)
781*4882a593Smuzhiyun #define IS_GIO_DIRECT(x)	((ulong_t)(x) >= GIO_MAPPED_BASE)
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /* PCI to xtalk mapping */
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /* given a DIR_OFF value and a pci/gio 32 bits direct address, determine
786*4882a593Smuzhiyun  * which xtalk address is accessed
787*4882a593Smuzhiyun  */
788*4882a593Smuzhiyun #define BRIDGE_DIRECT_32_SEG_SIZE	BRIDGE_DMA_DIRECT_SIZE
789*4882a593Smuzhiyun #define BRIDGE_DIRECT_32_TO_XTALK(dir_off,adr)		\
790*4882a593Smuzhiyun 	((dir_off) * BRIDGE_DIRECT_32_SEG_SIZE +	\
791*4882a593Smuzhiyun 		((adr) & (BRIDGE_DIRECT_32_SEG_SIZE - 1)) + PHYS_RAMBASE)
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /* 64-bit address attribute masks */
794*4882a593Smuzhiyun #define PCI64_ATTR_TARG_MASK	0xf000000000000000
795*4882a593Smuzhiyun #define PCI64_ATTR_TARG_SHFT	60
796*4882a593Smuzhiyun #define PCI64_ATTR_PREF		0x0800000000000000
797*4882a593Smuzhiyun #define PCI64_ATTR_PREC		0x0400000000000000
798*4882a593Smuzhiyun #define PCI64_ATTR_VIRTUAL	0x0200000000000000
799*4882a593Smuzhiyun #define PCI64_ATTR_BAR		0x0100000000000000
800*4882a593Smuzhiyun #define PCI64_ATTR_RMF_MASK	0x00ff000000000000
801*4882a593Smuzhiyun #define PCI64_ATTR_RMF_SHFT	48
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun struct bridge_controller {
804*4882a593Smuzhiyun 	struct resource		busn;
805*4882a593Smuzhiyun 	struct bridge_regs	*base;
806*4882a593Smuzhiyun 	unsigned long		baddr;
807*4882a593Smuzhiyun 	unsigned long		intr_addr;
808*4882a593Smuzhiyun 	struct irq_domain	*domain;
809*4882a593Smuzhiyun 	unsigned int		pci_int[8][2];
810*4882a593Smuzhiyun 	unsigned int		int_mapping[8][2];
811*4882a593Smuzhiyun 	u32			ioc3_sid[8];
812*4882a593Smuzhiyun 	nasid_t			nasid;
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun #define BRIDGE_CONTROLLER(bus) \
816*4882a593Smuzhiyun 	((struct bridge_controller *)((bus)->sysdata))
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun #define bridge_read(bc, reg)		__raw_readl(&bc->base->reg)
819*4882a593Smuzhiyun #define bridge_write(bc, reg, val)	__raw_writel(val, &bc->base->reg)
820*4882a593Smuzhiyun #define bridge_set(bc, reg, val)	\
821*4882a593Smuzhiyun 	__raw_writel(__raw_readl(&bc->base->reg) | (val), &bc->base->reg)
822*4882a593Smuzhiyun #define bridge_clr(bc, reg, val)	\
823*4882a593Smuzhiyun 	__raw_writel(__raw_readl(&bc->base->reg) & ~(val), &bc->base->reg)
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun #endif /* _ASM_PCI_BRIDGE_H */
826