xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/pci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef _ASM_PCI_H
7*4882a593Smuzhiyun #define _ASM_PCI_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/mm.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifdef __KERNEL__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * This file essentially defines the interface between board
15*4882a593Smuzhiyun  * specific PCI code and MIPS common PCI code.	Should potentially put
16*4882a593Smuzhiyun  * into include/asm/pci.h file.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/ioport.h>
20*4882a593Smuzhiyun #include <linux/list.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #ifdef CONFIG_PCI_DRIVERS_LEGACY
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * Each pci channel is a top-level PCI bus seem by CPU.	 A machine  with
27*4882a593Smuzhiyun  * multiple PCI channels may have multiple PCI host controllers or a
28*4882a593Smuzhiyun  * single controller supporting multiple channels.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun struct pci_controller {
31*4882a593Smuzhiyun 	struct list_head list;
32*4882a593Smuzhiyun 	struct pci_bus *bus;
33*4882a593Smuzhiyun 	struct device_node *of_node;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	struct pci_ops *pci_ops;
36*4882a593Smuzhiyun 	struct resource *mem_resource;
37*4882a593Smuzhiyun 	unsigned long mem_offset;
38*4882a593Smuzhiyun 	struct resource *io_resource;
39*4882a593Smuzhiyun 	unsigned long io_offset;
40*4882a593Smuzhiyun 	unsigned long io_map_base;
41*4882a593Smuzhiyun 	struct resource *busn_resource;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifndef CONFIG_PCI_DOMAINS_GENERIC
44*4882a593Smuzhiyun 	unsigned int index;
45*4882a593Smuzhiyun 	/* For compatibility with current (as of July 2003) pciutils
46*4882a593Smuzhiyun 	   and XFree86. Eventually will be removed. */
47*4882a593Smuzhiyun 	unsigned int need_domain_info;
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/* Optional access methods for reading/writing the bus number
51*4882a593Smuzhiyun 	   of the PCI controller */
52*4882a593Smuzhiyun 	int (*get_busno)(void);
53*4882a593Smuzhiyun 	void (*set_busno)(int busno);
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * Used by boards to register their PCI busses before the actual scanning.
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun extern void register_pci_controller(struct pci_controller *hose);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun  * board supplied pci irq fixup routine
63*4882a593Smuzhiyun  */
64*4882a593Smuzhiyun extern int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Do platform specific device initialization at pci_enable_device() time */
67*4882a593Smuzhiyun extern int pcibios_plat_dev_init(struct pci_dev *dev);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun extern char * (*pcibios_plat_setup)(char *str);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #ifdef CONFIG_OF
72*4882a593Smuzhiyun /* this function parses memory ranges from a device node */
73*4882a593Smuzhiyun extern void pci_load_of_ranges(struct pci_controller *hose,
74*4882a593Smuzhiyun 			       struct device_node *node);
75*4882a593Smuzhiyun #else
pci_load_of_ranges(struct pci_controller * hose,struct device_node * node)76*4882a593Smuzhiyun static inline void pci_load_of_ranges(struct pci_controller *hose,
77*4882a593Smuzhiyun 				      struct device_node *node) {}
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #ifdef CONFIG_PCI_DOMAINS_GENERIC
set_pci_need_domain_info(struct pci_controller * hose,int need_domain_info)81*4882a593Smuzhiyun static inline void set_pci_need_domain_info(struct pci_controller *hose,
82*4882a593Smuzhiyun 					    int need_domain_info)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	/* nothing to do */
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun #elif defined(CONFIG_PCI_DOMAINS)
set_pci_need_domain_info(struct pci_controller * hose,int need_domain_info)87*4882a593Smuzhiyun static inline void set_pci_need_domain_info(struct pci_controller *hose,
88*4882a593Smuzhiyun 					    int need_domain_info)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	hose->need_domain_info = need_domain_info;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun #endif /* CONFIG_PCI_DOMAINS */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Can be used to override the logic in pci_scan_bus for skipping
97*4882a593Smuzhiyun    already-configured bus numbers - to be used for buggy BIOSes
98*4882a593Smuzhiyun    or architectures with incomplete PCI setup by the loader */
pcibios_assign_all_busses(void)99*4882a593Smuzhiyun static inline unsigned int pcibios_assign_all_busses(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	return 1;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun extern unsigned long PCIBIOS_MIN_IO;
105*4882a593Smuzhiyun extern unsigned long PCIBIOS_MIN_MEM;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define PCIBIOS_MIN_CARDBUS_IO	0x4000
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define HAVE_PCI_MMAP
110*4882a593Smuzhiyun #define ARCH_GENERIC_PCI_MMAP_RESOURCE
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * Dynamic DMA mapping stuff.
114*4882a593Smuzhiyun  * MIPS has everything mapped statically.
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #include <linux/types.h>
118*4882a593Smuzhiyun #include <linux/slab.h>
119*4882a593Smuzhiyun #include <linux/scatterlist.h>
120*4882a593Smuzhiyun #include <linux/string.h>
121*4882a593Smuzhiyun #include <asm/io.h>
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #ifdef CONFIG_PCI_DOMAINS_GENERIC
pci_proc_domain(struct pci_bus * bus)124*4882a593Smuzhiyun static inline int pci_proc_domain(struct pci_bus *bus)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	return pci_domain_nr(bus);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun #elif defined(CONFIG_PCI_DOMAINS)
129*4882a593Smuzhiyun #define pci_domain_nr(bus) ((struct pci_controller *)(bus)->sysdata)->index
130*4882a593Smuzhiyun 
pci_proc_domain(struct pci_bus * bus)131*4882a593Smuzhiyun static inline int pci_proc_domain(struct pci_bus *bus)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct pci_controller *hose = bus->sysdata;
134*4882a593Smuzhiyun 	return hose->need_domain_info;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun #endif /* CONFIG_PCI_DOMAINS */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #endif /* __KERNEL__ */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* Do platform specific device initialization at pci_enable_device() time */
141*4882a593Smuzhiyun extern int pcibios_plat_dev_init(struct pci_dev *dev);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* Chances are this interrupt is wired PC-style ...  */
pci_get_legacy_ide_irq(struct pci_dev * dev,int channel)144*4882a593Smuzhiyun static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	return channel ? 15 : 14;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #endif /* _ASM_PCI_H */
150