1*4882a593Smuzhiyun /***********************license start*************** 2*4882a593Smuzhiyun * Author: Cavium Networks 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Contact: support@caviumnetworks.com 5*4882a593Smuzhiyun * This file is part of the OCTEON SDK 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2003-2012 Cavium Networks 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as 11*4882a593Smuzhiyun * published by the Free Software Foundation. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more 17*4882a593Smuzhiyun * details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this file; if not, write to the Free Software 21*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA 22*4882a593Smuzhiyun * or visit http://www.gnu.org/licenses/. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * This file may also be available under a different license from Cavium. 25*4882a593Smuzhiyun * Contact Cavium Networks for more information 26*4882a593Smuzhiyun ***********************license end**************************************/ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifndef __CVMX_SRXX_DEFS_H__ 29*4882a593Smuzhiyun #define __CVMX_SRXX_DEFS_H__ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define CVMX_SRXX_COM_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000200ull) + ((block_id) & 1) * 0x8000000ull) 32*4882a593Smuzhiyun #define CVMX_SRXX_IGN_RX_FULL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000218ull) + ((block_id) & 1) * 0x8000000ull) 33*4882a593Smuzhiyun #define CVMX_SRXX_SPI4_CALX(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180090000000ull) + (((offset) & 31) + ((block_id) & 1) * 0x1000000ull) * 8) 34*4882a593Smuzhiyun #define CVMX_SRXX_SPI4_STAT(block_id) (CVMX_ADD_IO_SEG(0x0001180090000208ull) + ((block_id) & 1) * 0x8000000ull) 35*4882a593Smuzhiyun #define CVMX_SRXX_SW_TICK_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180090000220ull) + ((block_id) & 1) * 0x8000000ull) 36*4882a593Smuzhiyun #define CVMX_SRXX_SW_TICK_DAT(block_id) (CVMX_ADD_IO_SEG(0x0001180090000228ull) + ((block_id) & 1) * 0x8000000ull) 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun union cvmx_srxx_com_ctl { 39*4882a593Smuzhiyun uint64_t u64; 40*4882a593Smuzhiyun struct cvmx_srxx_com_ctl_s { 41*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 42*4882a593Smuzhiyun uint64_t reserved_8_63:56; 43*4882a593Smuzhiyun uint64_t prts:4; 44*4882a593Smuzhiyun uint64_t st_en:1; 45*4882a593Smuzhiyun uint64_t reserved_1_2:2; 46*4882a593Smuzhiyun uint64_t inf_en:1; 47*4882a593Smuzhiyun #else 48*4882a593Smuzhiyun uint64_t inf_en:1; 49*4882a593Smuzhiyun uint64_t reserved_1_2:2; 50*4882a593Smuzhiyun uint64_t st_en:1; 51*4882a593Smuzhiyun uint64_t prts:4; 52*4882a593Smuzhiyun uint64_t reserved_8_63:56; 53*4882a593Smuzhiyun #endif 54*4882a593Smuzhiyun } s; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun union cvmx_srxx_ign_rx_full { 58*4882a593Smuzhiyun uint64_t u64; 59*4882a593Smuzhiyun struct cvmx_srxx_ign_rx_full_s { 60*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 61*4882a593Smuzhiyun uint64_t reserved_16_63:48; 62*4882a593Smuzhiyun uint64_t ignore:16; 63*4882a593Smuzhiyun #else 64*4882a593Smuzhiyun uint64_t ignore:16; 65*4882a593Smuzhiyun uint64_t reserved_16_63:48; 66*4882a593Smuzhiyun #endif 67*4882a593Smuzhiyun } s; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun union cvmx_srxx_spi4_calx { 71*4882a593Smuzhiyun uint64_t u64; 72*4882a593Smuzhiyun struct cvmx_srxx_spi4_calx_s { 73*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 74*4882a593Smuzhiyun uint64_t reserved_17_63:47; 75*4882a593Smuzhiyun uint64_t oddpar:1; 76*4882a593Smuzhiyun uint64_t prt3:4; 77*4882a593Smuzhiyun uint64_t prt2:4; 78*4882a593Smuzhiyun uint64_t prt1:4; 79*4882a593Smuzhiyun uint64_t prt0:4; 80*4882a593Smuzhiyun #else 81*4882a593Smuzhiyun uint64_t prt0:4; 82*4882a593Smuzhiyun uint64_t prt1:4; 83*4882a593Smuzhiyun uint64_t prt2:4; 84*4882a593Smuzhiyun uint64_t prt3:4; 85*4882a593Smuzhiyun uint64_t oddpar:1; 86*4882a593Smuzhiyun uint64_t reserved_17_63:47; 87*4882a593Smuzhiyun #endif 88*4882a593Smuzhiyun } s; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun union cvmx_srxx_spi4_stat { 92*4882a593Smuzhiyun uint64_t u64; 93*4882a593Smuzhiyun struct cvmx_srxx_spi4_stat_s { 94*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 95*4882a593Smuzhiyun uint64_t reserved_16_63:48; 96*4882a593Smuzhiyun uint64_t m:8; 97*4882a593Smuzhiyun uint64_t reserved_7_7:1; 98*4882a593Smuzhiyun uint64_t len:7; 99*4882a593Smuzhiyun #else 100*4882a593Smuzhiyun uint64_t len:7; 101*4882a593Smuzhiyun uint64_t reserved_7_7:1; 102*4882a593Smuzhiyun uint64_t m:8; 103*4882a593Smuzhiyun uint64_t reserved_16_63:48; 104*4882a593Smuzhiyun #endif 105*4882a593Smuzhiyun } s; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun union cvmx_srxx_sw_tick_ctl { 109*4882a593Smuzhiyun uint64_t u64; 110*4882a593Smuzhiyun struct cvmx_srxx_sw_tick_ctl_s { 111*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 112*4882a593Smuzhiyun uint64_t reserved_14_63:50; 113*4882a593Smuzhiyun uint64_t eop:1; 114*4882a593Smuzhiyun uint64_t sop:1; 115*4882a593Smuzhiyun uint64_t mod:4; 116*4882a593Smuzhiyun uint64_t opc:4; 117*4882a593Smuzhiyun uint64_t adr:4; 118*4882a593Smuzhiyun #else 119*4882a593Smuzhiyun uint64_t adr:4; 120*4882a593Smuzhiyun uint64_t opc:4; 121*4882a593Smuzhiyun uint64_t mod:4; 122*4882a593Smuzhiyun uint64_t sop:1; 123*4882a593Smuzhiyun uint64_t eop:1; 124*4882a593Smuzhiyun uint64_t reserved_14_63:50; 125*4882a593Smuzhiyun #endif 126*4882a593Smuzhiyun } s; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun union cvmx_srxx_sw_tick_dat { 130*4882a593Smuzhiyun uint64_t u64; 131*4882a593Smuzhiyun struct cvmx_srxx_sw_tick_dat_s { 132*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 133*4882a593Smuzhiyun uint64_t dat:64; 134*4882a593Smuzhiyun #else 135*4882a593Smuzhiyun uint64_t dat:64; 136*4882a593Smuzhiyun #endif 137*4882a593Smuzhiyun } s; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #endif 141