1*4882a593Smuzhiyun /***********************license start*************** 2*4882a593Smuzhiyun * Author: Cavium Networks 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Contact: support@caviumnetworks.com 5*4882a593Smuzhiyun * This file is part of the OCTEON SDK 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2003-2012 Cavium Networks 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as 11*4882a593Smuzhiyun * published by the Free Software Foundation. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more 17*4882a593Smuzhiyun * details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this file; if not, write to the Free Software 21*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA 22*4882a593Smuzhiyun * or visit http://www.gnu.org/licenses/. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * This file may also be available under a different license from Cavium. 25*4882a593Smuzhiyun * Contact Cavium Networks for more information 26*4882a593Smuzhiyun ***********************license end**************************************/ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifndef __CVMX_SRIOX_DEFS_H__ 29*4882a593Smuzhiyun #define __CVMX_SRIOX_DEFS_H__ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define CVMX_SRIOX_ACC_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000148ull) + ((block_id) & 3) * 0x1000000ull) 32*4882a593Smuzhiyun #define CVMX_SRIOX_ASMBLY_ID(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000200ull) + ((block_id) & 3) * 0x1000000ull) 33*4882a593Smuzhiyun #define CVMX_SRIOX_ASMBLY_INFO(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000208ull) + ((block_id) & 3) * 0x1000000ull) 34*4882a593Smuzhiyun #define CVMX_SRIOX_BELL_RESP_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000310ull) + ((block_id) & 3) * 0x1000000ull) 35*4882a593Smuzhiyun #define CVMX_SRIOX_BIST_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000108ull) + ((block_id) & 3) * 0x1000000ull) 36*4882a593Smuzhiyun #define CVMX_SRIOX_IMSG_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000508ull) + ((block_id) & 3) * 0x1000000ull) 37*4882a593Smuzhiyun #define CVMX_SRIOX_IMSG_INST_HDRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000510ull) + (((offset) & 1) + ((block_id) & 3) * 0x200000ull) * 8) 38*4882a593Smuzhiyun #define CVMX_SRIOX_IMSG_QOS_GRPX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000600ull) + (((offset) & 31) + ((block_id) & 3) * 0x200000ull) * 8) 39*4882a593Smuzhiyun #define CVMX_SRIOX_IMSG_STATUSX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000700ull) + (((offset) & 31) + ((block_id) & 3) * 0x200000ull) * 8) 40*4882a593Smuzhiyun #define CVMX_SRIOX_IMSG_VPORT_THR(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000500ull) + ((block_id) & 3) * 0x1000000ull) 41*4882a593Smuzhiyun #define CVMX_SRIOX_IMSG_VPORT_THR2(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000528ull) + ((block_id) & 3) * 0x1000000ull) 42*4882a593Smuzhiyun #define CVMX_SRIOX_INT2_ENABLE(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003E0ull) + ((block_id) & 3) * 0x1000000ull) 43*4882a593Smuzhiyun #define CVMX_SRIOX_INT2_REG(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003E8ull) + ((block_id) & 3) * 0x1000000ull) 44*4882a593Smuzhiyun #define CVMX_SRIOX_INT_ENABLE(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000110ull) + ((block_id) & 3) * 0x1000000ull) 45*4882a593Smuzhiyun #define CVMX_SRIOX_INT_INFO0(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000120ull) + ((block_id) & 3) * 0x1000000ull) 46*4882a593Smuzhiyun #define CVMX_SRIOX_INT_INFO1(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000128ull) + ((block_id) & 3) * 0x1000000ull) 47*4882a593Smuzhiyun #define CVMX_SRIOX_INT_INFO2(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000130ull) + ((block_id) & 3) * 0x1000000ull) 48*4882a593Smuzhiyun #define CVMX_SRIOX_INT_INFO3(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000138ull) + ((block_id) & 3) * 0x1000000ull) 49*4882a593Smuzhiyun #define CVMX_SRIOX_INT_REG(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000118ull) + ((block_id) & 3) * 0x1000000ull) 50*4882a593Smuzhiyun #define CVMX_SRIOX_IP_FEATURE(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003F8ull) + ((block_id) & 3) * 0x1000000ull) 51*4882a593Smuzhiyun #define CVMX_SRIOX_MAC_BUFFERS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000390ull) + ((block_id) & 3) * 0x1000000ull) 52*4882a593Smuzhiyun #define CVMX_SRIOX_MAINT_OP(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000158ull) + ((block_id) & 3) * 0x1000000ull) 53*4882a593Smuzhiyun #define CVMX_SRIOX_MAINT_RD_DATA(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000160ull) + ((block_id) & 3) * 0x1000000ull) 54*4882a593Smuzhiyun #define CVMX_SRIOX_MCE_TX_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000240ull) + ((block_id) & 3) * 0x1000000ull) 55*4882a593Smuzhiyun #define CVMX_SRIOX_MEM_OP_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000168ull) + ((block_id) & 3) * 0x1000000ull) 56*4882a593Smuzhiyun #define CVMX_SRIOX_OMSG_CTRLX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000488ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64) 57*4882a593Smuzhiyun #define CVMX_SRIOX_OMSG_DONE_COUNTSX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C80004B0ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64) 58*4882a593Smuzhiyun #define CVMX_SRIOX_OMSG_FMP_MRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000498ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64) 59*4882a593Smuzhiyun #define CVMX_SRIOX_OMSG_NMP_MRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C80004A0ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64) 60*4882a593Smuzhiyun #define CVMX_SRIOX_OMSG_PORTX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000480ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64) 61*4882a593Smuzhiyun #define CVMX_SRIOX_OMSG_SILO_THR(block_id) (CVMX_ADD_IO_SEG(0x00011800C80004F8ull) + ((block_id) & 3) * 0x1000000ull) 62*4882a593Smuzhiyun #define CVMX_SRIOX_OMSG_SP_MRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000490ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64) 63*4882a593Smuzhiyun #define CVMX_SRIOX_PRIOX_IN_USE(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C80003C0ull) + (((offset) & 3) + ((block_id) & 3) * 0x200000ull) * 8) 64*4882a593Smuzhiyun #define CVMX_SRIOX_RX_BELL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000308ull) + ((block_id) & 3) * 0x1000000ull) 65*4882a593Smuzhiyun #define CVMX_SRIOX_RX_BELL_SEQ(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000300ull) + ((block_id) & 3) * 0x1000000ull) 66*4882a593Smuzhiyun #define CVMX_SRIOX_RX_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000380ull) + ((block_id) & 3) * 0x1000000ull) 67*4882a593Smuzhiyun #define CVMX_SRIOX_S2M_TYPEX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000180ull) + (((offset) & 15) + ((block_id) & 3) * 0x200000ull) * 8) 68*4882a593Smuzhiyun #define CVMX_SRIOX_SEQ(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000278ull) + ((block_id) & 3) * 0x1000000ull) 69*4882a593Smuzhiyun #define CVMX_SRIOX_STATUS_REG(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000100ull) + ((block_id) & 3) * 0x1000000ull) 70*4882a593Smuzhiyun #define CVMX_SRIOX_TAG_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000178ull) + ((block_id) & 3) * 0x1000000ull) 71*4882a593Smuzhiyun #define CVMX_SRIOX_TLP_CREDITS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000150ull) + ((block_id) & 3) * 0x1000000ull) 72*4882a593Smuzhiyun #define CVMX_SRIOX_TX_BELL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000280ull) + ((block_id) & 3) * 0x1000000ull) 73*4882a593Smuzhiyun #define CVMX_SRIOX_TX_BELL_INFO(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000288ull) + ((block_id) & 3) * 0x1000000ull) 74*4882a593Smuzhiyun #define CVMX_SRIOX_TX_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000170ull) + ((block_id) & 3) * 0x1000000ull) 75*4882a593Smuzhiyun #define CVMX_SRIOX_TX_EMPHASIS(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003F0ull) + ((block_id) & 3) * 0x1000000ull) 76*4882a593Smuzhiyun #define CVMX_SRIOX_TX_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000388ull) + ((block_id) & 3) * 0x1000000ull) 77*4882a593Smuzhiyun #define CVMX_SRIOX_WR_DONE_COUNTS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000340ull) + ((block_id) & 3) * 0x1000000ull) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun union cvmx_sriox_acc_ctrl { 80*4882a593Smuzhiyun uint64_t u64; 81*4882a593Smuzhiyun struct cvmx_sriox_acc_ctrl_s { 82*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 83*4882a593Smuzhiyun uint64_t reserved_7_63:57; 84*4882a593Smuzhiyun uint64_t deny_adr2:1; 85*4882a593Smuzhiyun uint64_t deny_adr1:1; 86*4882a593Smuzhiyun uint64_t deny_adr0:1; 87*4882a593Smuzhiyun uint64_t reserved_3_3:1; 88*4882a593Smuzhiyun uint64_t deny_bar2:1; 89*4882a593Smuzhiyun uint64_t deny_bar1:1; 90*4882a593Smuzhiyun uint64_t deny_bar0:1; 91*4882a593Smuzhiyun #else 92*4882a593Smuzhiyun uint64_t deny_bar0:1; 93*4882a593Smuzhiyun uint64_t deny_bar1:1; 94*4882a593Smuzhiyun uint64_t deny_bar2:1; 95*4882a593Smuzhiyun uint64_t reserved_3_3:1; 96*4882a593Smuzhiyun uint64_t deny_adr0:1; 97*4882a593Smuzhiyun uint64_t deny_adr1:1; 98*4882a593Smuzhiyun uint64_t deny_adr2:1; 99*4882a593Smuzhiyun uint64_t reserved_7_63:57; 100*4882a593Smuzhiyun #endif 101*4882a593Smuzhiyun } s; 102*4882a593Smuzhiyun struct cvmx_sriox_acc_ctrl_cn63xx { 103*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 104*4882a593Smuzhiyun uint64_t reserved_3_63:61; 105*4882a593Smuzhiyun uint64_t deny_bar2:1; 106*4882a593Smuzhiyun uint64_t deny_bar1:1; 107*4882a593Smuzhiyun uint64_t deny_bar0:1; 108*4882a593Smuzhiyun #else 109*4882a593Smuzhiyun uint64_t deny_bar0:1; 110*4882a593Smuzhiyun uint64_t deny_bar1:1; 111*4882a593Smuzhiyun uint64_t deny_bar2:1; 112*4882a593Smuzhiyun uint64_t reserved_3_63:61; 113*4882a593Smuzhiyun #endif 114*4882a593Smuzhiyun } cn63xx; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun union cvmx_sriox_asmbly_id { 118*4882a593Smuzhiyun uint64_t u64; 119*4882a593Smuzhiyun struct cvmx_sriox_asmbly_id_s { 120*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 121*4882a593Smuzhiyun uint64_t reserved_32_63:32; 122*4882a593Smuzhiyun uint64_t assy_id:16; 123*4882a593Smuzhiyun uint64_t assy_ven:16; 124*4882a593Smuzhiyun #else 125*4882a593Smuzhiyun uint64_t assy_ven:16; 126*4882a593Smuzhiyun uint64_t assy_id:16; 127*4882a593Smuzhiyun uint64_t reserved_32_63:32; 128*4882a593Smuzhiyun #endif 129*4882a593Smuzhiyun } s; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun union cvmx_sriox_asmbly_info { 133*4882a593Smuzhiyun uint64_t u64; 134*4882a593Smuzhiyun struct cvmx_sriox_asmbly_info_s { 135*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 136*4882a593Smuzhiyun uint64_t reserved_32_63:32; 137*4882a593Smuzhiyun uint64_t assy_rev:16; 138*4882a593Smuzhiyun uint64_t reserved_0_15:16; 139*4882a593Smuzhiyun #else 140*4882a593Smuzhiyun uint64_t reserved_0_15:16; 141*4882a593Smuzhiyun uint64_t assy_rev:16; 142*4882a593Smuzhiyun uint64_t reserved_32_63:32; 143*4882a593Smuzhiyun #endif 144*4882a593Smuzhiyun } s; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun union cvmx_sriox_bell_resp_ctrl { 148*4882a593Smuzhiyun uint64_t u64; 149*4882a593Smuzhiyun struct cvmx_sriox_bell_resp_ctrl_s { 150*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 151*4882a593Smuzhiyun uint64_t reserved_6_63:58; 152*4882a593Smuzhiyun uint64_t rp1_sid:1; 153*4882a593Smuzhiyun uint64_t rp0_sid:2; 154*4882a593Smuzhiyun uint64_t rp1_pid:1; 155*4882a593Smuzhiyun uint64_t rp0_pid:2; 156*4882a593Smuzhiyun #else 157*4882a593Smuzhiyun uint64_t rp0_pid:2; 158*4882a593Smuzhiyun uint64_t rp1_pid:1; 159*4882a593Smuzhiyun uint64_t rp0_sid:2; 160*4882a593Smuzhiyun uint64_t rp1_sid:1; 161*4882a593Smuzhiyun uint64_t reserved_6_63:58; 162*4882a593Smuzhiyun #endif 163*4882a593Smuzhiyun } s; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun union cvmx_sriox_bist_status { 167*4882a593Smuzhiyun uint64_t u64; 168*4882a593Smuzhiyun struct cvmx_sriox_bist_status_s { 169*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 170*4882a593Smuzhiyun uint64_t reserved_45_63:19; 171*4882a593Smuzhiyun uint64_t lram:1; 172*4882a593Smuzhiyun uint64_t mram:2; 173*4882a593Smuzhiyun uint64_t cram:2; 174*4882a593Smuzhiyun uint64_t bell:2; 175*4882a593Smuzhiyun uint64_t otag:2; 176*4882a593Smuzhiyun uint64_t itag:1; 177*4882a593Smuzhiyun uint64_t ofree:1; 178*4882a593Smuzhiyun uint64_t rtn:2; 179*4882a593Smuzhiyun uint64_t obulk:4; 180*4882a593Smuzhiyun uint64_t optrs:4; 181*4882a593Smuzhiyun uint64_t oarb2:2; 182*4882a593Smuzhiyun uint64_t rxbuf2:2; 183*4882a593Smuzhiyun uint64_t oarb:2; 184*4882a593Smuzhiyun uint64_t ispf:1; 185*4882a593Smuzhiyun uint64_t ospf:1; 186*4882a593Smuzhiyun uint64_t txbuf:2; 187*4882a593Smuzhiyun uint64_t rxbuf:2; 188*4882a593Smuzhiyun uint64_t imsg:5; 189*4882a593Smuzhiyun uint64_t omsg:7; 190*4882a593Smuzhiyun #else 191*4882a593Smuzhiyun uint64_t omsg:7; 192*4882a593Smuzhiyun uint64_t imsg:5; 193*4882a593Smuzhiyun uint64_t rxbuf:2; 194*4882a593Smuzhiyun uint64_t txbuf:2; 195*4882a593Smuzhiyun uint64_t ospf:1; 196*4882a593Smuzhiyun uint64_t ispf:1; 197*4882a593Smuzhiyun uint64_t oarb:2; 198*4882a593Smuzhiyun uint64_t rxbuf2:2; 199*4882a593Smuzhiyun uint64_t oarb2:2; 200*4882a593Smuzhiyun uint64_t optrs:4; 201*4882a593Smuzhiyun uint64_t obulk:4; 202*4882a593Smuzhiyun uint64_t rtn:2; 203*4882a593Smuzhiyun uint64_t ofree:1; 204*4882a593Smuzhiyun uint64_t itag:1; 205*4882a593Smuzhiyun uint64_t otag:2; 206*4882a593Smuzhiyun uint64_t bell:2; 207*4882a593Smuzhiyun uint64_t cram:2; 208*4882a593Smuzhiyun uint64_t mram:2; 209*4882a593Smuzhiyun uint64_t lram:1; 210*4882a593Smuzhiyun uint64_t reserved_45_63:19; 211*4882a593Smuzhiyun #endif 212*4882a593Smuzhiyun } s; 213*4882a593Smuzhiyun struct cvmx_sriox_bist_status_cn63xx { 214*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 215*4882a593Smuzhiyun uint64_t reserved_44_63:20; 216*4882a593Smuzhiyun uint64_t mram:2; 217*4882a593Smuzhiyun uint64_t cram:2; 218*4882a593Smuzhiyun uint64_t bell:2; 219*4882a593Smuzhiyun uint64_t otag:2; 220*4882a593Smuzhiyun uint64_t itag:1; 221*4882a593Smuzhiyun uint64_t ofree:1; 222*4882a593Smuzhiyun uint64_t rtn:2; 223*4882a593Smuzhiyun uint64_t obulk:4; 224*4882a593Smuzhiyun uint64_t optrs:4; 225*4882a593Smuzhiyun uint64_t oarb2:2; 226*4882a593Smuzhiyun uint64_t rxbuf2:2; 227*4882a593Smuzhiyun uint64_t oarb:2; 228*4882a593Smuzhiyun uint64_t ispf:1; 229*4882a593Smuzhiyun uint64_t ospf:1; 230*4882a593Smuzhiyun uint64_t txbuf:2; 231*4882a593Smuzhiyun uint64_t rxbuf:2; 232*4882a593Smuzhiyun uint64_t imsg:5; 233*4882a593Smuzhiyun uint64_t omsg:7; 234*4882a593Smuzhiyun #else 235*4882a593Smuzhiyun uint64_t omsg:7; 236*4882a593Smuzhiyun uint64_t imsg:5; 237*4882a593Smuzhiyun uint64_t rxbuf:2; 238*4882a593Smuzhiyun uint64_t txbuf:2; 239*4882a593Smuzhiyun uint64_t ospf:1; 240*4882a593Smuzhiyun uint64_t ispf:1; 241*4882a593Smuzhiyun uint64_t oarb:2; 242*4882a593Smuzhiyun uint64_t rxbuf2:2; 243*4882a593Smuzhiyun uint64_t oarb2:2; 244*4882a593Smuzhiyun uint64_t optrs:4; 245*4882a593Smuzhiyun uint64_t obulk:4; 246*4882a593Smuzhiyun uint64_t rtn:2; 247*4882a593Smuzhiyun uint64_t ofree:1; 248*4882a593Smuzhiyun uint64_t itag:1; 249*4882a593Smuzhiyun uint64_t otag:2; 250*4882a593Smuzhiyun uint64_t bell:2; 251*4882a593Smuzhiyun uint64_t cram:2; 252*4882a593Smuzhiyun uint64_t mram:2; 253*4882a593Smuzhiyun uint64_t reserved_44_63:20; 254*4882a593Smuzhiyun #endif 255*4882a593Smuzhiyun } cn63xx; 256*4882a593Smuzhiyun struct cvmx_sriox_bist_status_cn63xxp1 { 257*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 258*4882a593Smuzhiyun uint64_t reserved_44_63:20; 259*4882a593Smuzhiyun uint64_t mram:2; 260*4882a593Smuzhiyun uint64_t cram:2; 261*4882a593Smuzhiyun uint64_t bell:2; 262*4882a593Smuzhiyun uint64_t otag:2; 263*4882a593Smuzhiyun uint64_t itag:1; 264*4882a593Smuzhiyun uint64_t ofree:1; 265*4882a593Smuzhiyun uint64_t rtn:2; 266*4882a593Smuzhiyun uint64_t obulk:4; 267*4882a593Smuzhiyun uint64_t optrs:4; 268*4882a593Smuzhiyun uint64_t reserved_20_23:4; 269*4882a593Smuzhiyun uint64_t oarb:2; 270*4882a593Smuzhiyun uint64_t ispf:1; 271*4882a593Smuzhiyun uint64_t ospf:1; 272*4882a593Smuzhiyun uint64_t txbuf:2; 273*4882a593Smuzhiyun uint64_t rxbuf:2; 274*4882a593Smuzhiyun uint64_t imsg:5; 275*4882a593Smuzhiyun uint64_t omsg:7; 276*4882a593Smuzhiyun #else 277*4882a593Smuzhiyun uint64_t omsg:7; 278*4882a593Smuzhiyun uint64_t imsg:5; 279*4882a593Smuzhiyun uint64_t rxbuf:2; 280*4882a593Smuzhiyun uint64_t txbuf:2; 281*4882a593Smuzhiyun uint64_t ospf:1; 282*4882a593Smuzhiyun uint64_t ispf:1; 283*4882a593Smuzhiyun uint64_t oarb:2; 284*4882a593Smuzhiyun uint64_t reserved_20_23:4; 285*4882a593Smuzhiyun uint64_t optrs:4; 286*4882a593Smuzhiyun uint64_t obulk:4; 287*4882a593Smuzhiyun uint64_t rtn:2; 288*4882a593Smuzhiyun uint64_t ofree:1; 289*4882a593Smuzhiyun uint64_t itag:1; 290*4882a593Smuzhiyun uint64_t otag:2; 291*4882a593Smuzhiyun uint64_t bell:2; 292*4882a593Smuzhiyun uint64_t cram:2; 293*4882a593Smuzhiyun uint64_t mram:2; 294*4882a593Smuzhiyun uint64_t reserved_44_63:20; 295*4882a593Smuzhiyun #endif 296*4882a593Smuzhiyun } cn63xxp1; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun union cvmx_sriox_imsg_ctrl { 300*4882a593Smuzhiyun uint64_t u64; 301*4882a593Smuzhiyun struct cvmx_sriox_imsg_ctrl_s { 302*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 303*4882a593Smuzhiyun uint64_t reserved_32_63:32; 304*4882a593Smuzhiyun uint64_t to_mode:1; 305*4882a593Smuzhiyun uint64_t reserved_30_30:1; 306*4882a593Smuzhiyun uint64_t rsp_thr:6; 307*4882a593Smuzhiyun uint64_t reserved_22_23:2; 308*4882a593Smuzhiyun uint64_t rp1_sid:1; 309*4882a593Smuzhiyun uint64_t rp0_sid:2; 310*4882a593Smuzhiyun uint64_t rp1_pid:1; 311*4882a593Smuzhiyun uint64_t rp0_pid:2; 312*4882a593Smuzhiyun uint64_t reserved_15_15:1; 313*4882a593Smuzhiyun uint64_t prt_sel:3; 314*4882a593Smuzhiyun uint64_t lttr:4; 315*4882a593Smuzhiyun uint64_t prio:4; 316*4882a593Smuzhiyun uint64_t mbox:4; 317*4882a593Smuzhiyun #else 318*4882a593Smuzhiyun uint64_t mbox:4; 319*4882a593Smuzhiyun uint64_t prio:4; 320*4882a593Smuzhiyun uint64_t lttr:4; 321*4882a593Smuzhiyun uint64_t prt_sel:3; 322*4882a593Smuzhiyun uint64_t reserved_15_15:1; 323*4882a593Smuzhiyun uint64_t rp0_pid:2; 324*4882a593Smuzhiyun uint64_t rp1_pid:1; 325*4882a593Smuzhiyun uint64_t rp0_sid:2; 326*4882a593Smuzhiyun uint64_t rp1_sid:1; 327*4882a593Smuzhiyun uint64_t reserved_22_23:2; 328*4882a593Smuzhiyun uint64_t rsp_thr:6; 329*4882a593Smuzhiyun uint64_t reserved_30_30:1; 330*4882a593Smuzhiyun uint64_t to_mode:1; 331*4882a593Smuzhiyun uint64_t reserved_32_63:32; 332*4882a593Smuzhiyun #endif 333*4882a593Smuzhiyun } s; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun union cvmx_sriox_imsg_inst_hdrx { 337*4882a593Smuzhiyun uint64_t u64; 338*4882a593Smuzhiyun struct cvmx_sriox_imsg_inst_hdrx_s { 339*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 340*4882a593Smuzhiyun uint64_t r:1; 341*4882a593Smuzhiyun uint64_t reserved_58_62:5; 342*4882a593Smuzhiyun uint64_t pm:2; 343*4882a593Smuzhiyun uint64_t reserved_55_55:1; 344*4882a593Smuzhiyun uint64_t sl:7; 345*4882a593Smuzhiyun uint64_t reserved_46_47:2; 346*4882a593Smuzhiyun uint64_t nqos:1; 347*4882a593Smuzhiyun uint64_t ngrp:1; 348*4882a593Smuzhiyun uint64_t ntt:1; 349*4882a593Smuzhiyun uint64_t ntag:1; 350*4882a593Smuzhiyun uint64_t reserved_35_41:7; 351*4882a593Smuzhiyun uint64_t rs:1; 352*4882a593Smuzhiyun uint64_t tt:2; 353*4882a593Smuzhiyun uint64_t tag:32; 354*4882a593Smuzhiyun #else 355*4882a593Smuzhiyun uint64_t tag:32; 356*4882a593Smuzhiyun uint64_t tt:2; 357*4882a593Smuzhiyun uint64_t rs:1; 358*4882a593Smuzhiyun uint64_t reserved_35_41:7; 359*4882a593Smuzhiyun uint64_t ntag:1; 360*4882a593Smuzhiyun uint64_t ntt:1; 361*4882a593Smuzhiyun uint64_t ngrp:1; 362*4882a593Smuzhiyun uint64_t nqos:1; 363*4882a593Smuzhiyun uint64_t reserved_46_47:2; 364*4882a593Smuzhiyun uint64_t sl:7; 365*4882a593Smuzhiyun uint64_t reserved_55_55:1; 366*4882a593Smuzhiyun uint64_t pm:2; 367*4882a593Smuzhiyun uint64_t reserved_58_62:5; 368*4882a593Smuzhiyun uint64_t r:1; 369*4882a593Smuzhiyun #endif 370*4882a593Smuzhiyun } s; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun union cvmx_sriox_imsg_qos_grpx { 374*4882a593Smuzhiyun uint64_t u64; 375*4882a593Smuzhiyun struct cvmx_sriox_imsg_qos_grpx_s { 376*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 377*4882a593Smuzhiyun uint64_t reserved_63_63:1; 378*4882a593Smuzhiyun uint64_t qos7:3; 379*4882a593Smuzhiyun uint64_t grp7:4; 380*4882a593Smuzhiyun uint64_t reserved_55_55:1; 381*4882a593Smuzhiyun uint64_t qos6:3; 382*4882a593Smuzhiyun uint64_t grp6:4; 383*4882a593Smuzhiyun uint64_t reserved_47_47:1; 384*4882a593Smuzhiyun uint64_t qos5:3; 385*4882a593Smuzhiyun uint64_t grp5:4; 386*4882a593Smuzhiyun uint64_t reserved_39_39:1; 387*4882a593Smuzhiyun uint64_t qos4:3; 388*4882a593Smuzhiyun uint64_t grp4:4; 389*4882a593Smuzhiyun uint64_t reserved_31_31:1; 390*4882a593Smuzhiyun uint64_t qos3:3; 391*4882a593Smuzhiyun uint64_t grp3:4; 392*4882a593Smuzhiyun uint64_t reserved_23_23:1; 393*4882a593Smuzhiyun uint64_t qos2:3; 394*4882a593Smuzhiyun uint64_t grp2:4; 395*4882a593Smuzhiyun uint64_t reserved_15_15:1; 396*4882a593Smuzhiyun uint64_t qos1:3; 397*4882a593Smuzhiyun uint64_t grp1:4; 398*4882a593Smuzhiyun uint64_t reserved_7_7:1; 399*4882a593Smuzhiyun uint64_t qos0:3; 400*4882a593Smuzhiyun uint64_t grp0:4; 401*4882a593Smuzhiyun #else 402*4882a593Smuzhiyun uint64_t grp0:4; 403*4882a593Smuzhiyun uint64_t qos0:3; 404*4882a593Smuzhiyun uint64_t reserved_7_7:1; 405*4882a593Smuzhiyun uint64_t grp1:4; 406*4882a593Smuzhiyun uint64_t qos1:3; 407*4882a593Smuzhiyun uint64_t reserved_15_15:1; 408*4882a593Smuzhiyun uint64_t grp2:4; 409*4882a593Smuzhiyun uint64_t qos2:3; 410*4882a593Smuzhiyun uint64_t reserved_23_23:1; 411*4882a593Smuzhiyun uint64_t grp3:4; 412*4882a593Smuzhiyun uint64_t qos3:3; 413*4882a593Smuzhiyun uint64_t reserved_31_31:1; 414*4882a593Smuzhiyun uint64_t grp4:4; 415*4882a593Smuzhiyun uint64_t qos4:3; 416*4882a593Smuzhiyun uint64_t reserved_39_39:1; 417*4882a593Smuzhiyun uint64_t grp5:4; 418*4882a593Smuzhiyun uint64_t qos5:3; 419*4882a593Smuzhiyun uint64_t reserved_47_47:1; 420*4882a593Smuzhiyun uint64_t grp6:4; 421*4882a593Smuzhiyun uint64_t qos6:3; 422*4882a593Smuzhiyun uint64_t reserved_55_55:1; 423*4882a593Smuzhiyun uint64_t grp7:4; 424*4882a593Smuzhiyun uint64_t qos7:3; 425*4882a593Smuzhiyun uint64_t reserved_63_63:1; 426*4882a593Smuzhiyun #endif 427*4882a593Smuzhiyun } s; 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun union cvmx_sriox_imsg_statusx { 431*4882a593Smuzhiyun uint64_t u64; 432*4882a593Smuzhiyun struct cvmx_sriox_imsg_statusx_s { 433*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 434*4882a593Smuzhiyun uint64_t val1:1; 435*4882a593Smuzhiyun uint64_t err1:1; 436*4882a593Smuzhiyun uint64_t toe1:1; 437*4882a593Smuzhiyun uint64_t toc1:1; 438*4882a593Smuzhiyun uint64_t prt1:1; 439*4882a593Smuzhiyun uint64_t reserved_58_58:1; 440*4882a593Smuzhiyun uint64_t tt1:1; 441*4882a593Smuzhiyun uint64_t dis1:1; 442*4882a593Smuzhiyun uint64_t seg1:4; 443*4882a593Smuzhiyun uint64_t mbox1:2; 444*4882a593Smuzhiyun uint64_t lttr1:2; 445*4882a593Smuzhiyun uint64_t sid1:16; 446*4882a593Smuzhiyun uint64_t val0:1; 447*4882a593Smuzhiyun uint64_t err0:1; 448*4882a593Smuzhiyun uint64_t toe0:1; 449*4882a593Smuzhiyun uint64_t toc0:1; 450*4882a593Smuzhiyun uint64_t prt0:1; 451*4882a593Smuzhiyun uint64_t reserved_26_26:1; 452*4882a593Smuzhiyun uint64_t tt0:1; 453*4882a593Smuzhiyun uint64_t dis0:1; 454*4882a593Smuzhiyun uint64_t seg0:4; 455*4882a593Smuzhiyun uint64_t mbox0:2; 456*4882a593Smuzhiyun uint64_t lttr0:2; 457*4882a593Smuzhiyun uint64_t sid0:16; 458*4882a593Smuzhiyun #else 459*4882a593Smuzhiyun uint64_t sid0:16; 460*4882a593Smuzhiyun uint64_t lttr0:2; 461*4882a593Smuzhiyun uint64_t mbox0:2; 462*4882a593Smuzhiyun uint64_t seg0:4; 463*4882a593Smuzhiyun uint64_t dis0:1; 464*4882a593Smuzhiyun uint64_t tt0:1; 465*4882a593Smuzhiyun uint64_t reserved_26_26:1; 466*4882a593Smuzhiyun uint64_t prt0:1; 467*4882a593Smuzhiyun uint64_t toc0:1; 468*4882a593Smuzhiyun uint64_t toe0:1; 469*4882a593Smuzhiyun uint64_t err0:1; 470*4882a593Smuzhiyun uint64_t val0:1; 471*4882a593Smuzhiyun uint64_t sid1:16; 472*4882a593Smuzhiyun uint64_t lttr1:2; 473*4882a593Smuzhiyun uint64_t mbox1:2; 474*4882a593Smuzhiyun uint64_t seg1:4; 475*4882a593Smuzhiyun uint64_t dis1:1; 476*4882a593Smuzhiyun uint64_t tt1:1; 477*4882a593Smuzhiyun uint64_t reserved_58_58:1; 478*4882a593Smuzhiyun uint64_t prt1:1; 479*4882a593Smuzhiyun uint64_t toc1:1; 480*4882a593Smuzhiyun uint64_t toe1:1; 481*4882a593Smuzhiyun uint64_t err1:1; 482*4882a593Smuzhiyun uint64_t val1:1; 483*4882a593Smuzhiyun #endif 484*4882a593Smuzhiyun } s; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun union cvmx_sriox_imsg_vport_thr { 488*4882a593Smuzhiyun uint64_t u64; 489*4882a593Smuzhiyun struct cvmx_sriox_imsg_vport_thr_s { 490*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 491*4882a593Smuzhiyun uint64_t reserved_54_63:10; 492*4882a593Smuzhiyun uint64_t max_tot:6; 493*4882a593Smuzhiyun uint64_t reserved_46_47:2; 494*4882a593Smuzhiyun uint64_t max_s1:6; 495*4882a593Smuzhiyun uint64_t reserved_38_39:2; 496*4882a593Smuzhiyun uint64_t max_s0:6; 497*4882a593Smuzhiyun uint64_t sp_vport:1; 498*4882a593Smuzhiyun uint64_t reserved_20_30:11; 499*4882a593Smuzhiyun uint64_t buf_thr:4; 500*4882a593Smuzhiyun uint64_t reserved_14_15:2; 501*4882a593Smuzhiyun uint64_t max_p1:6; 502*4882a593Smuzhiyun uint64_t reserved_6_7:2; 503*4882a593Smuzhiyun uint64_t max_p0:6; 504*4882a593Smuzhiyun #else 505*4882a593Smuzhiyun uint64_t max_p0:6; 506*4882a593Smuzhiyun uint64_t reserved_6_7:2; 507*4882a593Smuzhiyun uint64_t max_p1:6; 508*4882a593Smuzhiyun uint64_t reserved_14_15:2; 509*4882a593Smuzhiyun uint64_t buf_thr:4; 510*4882a593Smuzhiyun uint64_t reserved_20_30:11; 511*4882a593Smuzhiyun uint64_t sp_vport:1; 512*4882a593Smuzhiyun uint64_t max_s0:6; 513*4882a593Smuzhiyun uint64_t reserved_38_39:2; 514*4882a593Smuzhiyun uint64_t max_s1:6; 515*4882a593Smuzhiyun uint64_t reserved_46_47:2; 516*4882a593Smuzhiyun uint64_t max_tot:6; 517*4882a593Smuzhiyun uint64_t reserved_54_63:10; 518*4882a593Smuzhiyun #endif 519*4882a593Smuzhiyun } s; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun union cvmx_sriox_imsg_vport_thr2 { 523*4882a593Smuzhiyun uint64_t u64; 524*4882a593Smuzhiyun struct cvmx_sriox_imsg_vport_thr2_s { 525*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 526*4882a593Smuzhiyun uint64_t reserved_46_63:18; 527*4882a593Smuzhiyun uint64_t max_s3:6; 528*4882a593Smuzhiyun uint64_t reserved_38_39:2; 529*4882a593Smuzhiyun uint64_t max_s2:6; 530*4882a593Smuzhiyun uint64_t reserved_0_31:32; 531*4882a593Smuzhiyun #else 532*4882a593Smuzhiyun uint64_t reserved_0_31:32; 533*4882a593Smuzhiyun uint64_t max_s2:6; 534*4882a593Smuzhiyun uint64_t reserved_38_39:2; 535*4882a593Smuzhiyun uint64_t max_s3:6; 536*4882a593Smuzhiyun uint64_t reserved_46_63:18; 537*4882a593Smuzhiyun #endif 538*4882a593Smuzhiyun } s; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun union cvmx_sriox_int2_enable { 542*4882a593Smuzhiyun uint64_t u64; 543*4882a593Smuzhiyun struct cvmx_sriox_int2_enable_s { 544*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 545*4882a593Smuzhiyun uint64_t reserved_1_63:63; 546*4882a593Smuzhiyun uint64_t pko_rst:1; 547*4882a593Smuzhiyun #else 548*4882a593Smuzhiyun uint64_t pko_rst:1; 549*4882a593Smuzhiyun uint64_t reserved_1_63:63; 550*4882a593Smuzhiyun #endif 551*4882a593Smuzhiyun } s; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun union cvmx_sriox_int2_reg { 555*4882a593Smuzhiyun uint64_t u64; 556*4882a593Smuzhiyun struct cvmx_sriox_int2_reg_s { 557*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 558*4882a593Smuzhiyun uint64_t reserved_32_63:32; 559*4882a593Smuzhiyun uint64_t int_sum:1; 560*4882a593Smuzhiyun uint64_t reserved_1_30:30; 561*4882a593Smuzhiyun uint64_t pko_rst:1; 562*4882a593Smuzhiyun #else 563*4882a593Smuzhiyun uint64_t pko_rst:1; 564*4882a593Smuzhiyun uint64_t reserved_1_30:30; 565*4882a593Smuzhiyun uint64_t int_sum:1; 566*4882a593Smuzhiyun uint64_t reserved_32_63:32; 567*4882a593Smuzhiyun #endif 568*4882a593Smuzhiyun } s; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun union cvmx_sriox_int_enable { 572*4882a593Smuzhiyun uint64_t u64; 573*4882a593Smuzhiyun struct cvmx_sriox_int_enable_s { 574*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 575*4882a593Smuzhiyun uint64_t reserved_27_63:37; 576*4882a593Smuzhiyun uint64_t zero_pkt:1; 577*4882a593Smuzhiyun uint64_t ttl_tout:1; 578*4882a593Smuzhiyun uint64_t fail:1; 579*4882a593Smuzhiyun uint64_t degrade:1; 580*4882a593Smuzhiyun uint64_t mac_buf:1; 581*4882a593Smuzhiyun uint64_t f_error:1; 582*4882a593Smuzhiyun uint64_t rtry_err:1; 583*4882a593Smuzhiyun uint64_t pko_err:1; 584*4882a593Smuzhiyun uint64_t omsg_err:1; 585*4882a593Smuzhiyun uint64_t omsg1:1; 586*4882a593Smuzhiyun uint64_t omsg0:1; 587*4882a593Smuzhiyun uint64_t link_up:1; 588*4882a593Smuzhiyun uint64_t link_dwn:1; 589*4882a593Smuzhiyun uint64_t phy_erb:1; 590*4882a593Smuzhiyun uint64_t log_erb:1; 591*4882a593Smuzhiyun uint64_t soft_rx:1; 592*4882a593Smuzhiyun uint64_t soft_tx:1; 593*4882a593Smuzhiyun uint64_t mce_rx:1; 594*4882a593Smuzhiyun uint64_t mce_tx:1; 595*4882a593Smuzhiyun uint64_t wr_done:1; 596*4882a593Smuzhiyun uint64_t sli_err:1; 597*4882a593Smuzhiyun uint64_t deny_wr:1; 598*4882a593Smuzhiyun uint64_t bar_err:1; 599*4882a593Smuzhiyun uint64_t maint_op:1; 600*4882a593Smuzhiyun uint64_t rxbell:1; 601*4882a593Smuzhiyun uint64_t bell_err:1; 602*4882a593Smuzhiyun uint64_t txbell:1; 603*4882a593Smuzhiyun #else 604*4882a593Smuzhiyun uint64_t txbell:1; 605*4882a593Smuzhiyun uint64_t bell_err:1; 606*4882a593Smuzhiyun uint64_t rxbell:1; 607*4882a593Smuzhiyun uint64_t maint_op:1; 608*4882a593Smuzhiyun uint64_t bar_err:1; 609*4882a593Smuzhiyun uint64_t deny_wr:1; 610*4882a593Smuzhiyun uint64_t sli_err:1; 611*4882a593Smuzhiyun uint64_t wr_done:1; 612*4882a593Smuzhiyun uint64_t mce_tx:1; 613*4882a593Smuzhiyun uint64_t mce_rx:1; 614*4882a593Smuzhiyun uint64_t soft_tx:1; 615*4882a593Smuzhiyun uint64_t soft_rx:1; 616*4882a593Smuzhiyun uint64_t log_erb:1; 617*4882a593Smuzhiyun uint64_t phy_erb:1; 618*4882a593Smuzhiyun uint64_t link_dwn:1; 619*4882a593Smuzhiyun uint64_t link_up:1; 620*4882a593Smuzhiyun uint64_t omsg0:1; 621*4882a593Smuzhiyun uint64_t omsg1:1; 622*4882a593Smuzhiyun uint64_t omsg_err:1; 623*4882a593Smuzhiyun uint64_t pko_err:1; 624*4882a593Smuzhiyun uint64_t rtry_err:1; 625*4882a593Smuzhiyun uint64_t f_error:1; 626*4882a593Smuzhiyun uint64_t mac_buf:1; 627*4882a593Smuzhiyun uint64_t degrade:1; 628*4882a593Smuzhiyun uint64_t fail:1; 629*4882a593Smuzhiyun uint64_t ttl_tout:1; 630*4882a593Smuzhiyun uint64_t zero_pkt:1; 631*4882a593Smuzhiyun uint64_t reserved_27_63:37; 632*4882a593Smuzhiyun #endif 633*4882a593Smuzhiyun } s; 634*4882a593Smuzhiyun struct cvmx_sriox_int_enable_cn63xxp1 { 635*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 636*4882a593Smuzhiyun uint64_t reserved_22_63:42; 637*4882a593Smuzhiyun uint64_t f_error:1; 638*4882a593Smuzhiyun uint64_t rtry_err:1; 639*4882a593Smuzhiyun uint64_t pko_err:1; 640*4882a593Smuzhiyun uint64_t omsg_err:1; 641*4882a593Smuzhiyun uint64_t omsg1:1; 642*4882a593Smuzhiyun uint64_t omsg0:1; 643*4882a593Smuzhiyun uint64_t link_up:1; 644*4882a593Smuzhiyun uint64_t link_dwn:1; 645*4882a593Smuzhiyun uint64_t phy_erb:1; 646*4882a593Smuzhiyun uint64_t log_erb:1; 647*4882a593Smuzhiyun uint64_t soft_rx:1; 648*4882a593Smuzhiyun uint64_t soft_tx:1; 649*4882a593Smuzhiyun uint64_t mce_rx:1; 650*4882a593Smuzhiyun uint64_t mce_tx:1; 651*4882a593Smuzhiyun uint64_t wr_done:1; 652*4882a593Smuzhiyun uint64_t sli_err:1; 653*4882a593Smuzhiyun uint64_t deny_wr:1; 654*4882a593Smuzhiyun uint64_t bar_err:1; 655*4882a593Smuzhiyun uint64_t maint_op:1; 656*4882a593Smuzhiyun uint64_t rxbell:1; 657*4882a593Smuzhiyun uint64_t bell_err:1; 658*4882a593Smuzhiyun uint64_t txbell:1; 659*4882a593Smuzhiyun #else 660*4882a593Smuzhiyun uint64_t txbell:1; 661*4882a593Smuzhiyun uint64_t bell_err:1; 662*4882a593Smuzhiyun uint64_t rxbell:1; 663*4882a593Smuzhiyun uint64_t maint_op:1; 664*4882a593Smuzhiyun uint64_t bar_err:1; 665*4882a593Smuzhiyun uint64_t deny_wr:1; 666*4882a593Smuzhiyun uint64_t sli_err:1; 667*4882a593Smuzhiyun uint64_t wr_done:1; 668*4882a593Smuzhiyun uint64_t mce_tx:1; 669*4882a593Smuzhiyun uint64_t mce_rx:1; 670*4882a593Smuzhiyun uint64_t soft_tx:1; 671*4882a593Smuzhiyun uint64_t soft_rx:1; 672*4882a593Smuzhiyun uint64_t log_erb:1; 673*4882a593Smuzhiyun uint64_t phy_erb:1; 674*4882a593Smuzhiyun uint64_t link_dwn:1; 675*4882a593Smuzhiyun uint64_t link_up:1; 676*4882a593Smuzhiyun uint64_t omsg0:1; 677*4882a593Smuzhiyun uint64_t omsg1:1; 678*4882a593Smuzhiyun uint64_t omsg_err:1; 679*4882a593Smuzhiyun uint64_t pko_err:1; 680*4882a593Smuzhiyun uint64_t rtry_err:1; 681*4882a593Smuzhiyun uint64_t f_error:1; 682*4882a593Smuzhiyun uint64_t reserved_22_63:42; 683*4882a593Smuzhiyun #endif 684*4882a593Smuzhiyun } cn63xxp1; 685*4882a593Smuzhiyun }; 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun union cvmx_sriox_int_info0 { 688*4882a593Smuzhiyun uint64_t u64; 689*4882a593Smuzhiyun struct cvmx_sriox_int_info0_s { 690*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 691*4882a593Smuzhiyun uint64_t cmd:4; 692*4882a593Smuzhiyun uint64_t type:4; 693*4882a593Smuzhiyun uint64_t tag:8; 694*4882a593Smuzhiyun uint64_t reserved_42_47:6; 695*4882a593Smuzhiyun uint64_t length:10; 696*4882a593Smuzhiyun uint64_t status:3; 697*4882a593Smuzhiyun uint64_t reserved_16_28:13; 698*4882a593Smuzhiyun uint64_t be0:8; 699*4882a593Smuzhiyun uint64_t be1:8; 700*4882a593Smuzhiyun #else 701*4882a593Smuzhiyun uint64_t be1:8; 702*4882a593Smuzhiyun uint64_t be0:8; 703*4882a593Smuzhiyun uint64_t reserved_16_28:13; 704*4882a593Smuzhiyun uint64_t status:3; 705*4882a593Smuzhiyun uint64_t length:10; 706*4882a593Smuzhiyun uint64_t reserved_42_47:6; 707*4882a593Smuzhiyun uint64_t tag:8; 708*4882a593Smuzhiyun uint64_t type:4; 709*4882a593Smuzhiyun uint64_t cmd:4; 710*4882a593Smuzhiyun #endif 711*4882a593Smuzhiyun } s; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun union cvmx_sriox_int_info1 { 715*4882a593Smuzhiyun uint64_t u64; 716*4882a593Smuzhiyun struct cvmx_sriox_int_info1_s { 717*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 718*4882a593Smuzhiyun uint64_t info1:64; 719*4882a593Smuzhiyun #else 720*4882a593Smuzhiyun uint64_t info1:64; 721*4882a593Smuzhiyun #endif 722*4882a593Smuzhiyun } s; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun union cvmx_sriox_int_info2 { 726*4882a593Smuzhiyun uint64_t u64; 727*4882a593Smuzhiyun struct cvmx_sriox_int_info2_s { 728*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 729*4882a593Smuzhiyun uint64_t prio:2; 730*4882a593Smuzhiyun uint64_t tt:1; 731*4882a593Smuzhiyun uint64_t sis:1; 732*4882a593Smuzhiyun uint64_t ssize:4; 733*4882a593Smuzhiyun uint64_t did:16; 734*4882a593Smuzhiyun uint64_t xmbox:4; 735*4882a593Smuzhiyun uint64_t mbox:2; 736*4882a593Smuzhiyun uint64_t letter:2; 737*4882a593Smuzhiyun uint64_t rsrvd:30; 738*4882a593Smuzhiyun uint64_t lns:1; 739*4882a593Smuzhiyun uint64_t intr:1; 740*4882a593Smuzhiyun #else 741*4882a593Smuzhiyun uint64_t intr:1; 742*4882a593Smuzhiyun uint64_t lns:1; 743*4882a593Smuzhiyun uint64_t rsrvd:30; 744*4882a593Smuzhiyun uint64_t letter:2; 745*4882a593Smuzhiyun uint64_t mbox:2; 746*4882a593Smuzhiyun uint64_t xmbox:4; 747*4882a593Smuzhiyun uint64_t did:16; 748*4882a593Smuzhiyun uint64_t ssize:4; 749*4882a593Smuzhiyun uint64_t sis:1; 750*4882a593Smuzhiyun uint64_t tt:1; 751*4882a593Smuzhiyun uint64_t prio:2; 752*4882a593Smuzhiyun #endif 753*4882a593Smuzhiyun } s; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun union cvmx_sriox_int_info3 { 757*4882a593Smuzhiyun uint64_t u64; 758*4882a593Smuzhiyun struct cvmx_sriox_int_info3_s { 759*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 760*4882a593Smuzhiyun uint64_t prio:2; 761*4882a593Smuzhiyun uint64_t tt:2; 762*4882a593Smuzhiyun uint64_t type:4; 763*4882a593Smuzhiyun uint64_t other:48; 764*4882a593Smuzhiyun uint64_t reserved_0_7:8; 765*4882a593Smuzhiyun #else 766*4882a593Smuzhiyun uint64_t reserved_0_7:8; 767*4882a593Smuzhiyun uint64_t other:48; 768*4882a593Smuzhiyun uint64_t type:4; 769*4882a593Smuzhiyun uint64_t tt:2; 770*4882a593Smuzhiyun uint64_t prio:2; 771*4882a593Smuzhiyun #endif 772*4882a593Smuzhiyun } s; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun union cvmx_sriox_int_reg { 776*4882a593Smuzhiyun uint64_t u64; 777*4882a593Smuzhiyun struct cvmx_sriox_int_reg_s { 778*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 779*4882a593Smuzhiyun uint64_t reserved_32_63:32; 780*4882a593Smuzhiyun uint64_t int2_sum:1; 781*4882a593Smuzhiyun uint64_t reserved_27_30:4; 782*4882a593Smuzhiyun uint64_t zero_pkt:1; 783*4882a593Smuzhiyun uint64_t ttl_tout:1; 784*4882a593Smuzhiyun uint64_t fail:1; 785*4882a593Smuzhiyun uint64_t degrad:1; 786*4882a593Smuzhiyun uint64_t mac_buf:1; 787*4882a593Smuzhiyun uint64_t f_error:1; 788*4882a593Smuzhiyun uint64_t rtry_err:1; 789*4882a593Smuzhiyun uint64_t pko_err:1; 790*4882a593Smuzhiyun uint64_t omsg_err:1; 791*4882a593Smuzhiyun uint64_t omsg1:1; 792*4882a593Smuzhiyun uint64_t omsg0:1; 793*4882a593Smuzhiyun uint64_t link_up:1; 794*4882a593Smuzhiyun uint64_t link_dwn:1; 795*4882a593Smuzhiyun uint64_t phy_erb:1; 796*4882a593Smuzhiyun uint64_t log_erb:1; 797*4882a593Smuzhiyun uint64_t soft_rx:1; 798*4882a593Smuzhiyun uint64_t soft_tx:1; 799*4882a593Smuzhiyun uint64_t mce_rx:1; 800*4882a593Smuzhiyun uint64_t mce_tx:1; 801*4882a593Smuzhiyun uint64_t wr_done:1; 802*4882a593Smuzhiyun uint64_t sli_err:1; 803*4882a593Smuzhiyun uint64_t deny_wr:1; 804*4882a593Smuzhiyun uint64_t bar_err:1; 805*4882a593Smuzhiyun uint64_t maint_op:1; 806*4882a593Smuzhiyun uint64_t rxbell:1; 807*4882a593Smuzhiyun uint64_t bell_err:1; 808*4882a593Smuzhiyun uint64_t txbell:1; 809*4882a593Smuzhiyun #else 810*4882a593Smuzhiyun uint64_t txbell:1; 811*4882a593Smuzhiyun uint64_t bell_err:1; 812*4882a593Smuzhiyun uint64_t rxbell:1; 813*4882a593Smuzhiyun uint64_t maint_op:1; 814*4882a593Smuzhiyun uint64_t bar_err:1; 815*4882a593Smuzhiyun uint64_t deny_wr:1; 816*4882a593Smuzhiyun uint64_t sli_err:1; 817*4882a593Smuzhiyun uint64_t wr_done:1; 818*4882a593Smuzhiyun uint64_t mce_tx:1; 819*4882a593Smuzhiyun uint64_t mce_rx:1; 820*4882a593Smuzhiyun uint64_t soft_tx:1; 821*4882a593Smuzhiyun uint64_t soft_rx:1; 822*4882a593Smuzhiyun uint64_t log_erb:1; 823*4882a593Smuzhiyun uint64_t phy_erb:1; 824*4882a593Smuzhiyun uint64_t link_dwn:1; 825*4882a593Smuzhiyun uint64_t link_up:1; 826*4882a593Smuzhiyun uint64_t omsg0:1; 827*4882a593Smuzhiyun uint64_t omsg1:1; 828*4882a593Smuzhiyun uint64_t omsg_err:1; 829*4882a593Smuzhiyun uint64_t pko_err:1; 830*4882a593Smuzhiyun uint64_t rtry_err:1; 831*4882a593Smuzhiyun uint64_t f_error:1; 832*4882a593Smuzhiyun uint64_t mac_buf:1; 833*4882a593Smuzhiyun uint64_t degrad:1; 834*4882a593Smuzhiyun uint64_t fail:1; 835*4882a593Smuzhiyun uint64_t ttl_tout:1; 836*4882a593Smuzhiyun uint64_t zero_pkt:1; 837*4882a593Smuzhiyun uint64_t reserved_27_30:4; 838*4882a593Smuzhiyun uint64_t int2_sum:1; 839*4882a593Smuzhiyun uint64_t reserved_32_63:32; 840*4882a593Smuzhiyun #endif 841*4882a593Smuzhiyun } s; 842*4882a593Smuzhiyun struct cvmx_sriox_int_reg_cn63xxp1 { 843*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 844*4882a593Smuzhiyun uint64_t reserved_22_63:42; 845*4882a593Smuzhiyun uint64_t f_error:1; 846*4882a593Smuzhiyun uint64_t rtry_err:1; 847*4882a593Smuzhiyun uint64_t pko_err:1; 848*4882a593Smuzhiyun uint64_t omsg_err:1; 849*4882a593Smuzhiyun uint64_t omsg1:1; 850*4882a593Smuzhiyun uint64_t omsg0:1; 851*4882a593Smuzhiyun uint64_t link_up:1; 852*4882a593Smuzhiyun uint64_t link_dwn:1; 853*4882a593Smuzhiyun uint64_t phy_erb:1; 854*4882a593Smuzhiyun uint64_t log_erb:1; 855*4882a593Smuzhiyun uint64_t soft_rx:1; 856*4882a593Smuzhiyun uint64_t soft_tx:1; 857*4882a593Smuzhiyun uint64_t mce_rx:1; 858*4882a593Smuzhiyun uint64_t mce_tx:1; 859*4882a593Smuzhiyun uint64_t wr_done:1; 860*4882a593Smuzhiyun uint64_t sli_err:1; 861*4882a593Smuzhiyun uint64_t deny_wr:1; 862*4882a593Smuzhiyun uint64_t bar_err:1; 863*4882a593Smuzhiyun uint64_t maint_op:1; 864*4882a593Smuzhiyun uint64_t rxbell:1; 865*4882a593Smuzhiyun uint64_t bell_err:1; 866*4882a593Smuzhiyun uint64_t txbell:1; 867*4882a593Smuzhiyun #else 868*4882a593Smuzhiyun uint64_t txbell:1; 869*4882a593Smuzhiyun uint64_t bell_err:1; 870*4882a593Smuzhiyun uint64_t rxbell:1; 871*4882a593Smuzhiyun uint64_t maint_op:1; 872*4882a593Smuzhiyun uint64_t bar_err:1; 873*4882a593Smuzhiyun uint64_t deny_wr:1; 874*4882a593Smuzhiyun uint64_t sli_err:1; 875*4882a593Smuzhiyun uint64_t wr_done:1; 876*4882a593Smuzhiyun uint64_t mce_tx:1; 877*4882a593Smuzhiyun uint64_t mce_rx:1; 878*4882a593Smuzhiyun uint64_t soft_tx:1; 879*4882a593Smuzhiyun uint64_t soft_rx:1; 880*4882a593Smuzhiyun uint64_t log_erb:1; 881*4882a593Smuzhiyun uint64_t phy_erb:1; 882*4882a593Smuzhiyun uint64_t link_dwn:1; 883*4882a593Smuzhiyun uint64_t link_up:1; 884*4882a593Smuzhiyun uint64_t omsg0:1; 885*4882a593Smuzhiyun uint64_t omsg1:1; 886*4882a593Smuzhiyun uint64_t omsg_err:1; 887*4882a593Smuzhiyun uint64_t pko_err:1; 888*4882a593Smuzhiyun uint64_t rtry_err:1; 889*4882a593Smuzhiyun uint64_t f_error:1; 890*4882a593Smuzhiyun uint64_t reserved_22_63:42; 891*4882a593Smuzhiyun #endif 892*4882a593Smuzhiyun } cn63xxp1; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun union cvmx_sriox_ip_feature { 896*4882a593Smuzhiyun uint64_t u64; 897*4882a593Smuzhiyun struct cvmx_sriox_ip_feature_s { 898*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 899*4882a593Smuzhiyun uint64_t ops:32; 900*4882a593Smuzhiyun uint64_t reserved_15_31:17; 901*4882a593Smuzhiyun uint64_t no_vmin:1; 902*4882a593Smuzhiyun uint64_t a66:1; 903*4882a593Smuzhiyun uint64_t a50:1; 904*4882a593Smuzhiyun uint64_t reserved_11_11:1; 905*4882a593Smuzhiyun uint64_t tx_flow:1; 906*4882a593Smuzhiyun uint64_t pt_width:2; 907*4882a593Smuzhiyun uint64_t tx_pol:4; 908*4882a593Smuzhiyun uint64_t rx_pol:4; 909*4882a593Smuzhiyun #else 910*4882a593Smuzhiyun uint64_t rx_pol:4; 911*4882a593Smuzhiyun uint64_t tx_pol:4; 912*4882a593Smuzhiyun uint64_t pt_width:2; 913*4882a593Smuzhiyun uint64_t tx_flow:1; 914*4882a593Smuzhiyun uint64_t reserved_11_11:1; 915*4882a593Smuzhiyun uint64_t a50:1; 916*4882a593Smuzhiyun uint64_t a66:1; 917*4882a593Smuzhiyun uint64_t no_vmin:1; 918*4882a593Smuzhiyun uint64_t reserved_15_31:17; 919*4882a593Smuzhiyun uint64_t ops:32; 920*4882a593Smuzhiyun #endif 921*4882a593Smuzhiyun } s; 922*4882a593Smuzhiyun struct cvmx_sriox_ip_feature_cn63xx { 923*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 924*4882a593Smuzhiyun uint64_t ops:32; 925*4882a593Smuzhiyun uint64_t reserved_14_31:18; 926*4882a593Smuzhiyun uint64_t a66:1; 927*4882a593Smuzhiyun uint64_t a50:1; 928*4882a593Smuzhiyun uint64_t reserved_11_11:1; 929*4882a593Smuzhiyun uint64_t tx_flow:1; 930*4882a593Smuzhiyun uint64_t pt_width:2; 931*4882a593Smuzhiyun uint64_t tx_pol:4; 932*4882a593Smuzhiyun uint64_t rx_pol:4; 933*4882a593Smuzhiyun #else 934*4882a593Smuzhiyun uint64_t rx_pol:4; 935*4882a593Smuzhiyun uint64_t tx_pol:4; 936*4882a593Smuzhiyun uint64_t pt_width:2; 937*4882a593Smuzhiyun uint64_t tx_flow:1; 938*4882a593Smuzhiyun uint64_t reserved_11_11:1; 939*4882a593Smuzhiyun uint64_t a50:1; 940*4882a593Smuzhiyun uint64_t a66:1; 941*4882a593Smuzhiyun uint64_t reserved_14_31:18; 942*4882a593Smuzhiyun uint64_t ops:32; 943*4882a593Smuzhiyun #endif 944*4882a593Smuzhiyun } cn63xx; 945*4882a593Smuzhiyun }; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun union cvmx_sriox_mac_buffers { 948*4882a593Smuzhiyun uint64_t u64; 949*4882a593Smuzhiyun struct cvmx_sriox_mac_buffers_s { 950*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 951*4882a593Smuzhiyun uint64_t reserved_56_63:8; 952*4882a593Smuzhiyun uint64_t tx_enb:8; 953*4882a593Smuzhiyun uint64_t reserved_44_47:4; 954*4882a593Smuzhiyun uint64_t tx_inuse:4; 955*4882a593Smuzhiyun uint64_t tx_stat:8; 956*4882a593Smuzhiyun uint64_t reserved_24_31:8; 957*4882a593Smuzhiyun uint64_t rx_enb:8; 958*4882a593Smuzhiyun uint64_t reserved_12_15:4; 959*4882a593Smuzhiyun uint64_t rx_inuse:4; 960*4882a593Smuzhiyun uint64_t rx_stat:8; 961*4882a593Smuzhiyun #else 962*4882a593Smuzhiyun uint64_t rx_stat:8; 963*4882a593Smuzhiyun uint64_t rx_inuse:4; 964*4882a593Smuzhiyun uint64_t reserved_12_15:4; 965*4882a593Smuzhiyun uint64_t rx_enb:8; 966*4882a593Smuzhiyun uint64_t reserved_24_31:8; 967*4882a593Smuzhiyun uint64_t tx_stat:8; 968*4882a593Smuzhiyun uint64_t tx_inuse:4; 969*4882a593Smuzhiyun uint64_t reserved_44_47:4; 970*4882a593Smuzhiyun uint64_t tx_enb:8; 971*4882a593Smuzhiyun uint64_t reserved_56_63:8; 972*4882a593Smuzhiyun #endif 973*4882a593Smuzhiyun } s; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun union cvmx_sriox_maint_op { 977*4882a593Smuzhiyun uint64_t u64; 978*4882a593Smuzhiyun struct cvmx_sriox_maint_op_s { 979*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 980*4882a593Smuzhiyun uint64_t wr_data:32; 981*4882a593Smuzhiyun uint64_t reserved_27_31:5; 982*4882a593Smuzhiyun uint64_t fail:1; 983*4882a593Smuzhiyun uint64_t pending:1; 984*4882a593Smuzhiyun uint64_t op:1; 985*4882a593Smuzhiyun uint64_t addr:24; 986*4882a593Smuzhiyun #else 987*4882a593Smuzhiyun uint64_t addr:24; 988*4882a593Smuzhiyun uint64_t op:1; 989*4882a593Smuzhiyun uint64_t pending:1; 990*4882a593Smuzhiyun uint64_t fail:1; 991*4882a593Smuzhiyun uint64_t reserved_27_31:5; 992*4882a593Smuzhiyun uint64_t wr_data:32; 993*4882a593Smuzhiyun #endif 994*4882a593Smuzhiyun } s; 995*4882a593Smuzhiyun }; 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun union cvmx_sriox_maint_rd_data { 998*4882a593Smuzhiyun uint64_t u64; 999*4882a593Smuzhiyun struct cvmx_sriox_maint_rd_data_s { 1000*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1001*4882a593Smuzhiyun uint64_t reserved_33_63:31; 1002*4882a593Smuzhiyun uint64_t valid:1; 1003*4882a593Smuzhiyun uint64_t rd_data:32; 1004*4882a593Smuzhiyun #else 1005*4882a593Smuzhiyun uint64_t rd_data:32; 1006*4882a593Smuzhiyun uint64_t valid:1; 1007*4882a593Smuzhiyun uint64_t reserved_33_63:31; 1008*4882a593Smuzhiyun #endif 1009*4882a593Smuzhiyun } s; 1010*4882a593Smuzhiyun }; 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun union cvmx_sriox_mce_tx_ctl { 1013*4882a593Smuzhiyun uint64_t u64; 1014*4882a593Smuzhiyun struct cvmx_sriox_mce_tx_ctl_s { 1015*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1016*4882a593Smuzhiyun uint64_t reserved_1_63:63; 1017*4882a593Smuzhiyun uint64_t mce:1; 1018*4882a593Smuzhiyun #else 1019*4882a593Smuzhiyun uint64_t mce:1; 1020*4882a593Smuzhiyun uint64_t reserved_1_63:63; 1021*4882a593Smuzhiyun #endif 1022*4882a593Smuzhiyun } s; 1023*4882a593Smuzhiyun }; 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun union cvmx_sriox_mem_op_ctrl { 1026*4882a593Smuzhiyun uint64_t u64; 1027*4882a593Smuzhiyun struct cvmx_sriox_mem_op_ctrl_s { 1028*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1029*4882a593Smuzhiyun uint64_t reserved_10_63:54; 1030*4882a593Smuzhiyun uint64_t rr_ro:1; 1031*4882a593Smuzhiyun uint64_t w_ro:1; 1032*4882a593Smuzhiyun uint64_t reserved_6_7:2; 1033*4882a593Smuzhiyun uint64_t rp1_sid:1; 1034*4882a593Smuzhiyun uint64_t rp0_sid:2; 1035*4882a593Smuzhiyun uint64_t rp1_pid:1; 1036*4882a593Smuzhiyun uint64_t rp0_pid:2; 1037*4882a593Smuzhiyun #else 1038*4882a593Smuzhiyun uint64_t rp0_pid:2; 1039*4882a593Smuzhiyun uint64_t rp1_pid:1; 1040*4882a593Smuzhiyun uint64_t rp0_sid:2; 1041*4882a593Smuzhiyun uint64_t rp1_sid:1; 1042*4882a593Smuzhiyun uint64_t reserved_6_7:2; 1043*4882a593Smuzhiyun uint64_t w_ro:1; 1044*4882a593Smuzhiyun uint64_t rr_ro:1; 1045*4882a593Smuzhiyun uint64_t reserved_10_63:54; 1046*4882a593Smuzhiyun #endif 1047*4882a593Smuzhiyun } s; 1048*4882a593Smuzhiyun }; 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun union cvmx_sriox_omsg_ctrlx { 1051*4882a593Smuzhiyun uint64_t u64; 1052*4882a593Smuzhiyun struct cvmx_sriox_omsg_ctrlx_s { 1053*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1054*4882a593Smuzhiyun uint64_t testmode:1; 1055*4882a593Smuzhiyun uint64_t reserved_37_62:26; 1056*4882a593Smuzhiyun uint64_t silo_max:5; 1057*4882a593Smuzhiyun uint64_t rtry_thr:16; 1058*4882a593Smuzhiyun uint64_t rtry_en:1; 1059*4882a593Smuzhiyun uint64_t reserved_11_14:4; 1060*4882a593Smuzhiyun uint64_t idm_tt:1; 1061*4882a593Smuzhiyun uint64_t idm_sis:1; 1062*4882a593Smuzhiyun uint64_t idm_did:1; 1063*4882a593Smuzhiyun uint64_t lttr_sp:4; 1064*4882a593Smuzhiyun uint64_t lttr_mp:4; 1065*4882a593Smuzhiyun #else 1066*4882a593Smuzhiyun uint64_t lttr_mp:4; 1067*4882a593Smuzhiyun uint64_t lttr_sp:4; 1068*4882a593Smuzhiyun uint64_t idm_did:1; 1069*4882a593Smuzhiyun uint64_t idm_sis:1; 1070*4882a593Smuzhiyun uint64_t idm_tt:1; 1071*4882a593Smuzhiyun uint64_t reserved_11_14:4; 1072*4882a593Smuzhiyun uint64_t rtry_en:1; 1073*4882a593Smuzhiyun uint64_t rtry_thr:16; 1074*4882a593Smuzhiyun uint64_t silo_max:5; 1075*4882a593Smuzhiyun uint64_t reserved_37_62:26; 1076*4882a593Smuzhiyun uint64_t testmode:1; 1077*4882a593Smuzhiyun #endif 1078*4882a593Smuzhiyun } s; 1079*4882a593Smuzhiyun struct cvmx_sriox_omsg_ctrlx_cn63xxp1 { 1080*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1081*4882a593Smuzhiyun uint64_t testmode:1; 1082*4882a593Smuzhiyun uint64_t reserved_32_62:31; 1083*4882a593Smuzhiyun uint64_t rtry_thr:16; 1084*4882a593Smuzhiyun uint64_t rtry_en:1; 1085*4882a593Smuzhiyun uint64_t reserved_11_14:4; 1086*4882a593Smuzhiyun uint64_t idm_tt:1; 1087*4882a593Smuzhiyun uint64_t idm_sis:1; 1088*4882a593Smuzhiyun uint64_t idm_did:1; 1089*4882a593Smuzhiyun uint64_t lttr_sp:4; 1090*4882a593Smuzhiyun uint64_t lttr_mp:4; 1091*4882a593Smuzhiyun #else 1092*4882a593Smuzhiyun uint64_t lttr_mp:4; 1093*4882a593Smuzhiyun uint64_t lttr_sp:4; 1094*4882a593Smuzhiyun uint64_t idm_did:1; 1095*4882a593Smuzhiyun uint64_t idm_sis:1; 1096*4882a593Smuzhiyun uint64_t idm_tt:1; 1097*4882a593Smuzhiyun uint64_t reserved_11_14:4; 1098*4882a593Smuzhiyun uint64_t rtry_en:1; 1099*4882a593Smuzhiyun uint64_t rtry_thr:16; 1100*4882a593Smuzhiyun uint64_t reserved_32_62:31; 1101*4882a593Smuzhiyun uint64_t testmode:1; 1102*4882a593Smuzhiyun #endif 1103*4882a593Smuzhiyun } cn63xxp1; 1104*4882a593Smuzhiyun }; 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun union cvmx_sriox_omsg_done_countsx { 1107*4882a593Smuzhiyun uint64_t u64; 1108*4882a593Smuzhiyun struct cvmx_sriox_omsg_done_countsx_s { 1109*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1110*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1111*4882a593Smuzhiyun uint64_t bad:16; 1112*4882a593Smuzhiyun uint64_t good:16; 1113*4882a593Smuzhiyun #else 1114*4882a593Smuzhiyun uint64_t good:16; 1115*4882a593Smuzhiyun uint64_t bad:16; 1116*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1117*4882a593Smuzhiyun #endif 1118*4882a593Smuzhiyun } s; 1119*4882a593Smuzhiyun }; 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun union cvmx_sriox_omsg_fmp_mrx { 1122*4882a593Smuzhiyun uint64_t u64; 1123*4882a593Smuzhiyun struct cvmx_sriox_omsg_fmp_mrx_s { 1124*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1125*4882a593Smuzhiyun uint64_t reserved_15_63:49; 1126*4882a593Smuzhiyun uint64_t ctlr_sp:1; 1127*4882a593Smuzhiyun uint64_t ctlr_fmp:1; 1128*4882a593Smuzhiyun uint64_t ctlr_nmp:1; 1129*4882a593Smuzhiyun uint64_t id_sp:1; 1130*4882a593Smuzhiyun uint64_t id_fmp:1; 1131*4882a593Smuzhiyun uint64_t id_nmp:1; 1132*4882a593Smuzhiyun uint64_t id_psd:1; 1133*4882a593Smuzhiyun uint64_t mbox_sp:1; 1134*4882a593Smuzhiyun uint64_t mbox_fmp:1; 1135*4882a593Smuzhiyun uint64_t mbox_nmp:1; 1136*4882a593Smuzhiyun uint64_t mbox_psd:1; 1137*4882a593Smuzhiyun uint64_t all_sp:1; 1138*4882a593Smuzhiyun uint64_t all_fmp:1; 1139*4882a593Smuzhiyun uint64_t all_nmp:1; 1140*4882a593Smuzhiyun uint64_t all_psd:1; 1141*4882a593Smuzhiyun #else 1142*4882a593Smuzhiyun uint64_t all_psd:1; 1143*4882a593Smuzhiyun uint64_t all_nmp:1; 1144*4882a593Smuzhiyun uint64_t all_fmp:1; 1145*4882a593Smuzhiyun uint64_t all_sp:1; 1146*4882a593Smuzhiyun uint64_t mbox_psd:1; 1147*4882a593Smuzhiyun uint64_t mbox_nmp:1; 1148*4882a593Smuzhiyun uint64_t mbox_fmp:1; 1149*4882a593Smuzhiyun uint64_t mbox_sp:1; 1150*4882a593Smuzhiyun uint64_t id_psd:1; 1151*4882a593Smuzhiyun uint64_t id_nmp:1; 1152*4882a593Smuzhiyun uint64_t id_fmp:1; 1153*4882a593Smuzhiyun uint64_t id_sp:1; 1154*4882a593Smuzhiyun uint64_t ctlr_nmp:1; 1155*4882a593Smuzhiyun uint64_t ctlr_fmp:1; 1156*4882a593Smuzhiyun uint64_t ctlr_sp:1; 1157*4882a593Smuzhiyun uint64_t reserved_15_63:49; 1158*4882a593Smuzhiyun #endif 1159*4882a593Smuzhiyun } s; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun union cvmx_sriox_omsg_nmp_mrx { 1163*4882a593Smuzhiyun uint64_t u64; 1164*4882a593Smuzhiyun struct cvmx_sriox_omsg_nmp_mrx_s { 1165*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1166*4882a593Smuzhiyun uint64_t reserved_15_63:49; 1167*4882a593Smuzhiyun uint64_t ctlr_sp:1; 1168*4882a593Smuzhiyun uint64_t ctlr_fmp:1; 1169*4882a593Smuzhiyun uint64_t ctlr_nmp:1; 1170*4882a593Smuzhiyun uint64_t id_sp:1; 1171*4882a593Smuzhiyun uint64_t id_fmp:1; 1172*4882a593Smuzhiyun uint64_t id_nmp:1; 1173*4882a593Smuzhiyun uint64_t reserved_8_8:1; 1174*4882a593Smuzhiyun uint64_t mbox_sp:1; 1175*4882a593Smuzhiyun uint64_t mbox_fmp:1; 1176*4882a593Smuzhiyun uint64_t mbox_nmp:1; 1177*4882a593Smuzhiyun uint64_t reserved_4_4:1; 1178*4882a593Smuzhiyun uint64_t all_sp:1; 1179*4882a593Smuzhiyun uint64_t all_fmp:1; 1180*4882a593Smuzhiyun uint64_t all_nmp:1; 1181*4882a593Smuzhiyun uint64_t reserved_0_0:1; 1182*4882a593Smuzhiyun #else 1183*4882a593Smuzhiyun uint64_t reserved_0_0:1; 1184*4882a593Smuzhiyun uint64_t all_nmp:1; 1185*4882a593Smuzhiyun uint64_t all_fmp:1; 1186*4882a593Smuzhiyun uint64_t all_sp:1; 1187*4882a593Smuzhiyun uint64_t reserved_4_4:1; 1188*4882a593Smuzhiyun uint64_t mbox_nmp:1; 1189*4882a593Smuzhiyun uint64_t mbox_fmp:1; 1190*4882a593Smuzhiyun uint64_t mbox_sp:1; 1191*4882a593Smuzhiyun uint64_t reserved_8_8:1; 1192*4882a593Smuzhiyun uint64_t id_nmp:1; 1193*4882a593Smuzhiyun uint64_t id_fmp:1; 1194*4882a593Smuzhiyun uint64_t id_sp:1; 1195*4882a593Smuzhiyun uint64_t ctlr_nmp:1; 1196*4882a593Smuzhiyun uint64_t ctlr_fmp:1; 1197*4882a593Smuzhiyun uint64_t ctlr_sp:1; 1198*4882a593Smuzhiyun uint64_t reserved_15_63:49; 1199*4882a593Smuzhiyun #endif 1200*4882a593Smuzhiyun } s; 1201*4882a593Smuzhiyun }; 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun union cvmx_sriox_omsg_portx { 1204*4882a593Smuzhiyun uint64_t u64; 1205*4882a593Smuzhiyun struct cvmx_sriox_omsg_portx_s { 1206*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1207*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1208*4882a593Smuzhiyun uint64_t enable:1; 1209*4882a593Smuzhiyun uint64_t reserved_3_30:28; 1210*4882a593Smuzhiyun uint64_t port:3; 1211*4882a593Smuzhiyun #else 1212*4882a593Smuzhiyun uint64_t port:3; 1213*4882a593Smuzhiyun uint64_t reserved_3_30:28; 1214*4882a593Smuzhiyun uint64_t enable:1; 1215*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1216*4882a593Smuzhiyun #endif 1217*4882a593Smuzhiyun } s; 1218*4882a593Smuzhiyun struct cvmx_sriox_omsg_portx_cn63xx { 1219*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1220*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1221*4882a593Smuzhiyun uint64_t enable:1; 1222*4882a593Smuzhiyun uint64_t reserved_2_30:29; 1223*4882a593Smuzhiyun uint64_t port:2; 1224*4882a593Smuzhiyun #else 1225*4882a593Smuzhiyun uint64_t port:2; 1226*4882a593Smuzhiyun uint64_t reserved_2_30:29; 1227*4882a593Smuzhiyun uint64_t enable:1; 1228*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1229*4882a593Smuzhiyun #endif 1230*4882a593Smuzhiyun } cn63xx; 1231*4882a593Smuzhiyun }; 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun union cvmx_sriox_omsg_silo_thr { 1234*4882a593Smuzhiyun uint64_t u64; 1235*4882a593Smuzhiyun struct cvmx_sriox_omsg_silo_thr_s { 1236*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1237*4882a593Smuzhiyun uint64_t reserved_5_63:59; 1238*4882a593Smuzhiyun uint64_t tot_silo:5; 1239*4882a593Smuzhiyun #else 1240*4882a593Smuzhiyun uint64_t tot_silo:5; 1241*4882a593Smuzhiyun uint64_t reserved_5_63:59; 1242*4882a593Smuzhiyun #endif 1243*4882a593Smuzhiyun } s; 1244*4882a593Smuzhiyun }; 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun union cvmx_sriox_omsg_sp_mrx { 1247*4882a593Smuzhiyun uint64_t u64; 1248*4882a593Smuzhiyun struct cvmx_sriox_omsg_sp_mrx_s { 1249*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1250*4882a593Smuzhiyun uint64_t reserved_16_63:48; 1251*4882a593Smuzhiyun uint64_t xmbox_sp:1; 1252*4882a593Smuzhiyun uint64_t ctlr_sp:1; 1253*4882a593Smuzhiyun uint64_t ctlr_fmp:1; 1254*4882a593Smuzhiyun uint64_t ctlr_nmp:1; 1255*4882a593Smuzhiyun uint64_t id_sp:1; 1256*4882a593Smuzhiyun uint64_t id_fmp:1; 1257*4882a593Smuzhiyun uint64_t id_nmp:1; 1258*4882a593Smuzhiyun uint64_t id_psd:1; 1259*4882a593Smuzhiyun uint64_t mbox_sp:1; 1260*4882a593Smuzhiyun uint64_t mbox_fmp:1; 1261*4882a593Smuzhiyun uint64_t mbox_nmp:1; 1262*4882a593Smuzhiyun uint64_t mbox_psd:1; 1263*4882a593Smuzhiyun uint64_t all_sp:1; 1264*4882a593Smuzhiyun uint64_t all_fmp:1; 1265*4882a593Smuzhiyun uint64_t all_nmp:1; 1266*4882a593Smuzhiyun uint64_t all_psd:1; 1267*4882a593Smuzhiyun #else 1268*4882a593Smuzhiyun uint64_t all_psd:1; 1269*4882a593Smuzhiyun uint64_t all_nmp:1; 1270*4882a593Smuzhiyun uint64_t all_fmp:1; 1271*4882a593Smuzhiyun uint64_t all_sp:1; 1272*4882a593Smuzhiyun uint64_t mbox_psd:1; 1273*4882a593Smuzhiyun uint64_t mbox_nmp:1; 1274*4882a593Smuzhiyun uint64_t mbox_fmp:1; 1275*4882a593Smuzhiyun uint64_t mbox_sp:1; 1276*4882a593Smuzhiyun uint64_t id_psd:1; 1277*4882a593Smuzhiyun uint64_t id_nmp:1; 1278*4882a593Smuzhiyun uint64_t id_fmp:1; 1279*4882a593Smuzhiyun uint64_t id_sp:1; 1280*4882a593Smuzhiyun uint64_t ctlr_nmp:1; 1281*4882a593Smuzhiyun uint64_t ctlr_fmp:1; 1282*4882a593Smuzhiyun uint64_t ctlr_sp:1; 1283*4882a593Smuzhiyun uint64_t xmbox_sp:1; 1284*4882a593Smuzhiyun uint64_t reserved_16_63:48; 1285*4882a593Smuzhiyun #endif 1286*4882a593Smuzhiyun } s; 1287*4882a593Smuzhiyun }; 1288*4882a593Smuzhiyun 1289*4882a593Smuzhiyun union cvmx_sriox_priox_in_use { 1290*4882a593Smuzhiyun uint64_t u64; 1291*4882a593Smuzhiyun struct cvmx_sriox_priox_in_use_s { 1292*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1293*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1294*4882a593Smuzhiyun uint64_t end_cnt:16; 1295*4882a593Smuzhiyun uint64_t start_cnt:16; 1296*4882a593Smuzhiyun #else 1297*4882a593Smuzhiyun uint64_t start_cnt:16; 1298*4882a593Smuzhiyun uint64_t end_cnt:16; 1299*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1300*4882a593Smuzhiyun #endif 1301*4882a593Smuzhiyun } s; 1302*4882a593Smuzhiyun }; 1303*4882a593Smuzhiyun 1304*4882a593Smuzhiyun union cvmx_sriox_rx_bell { 1305*4882a593Smuzhiyun uint64_t u64; 1306*4882a593Smuzhiyun struct cvmx_sriox_rx_bell_s { 1307*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1308*4882a593Smuzhiyun uint64_t reserved_48_63:16; 1309*4882a593Smuzhiyun uint64_t data:16; 1310*4882a593Smuzhiyun uint64_t src_id:16; 1311*4882a593Smuzhiyun uint64_t count:8; 1312*4882a593Smuzhiyun uint64_t reserved_5_7:3; 1313*4882a593Smuzhiyun uint64_t dest_id:1; 1314*4882a593Smuzhiyun uint64_t id16:1; 1315*4882a593Smuzhiyun uint64_t reserved_2_2:1; 1316*4882a593Smuzhiyun uint64_t priority:2; 1317*4882a593Smuzhiyun #else 1318*4882a593Smuzhiyun uint64_t priority:2; 1319*4882a593Smuzhiyun uint64_t reserved_2_2:1; 1320*4882a593Smuzhiyun uint64_t id16:1; 1321*4882a593Smuzhiyun uint64_t dest_id:1; 1322*4882a593Smuzhiyun uint64_t reserved_5_7:3; 1323*4882a593Smuzhiyun uint64_t count:8; 1324*4882a593Smuzhiyun uint64_t src_id:16; 1325*4882a593Smuzhiyun uint64_t data:16; 1326*4882a593Smuzhiyun uint64_t reserved_48_63:16; 1327*4882a593Smuzhiyun #endif 1328*4882a593Smuzhiyun } s; 1329*4882a593Smuzhiyun }; 1330*4882a593Smuzhiyun 1331*4882a593Smuzhiyun union cvmx_sriox_rx_bell_seq { 1332*4882a593Smuzhiyun uint64_t u64; 1333*4882a593Smuzhiyun struct cvmx_sriox_rx_bell_seq_s { 1334*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1335*4882a593Smuzhiyun uint64_t reserved_40_63:24; 1336*4882a593Smuzhiyun uint64_t count:8; 1337*4882a593Smuzhiyun uint64_t seq:32; 1338*4882a593Smuzhiyun #else 1339*4882a593Smuzhiyun uint64_t seq:32; 1340*4882a593Smuzhiyun uint64_t count:8; 1341*4882a593Smuzhiyun uint64_t reserved_40_63:24; 1342*4882a593Smuzhiyun #endif 1343*4882a593Smuzhiyun } s; 1344*4882a593Smuzhiyun }; 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun union cvmx_sriox_rx_status { 1347*4882a593Smuzhiyun uint64_t u64; 1348*4882a593Smuzhiyun struct cvmx_sriox_rx_status_s { 1349*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1350*4882a593Smuzhiyun uint64_t rtn_pr3:8; 1351*4882a593Smuzhiyun uint64_t rtn_pr2:8; 1352*4882a593Smuzhiyun uint64_t rtn_pr1:8; 1353*4882a593Smuzhiyun uint64_t reserved_28_39:12; 1354*4882a593Smuzhiyun uint64_t mbox:4; 1355*4882a593Smuzhiyun uint64_t comp:8; 1356*4882a593Smuzhiyun uint64_t reserved_13_15:3; 1357*4882a593Smuzhiyun uint64_t n_post:5; 1358*4882a593Smuzhiyun uint64_t post:8; 1359*4882a593Smuzhiyun #else 1360*4882a593Smuzhiyun uint64_t post:8; 1361*4882a593Smuzhiyun uint64_t n_post:5; 1362*4882a593Smuzhiyun uint64_t reserved_13_15:3; 1363*4882a593Smuzhiyun uint64_t comp:8; 1364*4882a593Smuzhiyun uint64_t mbox:4; 1365*4882a593Smuzhiyun uint64_t reserved_28_39:12; 1366*4882a593Smuzhiyun uint64_t rtn_pr1:8; 1367*4882a593Smuzhiyun uint64_t rtn_pr2:8; 1368*4882a593Smuzhiyun uint64_t rtn_pr3:8; 1369*4882a593Smuzhiyun #endif 1370*4882a593Smuzhiyun } s; 1371*4882a593Smuzhiyun }; 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun union cvmx_sriox_s2m_typex { 1374*4882a593Smuzhiyun uint64_t u64; 1375*4882a593Smuzhiyun struct cvmx_sriox_s2m_typex_s { 1376*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1377*4882a593Smuzhiyun uint64_t reserved_19_63:45; 1378*4882a593Smuzhiyun uint64_t wr_op:3; 1379*4882a593Smuzhiyun uint64_t reserved_15_15:1; 1380*4882a593Smuzhiyun uint64_t rd_op:3; 1381*4882a593Smuzhiyun uint64_t wr_prior:2; 1382*4882a593Smuzhiyun uint64_t rd_prior:2; 1383*4882a593Smuzhiyun uint64_t reserved_6_7:2; 1384*4882a593Smuzhiyun uint64_t src_id:1; 1385*4882a593Smuzhiyun uint64_t id16:1; 1386*4882a593Smuzhiyun uint64_t reserved_2_3:2; 1387*4882a593Smuzhiyun uint64_t iaow_sel:2; 1388*4882a593Smuzhiyun #else 1389*4882a593Smuzhiyun uint64_t iaow_sel:2; 1390*4882a593Smuzhiyun uint64_t reserved_2_3:2; 1391*4882a593Smuzhiyun uint64_t id16:1; 1392*4882a593Smuzhiyun uint64_t src_id:1; 1393*4882a593Smuzhiyun uint64_t reserved_6_7:2; 1394*4882a593Smuzhiyun uint64_t rd_prior:2; 1395*4882a593Smuzhiyun uint64_t wr_prior:2; 1396*4882a593Smuzhiyun uint64_t rd_op:3; 1397*4882a593Smuzhiyun uint64_t reserved_15_15:1; 1398*4882a593Smuzhiyun uint64_t wr_op:3; 1399*4882a593Smuzhiyun uint64_t reserved_19_63:45; 1400*4882a593Smuzhiyun #endif 1401*4882a593Smuzhiyun } s; 1402*4882a593Smuzhiyun }; 1403*4882a593Smuzhiyun 1404*4882a593Smuzhiyun union cvmx_sriox_seq { 1405*4882a593Smuzhiyun uint64_t u64; 1406*4882a593Smuzhiyun struct cvmx_sriox_seq_s { 1407*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1408*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1409*4882a593Smuzhiyun uint64_t seq:32; 1410*4882a593Smuzhiyun #else 1411*4882a593Smuzhiyun uint64_t seq:32; 1412*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1413*4882a593Smuzhiyun #endif 1414*4882a593Smuzhiyun } s; 1415*4882a593Smuzhiyun }; 1416*4882a593Smuzhiyun 1417*4882a593Smuzhiyun union cvmx_sriox_status_reg { 1418*4882a593Smuzhiyun uint64_t u64; 1419*4882a593Smuzhiyun struct cvmx_sriox_status_reg_s { 1420*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1421*4882a593Smuzhiyun uint64_t reserved_2_63:62; 1422*4882a593Smuzhiyun uint64_t access:1; 1423*4882a593Smuzhiyun uint64_t srio:1; 1424*4882a593Smuzhiyun #else 1425*4882a593Smuzhiyun uint64_t srio:1; 1426*4882a593Smuzhiyun uint64_t access:1; 1427*4882a593Smuzhiyun uint64_t reserved_2_63:62; 1428*4882a593Smuzhiyun #endif 1429*4882a593Smuzhiyun } s; 1430*4882a593Smuzhiyun }; 1431*4882a593Smuzhiyun 1432*4882a593Smuzhiyun union cvmx_sriox_tag_ctrl { 1433*4882a593Smuzhiyun uint64_t u64; 1434*4882a593Smuzhiyun struct cvmx_sriox_tag_ctrl_s { 1435*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1436*4882a593Smuzhiyun uint64_t reserved_17_63:47; 1437*4882a593Smuzhiyun uint64_t o_clr:1; 1438*4882a593Smuzhiyun uint64_t reserved_13_15:3; 1439*4882a593Smuzhiyun uint64_t otag:5; 1440*4882a593Smuzhiyun uint64_t reserved_5_7:3; 1441*4882a593Smuzhiyun uint64_t itag:5; 1442*4882a593Smuzhiyun #else 1443*4882a593Smuzhiyun uint64_t itag:5; 1444*4882a593Smuzhiyun uint64_t reserved_5_7:3; 1445*4882a593Smuzhiyun uint64_t otag:5; 1446*4882a593Smuzhiyun uint64_t reserved_13_15:3; 1447*4882a593Smuzhiyun uint64_t o_clr:1; 1448*4882a593Smuzhiyun uint64_t reserved_17_63:47; 1449*4882a593Smuzhiyun #endif 1450*4882a593Smuzhiyun } s; 1451*4882a593Smuzhiyun }; 1452*4882a593Smuzhiyun 1453*4882a593Smuzhiyun union cvmx_sriox_tlp_credits { 1454*4882a593Smuzhiyun uint64_t u64; 1455*4882a593Smuzhiyun struct cvmx_sriox_tlp_credits_s { 1456*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1457*4882a593Smuzhiyun uint64_t reserved_28_63:36; 1458*4882a593Smuzhiyun uint64_t mbox:4; 1459*4882a593Smuzhiyun uint64_t comp:8; 1460*4882a593Smuzhiyun uint64_t reserved_13_15:3; 1461*4882a593Smuzhiyun uint64_t n_post:5; 1462*4882a593Smuzhiyun uint64_t post:8; 1463*4882a593Smuzhiyun #else 1464*4882a593Smuzhiyun uint64_t post:8; 1465*4882a593Smuzhiyun uint64_t n_post:5; 1466*4882a593Smuzhiyun uint64_t reserved_13_15:3; 1467*4882a593Smuzhiyun uint64_t comp:8; 1468*4882a593Smuzhiyun uint64_t mbox:4; 1469*4882a593Smuzhiyun uint64_t reserved_28_63:36; 1470*4882a593Smuzhiyun #endif 1471*4882a593Smuzhiyun } s; 1472*4882a593Smuzhiyun }; 1473*4882a593Smuzhiyun 1474*4882a593Smuzhiyun union cvmx_sriox_tx_bell { 1475*4882a593Smuzhiyun uint64_t u64; 1476*4882a593Smuzhiyun struct cvmx_sriox_tx_bell_s { 1477*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1478*4882a593Smuzhiyun uint64_t reserved_48_63:16; 1479*4882a593Smuzhiyun uint64_t data:16; 1480*4882a593Smuzhiyun uint64_t dest_id:16; 1481*4882a593Smuzhiyun uint64_t reserved_9_15:7; 1482*4882a593Smuzhiyun uint64_t pending:1; 1483*4882a593Smuzhiyun uint64_t reserved_5_7:3; 1484*4882a593Smuzhiyun uint64_t src_id:1; 1485*4882a593Smuzhiyun uint64_t id16:1; 1486*4882a593Smuzhiyun uint64_t reserved_2_2:1; 1487*4882a593Smuzhiyun uint64_t priority:2; 1488*4882a593Smuzhiyun #else 1489*4882a593Smuzhiyun uint64_t priority:2; 1490*4882a593Smuzhiyun uint64_t reserved_2_2:1; 1491*4882a593Smuzhiyun uint64_t id16:1; 1492*4882a593Smuzhiyun uint64_t src_id:1; 1493*4882a593Smuzhiyun uint64_t reserved_5_7:3; 1494*4882a593Smuzhiyun uint64_t pending:1; 1495*4882a593Smuzhiyun uint64_t reserved_9_15:7; 1496*4882a593Smuzhiyun uint64_t dest_id:16; 1497*4882a593Smuzhiyun uint64_t data:16; 1498*4882a593Smuzhiyun uint64_t reserved_48_63:16; 1499*4882a593Smuzhiyun #endif 1500*4882a593Smuzhiyun } s; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun 1503*4882a593Smuzhiyun union cvmx_sriox_tx_bell_info { 1504*4882a593Smuzhiyun uint64_t u64; 1505*4882a593Smuzhiyun struct cvmx_sriox_tx_bell_info_s { 1506*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1507*4882a593Smuzhiyun uint64_t reserved_48_63:16; 1508*4882a593Smuzhiyun uint64_t data:16; 1509*4882a593Smuzhiyun uint64_t dest_id:16; 1510*4882a593Smuzhiyun uint64_t reserved_8_15:8; 1511*4882a593Smuzhiyun uint64_t timeout:1; 1512*4882a593Smuzhiyun uint64_t error:1; 1513*4882a593Smuzhiyun uint64_t retry:1; 1514*4882a593Smuzhiyun uint64_t src_id:1; 1515*4882a593Smuzhiyun uint64_t id16:1; 1516*4882a593Smuzhiyun uint64_t reserved_2_2:1; 1517*4882a593Smuzhiyun uint64_t priority:2; 1518*4882a593Smuzhiyun #else 1519*4882a593Smuzhiyun uint64_t priority:2; 1520*4882a593Smuzhiyun uint64_t reserved_2_2:1; 1521*4882a593Smuzhiyun uint64_t id16:1; 1522*4882a593Smuzhiyun uint64_t src_id:1; 1523*4882a593Smuzhiyun uint64_t retry:1; 1524*4882a593Smuzhiyun uint64_t error:1; 1525*4882a593Smuzhiyun uint64_t timeout:1; 1526*4882a593Smuzhiyun uint64_t reserved_8_15:8; 1527*4882a593Smuzhiyun uint64_t dest_id:16; 1528*4882a593Smuzhiyun uint64_t data:16; 1529*4882a593Smuzhiyun uint64_t reserved_48_63:16; 1530*4882a593Smuzhiyun #endif 1531*4882a593Smuzhiyun } s; 1532*4882a593Smuzhiyun }; 1533*4882a593Smuzhiyun 1534*4882a593Smuzhiyun union cvmx_sriox_tx_ctrl { 1535*4882a593Smuzhiyun uint64_t u64; 1536*4882a593Smuzhiyun struct cvmx_sriox_tx_ctrl_s { 1537*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1538*4882a593Smuzhiyun uint64_t reserved_53_63:11; 1539*4882a593Smuzhiyun uint64_t tag_th2:5; 1540*4882a593Smuzhiyun uint64_t reserved_45_47:3; 1541*4882a593Smuzhiyun uint64_t tag_th1:5; 1542*4882a593Smuzhiyun uint64_t reserved_37_39:3; 1543*4882a593Smuzhiyun uint64_t tag_th0:5; 1544*4882a593Smuzhiyun uint64_t reserved_20_31:12; 1545*4882a593Smuzhiyun uint64_t tx_th2:4; 1546*4882a593Smuzhiyun uint64_t reserved_12_15:4; 1547*4882a593Smuzhiyun uint64_t tx_th1:4; 1548*4882a593Smuzhiyun uint64_t reserved_4_7:4; 1549*4882a593Smuzhiyun uint64_t tx_th0:4; 1550*4882a593Smuzhiyun #else 1551*4882a593Smuzhiyun uint64_t tx_th0:4; 1552*4882a593Smuzhiyun uint64_t reserved_4_7:4; 1553*4882a593Smuzhiyun uint64_t tx_th1:4; 1554*4882a593Smuzhiyun uint64_t reserved_12_15:4; 1555*4882a593Smuzhiyun uint64_t tx_th2:4; 1556*4882a593Smuzhiyun uint64_t reserved_20_31:12; 1557*4882a593Smuzhiyun uint64_t tag_th0:5; 1558*4882a593Smuzhiyun uint64_t reserved_37_39:3; 1559*4882a593Smuzhiyun uint64_t tag_th1:5; 1560*4882a593Smuzhiyun uint64_t reserved_45_47:3; 1561*4882a593Smuzhiyun uint64_t tag_th2:5; 1562*4882a593Smuzhiyun uint64_t reserved_53_63:11; 1563*4882a593Smuzhiyun #endif 1564*4882a593Smuzhiyun } s; 1565*4882a593Smuzhiyun }; 1566*4882a593Smuzhiyun 1567*4882a593Smuzhiyun union cvmx_sriox_tx_emphasis { 1568*4882a593Smuzhiyun uint64_t u64; 1569*4882a593Smuzhiyun struct cvmx_sriox_tx_emphasis_s { 1570*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1571*4882a593Smuzhiyun uint64_t reserved_4_63:60; 1572*4882a593Smuzhiyun uint64_t emph:4; 1573*4882a593Smuzhiyun #else 1574*4882a593Smuzhiyun uint64_t emph:4; 1575*4882a593Smuzhiyun uint64_t reserved_4_63:60; 1576*4882a593Smuzhiyun #endif 1577*4882a593Smuzhiyun } s; 1578*4882a593Smuzhiyun }; 1579*4882a593Smuzhiyun 1580*4882a593Smuzhiyun union cvmx_sriox_tx_status { 1581*4882a593Smuzhiyun uint64_t u64; 1582*4882a593Smuzhiyun struct cvmx_sriox_tx_status_s { 1583*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1584*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1585*4882a593Smuzhiyun uint64_t s2m_pr3:8; 1586*4882a593Smuzhiyun uint64_t s2m_pr2:8; 1587*4882a593Smuzhiyun uint64_t s2m_pr1:8; 1588*4882a593Smuzhiyun uint64_t s2m_pr0:8; 1589*4882a593Smuzhiyun #else 1590*4882a593Smuzhiyun uint64_t s2m_pr0:8; 1591*4882a593Smuzhiyun uint64_t s2m_pr1:8; 1592*4882a593Smuzhiyun uint64_t s2m_pr2:8; 1593*4882a593Smuzhiyun uint64_t s2m_pr3:8; 1594*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1595*4882a593Smuzhiyun #endif 1596*4882a593Smuzhiyun } s; 1597*4882a593Smuzhiyun }; 1598*4882a593Smuzhiyun 1599*4882a593Smuzhiyun union cvmx_sriox_wr_done_counts { 1600*4882a593Smuzhiyun uint64_t u64; 1601*4882a593Smuzhiyun struct cvmx_sriox_wr_done_counts_s { 1602*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 1603*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1604*4882a593Smuzhiyun uint64_t bad:16; 1605*4882a593Smuzhiyun uint64_t good:16; 1606*4882a593Smuzhiyun #else 1607*4882a593Smuzhiyun uint64_t good:16; 1608*4882a593Smuzhiyun uint64_t bad:16; 1609*4882a593Smuzhiyun uint64_t reserved_32_63:32; 1610*4882a593Smuzhiyun #endif 1611*4882a593Smuzhiyun } s; 1612*4882a593Smuzhiyun }; 1613*4882a593Smuzhiyun 1614*4882a593Smuzhiyun #endif 1615