xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/octeon/cvmx-pcsxx-defs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***********************license start***************
2*4882a593Smuzhiyun  * Author: Cavium Networks
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@caviumnetworks.com
5*4882a593Smuzhiyun  * This file is part of the OCTEON SDK
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2003-2018 Cavium, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more
17*4882a593Smuzhiyun  * details.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun  * along with this file; if not, write to the Free Software
21*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22*4882a593Smuzhiyun  * or visit http://www.gnu.org/licenses/.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file may also be available under a different license from Cavium.
25*4882a593Smuzhiyun  * Contact Cavium Networks for more information
26*4882a593Smuzhiyun  ***********************license end**************************************/
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #ifndef __CVMX_PCSXX_DEFS_H__
29*4882a593Smuzhiyun #define __CVMX_PCSXX_DEFS_H__
30*4882a593Smuzhiyun 
CVMX_PCSXX_10GBX_STATUS_REG(unsigned long block_id)31*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_10GBX_STATUS_REG(unsigned long block_id)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
34*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
35*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
36*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
37*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000828ull) + (block_id) * 0x8000000ull;
38*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
39*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
40*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000828ull) + (block_id) * 0x8000000ull;
41*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
42*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000828ull) + (block_id) * 0x1000000ull;
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000828ull) + (block_id) * 0x1000000ull;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
CVMX_PCSXX_BIST_STATUS_REG(unsigned long block_id)47*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_BIST_STATUS_REG(unsigned long block_id)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
50*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
51*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
52*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
53*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000870ull) + (block_id) * 0x8000000ull;
54*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
55*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
56*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000870ull) + (block_id) * 0x8000000ull;
57*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
58*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000870ull) + (block_id) * 0x1000000ull;
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000870ull) + (block_id) * 0x1000000ull;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
CVMX_PCSXX_BIT_LOCK_STATUS_REG(unsigned long block_id)63*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_BIT_LOCK_STATUS_REG(unsigned long block_id)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
66*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
67*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
68*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
69*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000850ull) + (block_id) * 0x8000000ull;
70*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
71*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
72*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000850ull) + (block_id) * 0x8000000ull;
73*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
74*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000850ull) + (block_id) * 0x1000000ull;
75*4882a593Smuzhiyun 	}
76*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000850ull) + (block_id) * 0x1000000ull;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
CVMX_PCSXX_CONTROL1_REG(unsigned long block_id)79*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_CONTROL1_REG(unsigned long block_id)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
82*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
83*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
84*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
85*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000800ull) + (block_id) * 0x8000000ull;
86*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
87*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
88*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000800ull) + (block_id) * 0x8000000ull;
89*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
90*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000800ull) + (block_id) * 0x1000000ull;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000800ull) + (block_id) * 0x1000000ull;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
CVMX_PCSXX_CONTROL2_REG(unsigned long block_id)95*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_CONTROL2_REG(unsigned long block_id)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
98*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
99*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
100*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
101*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000818ull) + (block_id) * 0x8000000ull;
102*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
103*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
104*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000818ull) + (block_id) * 0x8000000ull;
105*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
106*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000818ull) + (block_id) * 0x1000000ull;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000818ull) + (block_id) * 0x1000000ull;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
CVMX_PCSXX_INT_EN_REG(unsigned long block_id)111*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_INT_EN_REG(unsigned long block_id)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
114*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
115*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
116*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
117*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000860ull) + (block_id) * 0x8000000ull;
118*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
119*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
120*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000860ull) + (block_id) * 0x8000000ull;
121*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
122*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000860ull) + (block_id) * 0x1000000ull;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000860ull) + (block_id) * 0x1000000ull;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
CVMX_PCSXX_INT_REG(unsigned long block_id)127*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_INT_REG(unsigned long block_id)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
130*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
131*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
132*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
133*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000858ull) + (block_id) * 0x8000000ull;
134*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
135*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
136*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000858ull) + (block_id) * 0x8000000ull;
137*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
138*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000858ull) + (block_id) * 0x1000000ull;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000858ull) + (block_id) * 0x1000000ull;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
CVMX_PCSXX_LOG_ANL_REG(unsigned long block_id)143*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_LOG_ANL_REG(unsigned long block_id)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
146*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
147*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
148*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
149*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000868ull) + (block_id) * 0x8000000ull;
150*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
151*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
152*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000868ull) + (block_id) * 0x8000000ull;
153*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
154*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000868ull) + (block_id) * 0x1000000ull;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000868ull) + (block_id) * 0x1000000ull;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
CVMX_PCSXX_MISC_CTL_REG(unsigned long block_id)159*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_MISC_CTL_REG(unsigned long block_id)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
162*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
163*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
164*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
165*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000848ull) + (block_id) * 0x8000000ull;
166*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
167*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
168*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000848ull) + (block_id) * 0x8000000ull;
169*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
170*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000848ull) + (block_id) * 0x1000000ull;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000848ull) + (block_id) * 0x1000000ull;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
CVMX_PCSXX_RX_SYNC_STATES_REG(unsigned long block_id)175*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_RX_SYNC_STATES_REG(unsigned long block_id)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
178*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
179*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
180*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
181*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000838ull) + (block_id) * 0x8000000ull;
182*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
183*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
184*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000838ull) + (block_id) * 0x8000000ull;
185*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
186*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000838ull) + (block_id) * 0x1000000ull;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000838ull) + (block_id) * 0x1000000ull;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
CVMX_PCSXX_SPD_ABIL_REG(unsigned long block_id)191*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_SPD_ABIL_REG(unsigned long block_id)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
194*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
195*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
196*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
197*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000810ull) + (block_id) * 0x8000000ull;
198*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
199*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
200*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000810ull) + (block_id) * 0x8000000ull;
201*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
202*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000810ull) + (block_id) * 0x1000000ull;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000810ull) + (block_id) * 0x1000000ull;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
CVMX_PCSXX_STATUS1_REG(unsigned long block_id)207*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_STATUS1_REG(unsigned long block_id)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
210*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
211*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
212*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
213*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000808ull) + (block_id) * 0x8000000ull;
214*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
215*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
216*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000808ull) + (block_id) * 0x8000000ull;
217*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
218*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000808ull) + (block_id) * 0x1000000ull;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000808ull) + (block_id) * 0x1000000ull;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
CVMX_PCSXX_STATUS2_REG(unsigned long block_id)223*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_STATUS2_REG(unsigned long block_id)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
226*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
227*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
228*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
229*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000820ull) + (block_id) * 0x8000000ull;
230*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
231*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
232*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000820ull) + (block_id) * 0x8000000ull;
233*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
234*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000820ull) + (block_id) * 0x1000000ull;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000820ull) + (block_id) * 0x1000000ull;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
CVMX_PCSXX_TX_RX_POLARITY_REG(unsigned long block_id)239*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_TX_RX_POLARITY_REG(unsigned long block_id)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
242*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
243*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
244*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
245*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000840ull) + (block_id) * 0x8000000ull;
246*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
247*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
248*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000840ull) + (block_id) * 0x8000000ull;
249*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
250*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000840ull) + (block_id) * 0x1000000ull;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000840ull) + (block_id) * 0x1000000ull;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
CVMX_PCSXX_TX_RX_STATES_REG(unsigned long block_id)255*4882a593Smuzhiyun static inline uint64_t CVMX_PCSXX_TX_RX_STATES_REG(unsigned long block_id)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	switch (cvmx_get_octeon_family()) {
258*4882a593Smuzhiyun 	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
259*4882a593Smuzhiyun 	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
260*4882a593Smuzhiyun 	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
261*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000830ull) + (block_id) * 0x8000000ull;
262*4882a593Smuzhiyun 	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
263*4882a593Smuzhiyun 	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
264*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000830ull) + (block_id) * 0x8000000ull;
265*4882a593Smuzhiyun 	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
266*4882a593Smuzhiyun 		return CVMX_ADD_IO_SEG(0x00011800B0000830ull) + (block_id) * 0x1000000ull;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 	return CVMX_ADD_IO_SEG(0x00011800B0000830ull) + (block_id) * 0x1000000ull;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun void __cvmx_interrupt_pcsxx_int_en_reg_enable(int index);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun union cvmx_pcsxx_10gbx_status_reg {
274*4882a593Smuzhiyun 	uint64_t u64;
275*4882a593Smuzhiyun 	struct cvmx_pcsxx_10gbx_status_reg_s {
276*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
277*4882a593Smuzhiyun 		uint64_t reserved_13_63:51;
278*4882a593Smuzhiyun 		uint64_t alignd:1;
279*4882a593Smuzhiyun 		uint64_t pattst:1;
280*4882a593Smuzhiyun 		uint64_t reserved_4_10:7;
281*4882a593Smuzhiyun 		uint64_t l3sync:1;
282*4882a593Smuzhiyun 		uint64_t l2sync:1;
283*4882a593Smuzhiyun 		uint64_t l1sync:1;
284*4882a593Smuzhiyun 		uint64_t l0sync:1;
285*4882a593Smuzhiyun #else
286*4882a593Smuzhiyun 		uint64_t l0sync:1;
287*4882a593Smuzhiyun 		uint64_t l1sync:1;
288*4882a593Smuzhiyun 		uint64_t l2sync:1;
289*4882a593Smuzhiyun 		uint64_t l3sync:1;
290*4882a593Smuzhiyun 		uint64_t reserved_4_10:7;
291*4882a593Smuzhiyun 		uint64_t pattst:1;
292*4882a593Smuzhiyun 		uint64_t alignd:1;
293*4882a593Smuzhiyun 		uint64_t reserved_13_63:51;
294*4882a593Smuzhiyun #endif
295*4882a593Smuzhiyun 	} s;
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun union cvmx_pcsxx_bist_status_reg {
299*4882a593Smuzhiyun 	uint64_t u64;
300*4882a593Smuzhiyun 	struct cvmx_pcsxx_bist_status_reg_s {
301*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
302*4882a593Smuzhiyun 		uint64_t reserved_1_63:63;
303*4882a593Smuzhiyun 		uint64_t bist_status:1;
304*4882a593Smuzhiyun #else
305*4882a593Smuzhiyun 		uint64_t bist_status:1;
306*4882a593Smuzhiyun 		uint64_t reserved_1_63:63;
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun 	} s;
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun union cvmx_pcsxx_bit_lock_status_reg {
312*4882a593Smuzhiyun 	uint64_t u64;
313*4882a593Smuzhiyun 	struct cvmx_pcsxx_bit_lock_status_reg_s {
314*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
315*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
316*4882a593Smuzhiyun 		uint64_t bitlck3:1;
317*4882a593Smuzhiyun 		uint64_t bitlck2:1;
318*4882a593Smuzhiyun 		uint64_t bitlck1:1;
319*4882a593Smuzhiyun 		uint64_t bitlck0:1;
320*4882a593Smuzhiyun #else
321*4882a593Smuzhiyun 		uint64_t bitlck0:1;
322*4882a593Smuzhiyun 		uint64_t bitlck1:1;
323*4882a593Smuzhiyun 		uint64_t bitlck2:1;
324*4882a593Smuzhiyun 		uint64_t bitlck3:1;
325*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
326*4882a593Smuzhiyun #endif
327*4882a593Smuzhiyun 	} s;
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun union cvmx_pcsxx_control1_reg {
331*4882a593Smuzhiyun 	uint64_t u64;
332*4882a593Smuzhiyun 	struct cvmx_pcsxx_control1_reg_s {
333*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
334*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
335*4882a593Smuzhiyun 		uint64_t reset:1;
336*4882a593Smuzhiyun 		uint64_t loopbck1:1;
337*4882a593Smuzhiyun 		uint64_t spdsel1:1;
338*4882a593Smuzhiyun 		uint64_t reserved_12_12:1;
339*4882a593Smuzhiyun 		uint64_t lo_pwr:1;
340*4882a593Smuzhiyun 		uint64_t reserved_7_10:4;
341*4882a593Smuzhiyun 		uint64_t spdsel0:1;
342*4882a593Smuzhiyun 		uint64_t spd:4;
343*4882a593Smuzhiyun 		uint64_t reserved_0_1:2;
344*4882a593Smuzhiyun #else
345*4882a593Smuzhiyun 		uint64_t reserved_0_1:2;
346*4882a593Smuzhiyun 		uint64_t spd:4;
347*4882a593Smuzhiyun 		uint64_t spdsel0:1;
348*4882a593Smuzhiyun 		uint64_t reserved_7_10:4;
349*4882a593Smuzhiyun 		uint64_t lo_pwr:1;
350*4882a593Smuzhiyun 		uint64_t reserved_12_12:1;
351*4882a593Smuzhiyun 		uint64_t spdsel1:1;
352*4882a593Smuzhiyun 		uint64_t loopbck1:1;
353*4882a593Smuzhiyun 		uint64_t reset:1;
354*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 	} s;
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun union cvmx_pcsxx_control2_reg {
360*4882a593Smuzhiyun 	uint64_t u64;
361*4882a593Smuzhiyun 	struct cvmx_pcsxx_control2_reg_s {
362*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
363*4882a593Smuzhiyun 		uint64_t reserved_2_63:62;
364*4882a593Smuzhiyun 		uint64_t type:2;
365*4882a593Smuzhiyun #else
366*4882a593Smuzhiyun 		uint64_t type:2;
367*4882a593Smuzhiyun 		uint64_t reserved_2_63:62;
368*4882a593Smuzhiyun #endif
369*4882a593Smuzhiyun 	} s;
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun union cvmx_pcsxx_int_en_reg {
373*4882a593Smuzhiyun 	uint64_t u64;
374*4882a593Smuzhiyun 	struct cvmx_pcsxx_int_en_reg_s {
375*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
376*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
377*4882a593Smuzhiyun 		uint64_t dbg_sync_en:1;
378*4882a593Smuzhiyun 		uint64_t algnlos_en:1;
379*4882a593Smuzhiyun 		uint64_t synlos_en:1;
380*4882a593Smuzhiyun 		uint64_t bitlckls_en:1;
381*4882a593Smuzhiyun 		uint64_t rxsynbad_en:1;
382*4882a593Smuzhiyun 		uint64_t rxbad_en:1;
383*4882a593Smuzhiyun 		uint64_t txflt_en:1;
384*4882a593Smuzhiyun #else
385*4882a593Smuzhiyun 		uint64_t txflt_en:1;
386*4882a593Smuzhiyun 		uint64_t rxbad_en:1;
387*4882a593Smuzhiyun 		uint64_t rxsynbad_en:1;
388*4882a593Smuzhiyun 		uint64_t bitlckls_en:1;
389*4882a593Smuzhiyun 		uint64_t synlos_en:1;
390*4882a593Smuzhiyun 		uint64_t algnlos_en:1;
391*4882a593Smuzhiyun 		uint64_t dbg_sync_en:1;
392*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
393*4882a593Smuzhiyun #endif
394*4882a593Smuzhiyun 	} s;
395*4882a593Smuzhiyun 	struct cvmx_pcsxx_int_en_reg_cn52xx {
396*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
397*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
398*4882a593Smuzhiyun 		uint64_t algnlos_en:1;
399*4882a593Smuzhiyun 		uint64_t synlos_en:1;
400*4882a593Smuzhiyun 		uint64_t bitlckls_en:1;
401*4882a593Smuzhiyun 		uint64_t rxsynbad_en:1;
402*4882a593Smuzhiyun 		uint64_t rxbad_en:1;
403*4882a593Smuzhiyun 		uint64_t txflt_en:1;
404*4882a593Smuzhiyun #else
405*4882a593Smuzhiyun 		uint64_t txflt_en:1;
406*4882a593Smuzhiyun 		uint64_t rxbad_en:1;
407*4882a593Smuzhiyun 		uint64_t rxsynbad_en:1;
408*4882a593Smuzhiyun 		uint64_t bitlckls_en:1;
409*4882a593Smuzhiyun 		uint64_t synlos_en:1;
410*4882a593Smuzhiyun 		uint64_t algnlos_en:1;
411*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
412*4882a593Smuzhiyun #endif
413*4882a593Smuzhiyun 	} cn52xx;
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun union cvmx_pcsxx_int_reg {
417*4882a593Smuzhiyun 	uint64_t u64;
418*4882a593Smuzhiyun 	struct cvmx_pcsxx_int_reg_s {
419*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
420*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
421*4882a593Smuzhiyun 		uint64_t dbg_sync:1;
422*4882a593Smuzhiyun 		uint64_t algnlos:1;
423*4882a593Smuzhiyun 		uint64_t synlos:1;
424*4882a593Smuzhiyun 		uint64_t bitlckls:1;
425*4882a593Smuzhiyun 		uint64_t rxsynbad:1;
426*4882a593Smuzhiyun 		uint64_t rxbad:1;
427*4882a593Smuzhiyun 		uint64_t txflt:1;
428*4882a593Smuzhiyun #else
429*4882a593Smuzhiyun 		uint64_t txflt:1;
430*4882a593Smuzhiyun 		uint64_t rxbad:1;
431*4882a593Smuzhiyun 		uint64_t rxsynbad:1;
432*4882a593Smuzhiyun 		uint64_t bitlckls:1;
433*4882a593Smuzhiyun 		uint64_t synlos:1;
434*4882a593Smuzhiyun 		uint64_t algnlos:1;
435*4882a593Smuzhiyun 		uint64_t dbg_sync:1;
436*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
437*4882a593Smuzhiyun #endif
438*4882a593Smuzhiyun 	} s;
439*4882a593Smuzhiyun 	struct cvmx_pcsxx_int_reg_cn52xx {
440*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
441*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
442*4882a593Smuzhiyun 		uint64_t algnlos:1;
443*4882a593Smuzhiyun 		uint64_t synlos:1;
444*4882a593Smuzhiyun 		uint64_t bitlckls:1;
445*4882a593Smuzhiyun 		uint64_t rxsynbad:1;
446*4882a593Smuzhiyun 		uint64_t rxbad:1;
447*4882a593Smuzhiyun 		uint64_t txflt:1;
448*4882a593Smuzhiyun #else
449*4882a593Smuzhiyun 		uint64_t txflt:1;
450*4882a593Smuzhiyun 		uint64_t rxbad:1;
451*4882a593Smuzhiyun 		uint64_t rxsynbad:1;
452*4882a593Smuzhiyun 		uint64_t bitlckls:1;
453*4882a593Smuzhiyun 		uint64_t synlos:1;
454*4882a593Smuzhiyun 		uint64_t algnlos:1;
455*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
456*4882a593Smuzhiyun #endif
457*4882a593Smuzhiyun 	} cn52xx;
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun union cvmx_pcsxx_log_anl_reg {
461*4882a593Smuzhiyun 	uint64_t u64;
462*4882a593Smuzhiyun 	struct cvmx_pcsxx_log_anl_reg_s {
463*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
464*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
465*4882a593Smuzhiyun 		uint64_t enc_mode:1;
466*4882a593Smuzhiyun 		uint64_t drop_ln:2;
467*4882a593Smuzhiyun 		uint64_t lafifovfl:1;
468*4882a593Smuzhiyun 		uint64_t la_en:1;
469*4882a593Smuzhiyun 		uint64_t pkt_sz:2;
470*4882a593Smuzhiyun #else
471*4882a593Smuzhiyun 		uint64_t pkt_sz:2;
472*4882a593Smuzhiyun 		uint64_t la_en:1;
473*4882a593Smuzhiyun 		uint64_t lafifovfl:1;
474*4882a593Smuzhiyun 		uint64_t drop_ln:2;
475*4882a593Smuzhiyun 		uint64_t enc_mode:1;
476*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun 	} s;
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun union cvmx_pcsxx_misc_ctl_reg {
482*4882a593Smuzhiyun 	uint64_t u64;
483*4882a593Smuzhiyun 	struct cvmx_pcsxx_misc_ctl_reg_s {
484*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
485*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
486*4882a593Smuzhiyun 		uint64_t tx_swap:1;
487*4882a593Smuzhiyun 		uint64_t rx_swap:1;
488*4882a593Smuzhiyun 		uint64_t xaui:1;
489*4882a593Smuzhiyun 		uint64_t gmxeno:1;
490*4882a593Smuzhiyun #else
491*4882a593Smuzhiyun 		uint64_t gmxeno:1;
492*4882a593Smuzhiyun 		uint64_t xaui:1;
493*4882a593Smuzhiyun 		uint64_t rx_swap:1;
494*4882a593Smuzhiyun 		uint64_t tx_swap:1;
495*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun 	} s;
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun union cvmx_pcsxx_rx_sync_states_reg {
501*4882a593Smuzhiyun 	uint64_t u64;
502*4882a593Smuzhiyun 	struct cvmx_pcsxx_rx_sync_states_reg_s {
503*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
504*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
505*4882a593Smuzhiyun 		uint64_t sync3st:4;
506*4882a593Smuzhiyun 		uint64_t sync2st:4;
507*4882a593Smuzhiyun 		uint64_t sync1st:4;
508*4882a593Smuzhiyun 		uint64_t sync0st:4;
509*4882a593Smuzhiyun #else
510*4882a593Smuzhiyun 		uint64_t sync0st:4;
511*4882a593Smuzhiyun 		uint64_t sync1st:4;
512*4882a593Smuzhiyun 		uint64_t sync2st:4;
513*4882a593Smuzhiyun 		uint64_t sync3st:4;
514*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
515*4882a593Smuzhiyun #endif
516*4882a593Smuzhiyun 	} s;
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun union cvmx_pcsxx_spd_abil_reg {
520*4882a593Smuzhiyun 	uint64_t u64;
521*4882a593Smuzhiyun 	struct cvmx_pcsxx_spd_abil_reg_s {
522*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
523*4882a593Smuzhiyun 		uint64_t reserved_2_63:62;
524*4882a593Smuzhiyun 		uint64_t tenpasst:1;
525*4882a593Smuzhiyun 		uint64_t tengb:1;
526*4882a593Smuzhiyun #else
527*4882a593Smuzhiyun 		uint64_t tengb:1;
528*4882a593Smuzhiyun 		uint64_t tenpasst:1;
529*4882a593Smuzhiyun 		uint64_t reserved_2_63:62;
530*4882a593Smuzhiyun #endif
531*4882a593Smuzhiyun 	} s;
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun union cvmx_pcsxx_status1_reg {
535*4882a593Smuzhiyun 	uint64_t u64;
536*4882a593Smuzhiyun 	struct cvmx_pcsxx_status1_reg_s {
537*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
538*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
539*4882a593Smuzhiyun 		uint64_t flt:1;
540*4882a593Smuzhiyun 		uint64_t reserved_3_6:4;
541*4882a593Smuzhiyun 		uint64_t rcv_lnk:1;
542*4882a593Smuzhiyun 		uint64_t lpable:1;
543*4882a593Smuzhiyun 		uint64_t reserved_0_0:1;
544*4882a593Smuzhiyun #else
545*4882a593Smuzhiyun 		uint64_t reserved_0_0:1;
546*4882a593Smuzhiyun 		uint64_t lpable:1;
547*4882a593Smuzhiyun 		uint64_t rcv_lnk:1;
548*4882a593Smuzhiyun 		uint64_t reserved_3_6:4;
549*4882a593Smuzhiyun 		uint64_t flt:1;
550*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
551*4882a593Smuzhiyun #endif
552*4882a593Smuzhiyun 	} s;
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun union cvmx_pcsxx_status2_reg {
556*4882a593Smuzhiyun 	uint64_t u64;
557*4882a593Smuzhiyun 	struct cvmx_pcsxx_status2_reg_s {
558*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
559*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
560*4882a593Smuzhiyun 		uint64_t dev:2;
561*4882a593Smuzhiyun 		uint64_t reserved_12_13:2;
562*4882a593Smuzhiyun 		uint64_t xmtflt:1;
563*4882a593Smuzhiyun 		uint64_t rcvflt:1;
564*4882a593Smuzhiyun 		uint64_t reserved_3_9:7;
565*4882a593Smuzhiyun 		uint64_t tengb_w:1;
566*4882a593Smuzhiyun 		uint64_t tengb_x:1;
567*4882a593Smuzhiyun 		uint64_t tengb_r:1;
568*4882a593Smuzhiyun #else
569*4882a593Smuzhiyun 		uint64_t tengb_r:1;
570*4882a593Smuzhiyun 		uint64_t tengb_x:1;
571*4882a593Smuzhiyun 		uint64_t tengb_w:1;
572*4882a593Smuzhiyun 		uint64_t reserved_3_9:7;
573*4882a593Smuzhiyun 		uint64_t rcvflt:1;
574*4882a593Smuzhiyun 		uint64_t xmtflt:1;
575*4882a593Smuzhiyun 		uint64_t reserved_12_13:2;
576*4882a593Smuzhiyun 		uint64_t dev:2;
577*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
578*4882a593Smuzhiyun #endif
579*4882a593Smuzhiyun 	} s;
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun union cvmx_pcsxx_tx_rx_polarity_reg {
583*4882a593Smuzhiyun 	uint64_t u64;
584*4882a593Smuzhiyun 	struct cvmx_pcsxx_tx_rx_polarity_reg_s {
585*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
586*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
587*4882a593Smuzhiyun 		uint64_t xor_rxplrt:4;
588*4882a593Smuzhiyun 		uint64_t xor_txplrt:4;
589*4882a593Smuzhiyun 		uint64_t rxplrt:1;
590*4882a593Smuzhiyun 		uint64_t txplrt:1;
591*4882a593Smuzhiyun #else
592*4882a593Smuzhiyun 		uint64_t txplrt:1;
593*4882a593Smuzhiyun 		uint64_t rxplrt:1;
594*4882a593Smuzhiyun 		uint64_t xor_txplrt:4;
595*4882a593Smuzhiyun 		uint64_t xor_rxplrt:4;
596*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
597*4882a593Smuzhiyun #endif
598*4882a593Smuzhiyun 	} s;
599*4882a593Smuzhiyun 	struct cvmx_pcsxx_tx_rx_polarity_reg_cn52xxp1 {
600*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
601*4882a593Smuzhiyun 		uint64_t reserved_2_63:62;
602*4882a593Smuzhiyun 		uint64_t rxplrt:1;
603*4882a593Smuzhiyun 		uint64_t txplrt:1;
604*4882a593Smuzhiyun #else
605*4882a593Smuzhiyun 		uint64_t txplrt:1;
606*4882a593Smuzhiyun 		uint64_t rxplrt:1;
607*4882a593Smuzhiyun 		uint64_t reserved_2_63:62;
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun 	} cn52xxp1;
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun union cvmx_pcsxx_tx_rx_states_reg {
613*4882a593Smuzhiyun 	uint64_t u64;
614*4882a593Smuzhiyun 	struct cvmx_pcsxx_tx_rx_states_reg_s {
615*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
616*4882a593Smuzhiyun 		uint64_t reserved_14_63:50;
617*4882a593Smuzhiyun 		uint64_t term_err:1;
618*4882a593Smuzhiyun 		uint64_t syn3bad:1;
619*4882a593Smuzhiyun 		uint64_t syn2bad:1;
620*4882a593Smuzhiyun 		uint64_t syn1bad:1;
621*4882a593Smuzhiyun 		uint64_t syn0bad:1;
622*4882a593Smuzhiyun 		uint64_t rxbad:1;
623*4882a593Smuzhiyun 		uint64_t algn_st:3;
624*4882a593Smuzhiyun 		uint64_t rx_st:2;
625*4882a593Smuzhiyun 		uint64_t tx_st:3;
626*4882a593Smuzhiyun #else
627*4882a593Smuzhiyun 		uint64_t tx_st:3;
628*4882a593Smuzhiyun 		uint64_t rx_st:2;
629*4882a593Smuzhiyun 		uint64_t algn_st:3;
630*4882a593Smuzhiyun 		uint64_t rxbad:1;
631*4882a593Smuzhiyun 		uint64_t syn0bad:1;
632*4882a593Smuzhiyun 		uint64_t syn1bad:1;
633*4882a593Smuzhiyun 		uint64_t syn2bad:1;
634*4882a593Smuzhiyun 		uint64_t syn3bad:1;
635*4882a593Smuzhiyun 		uint64_t term_err:1;
636*4882a593Smuzhiyun 		uint64_t reserved_14_63:50;
637*4882a593Smuzhiyun #endif
638*4882a593Smuzhiyun 	} s;
639*4882a593Smuzhiyun 	struct cvmx_pcsxx_tx_rx_states_reg_cn52xxp1 {
640*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
641*4882a593Smuzhiyun 		uint64_t reserved_13_63:51;
642*4882a593Smuzhiyun 		uint64_t syn3bad:1;
643*4882a593Smuzhiyun 		uint64_t syn2bad:1;
644*4882a593Smuzhiyun 		uint64_t syn1bad:1;
645*4882a593Smuzhiyun 		uint64_t syn0bad:1;
646*4882a593Smuzhiyun 		uint64_t rxbad:1;
647*4882a593Smuzhiyun 		uint64_t algn_st:3;
648*4882a593Smuzhiyun 		uint64_t rx_st:2;
649*4882a593Smuzhiyun 		uint64_t tx_st:3;
650*4882a593Smuzhiyun #else
651*4882a593Smuzhiyun 		uint64_t tx_st:3;
652*4882a593Smuzhiyun 		uint64_t rx_st:2;
653*4882a593Smuzhiyun 		uint64_t algn_st:3;
654*4882a593Smuzhiyun 		uint64_t rxbad:1;
655*4882a593Smuzhiyun 		uint64_t syn0bad:1;
656*4882a593Smuzhiyun 		uint64_t syn1bad:1;
657*4882a593Smuzhiyun 		uint64_t syn2bad:1;
658*4882a593Smuzhiyun 		uint64_t syn3bad:1;
659*4882a593Smuzhiyun 		uint64_t reserved_13_63:51;
660*4882a593Smuzhiyun #endif
661*4882a593Smuzhiyun 	} cn52xxp1;
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun #endif
665