xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/octeon/cvmx-mixx-defs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***********************license start***************
2*4882a593Smuzhiyun  * Author: Cavium Networks
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@caviumnetworks.com
5*4882a593Smuzhiyun  * This file is part of the OCTEON SDK
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2003-2012 Cavium Networks
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more
17*4882a593Smuzhiyun  * details.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun  * along with this file; if not, write to the Free Software
21*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22*4882a593Smuzhiyun  * or visit http://www.gnu.org/licenses/.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file may also be available under a different license from Cavium.
25*4882a593Smuzhiyun  * Contact Cavium Networks for more information
26*4882a593Smuzhiyun  ***********************license end**************************************/
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #ifndef __CVMX_MIXX_DEFS_H__
29*4882a593Smuzhiyun #define __CVMX_MIXX_DEFS_H__
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CVMX_MIXX_BIST(offset) (CVMX_ADD_IO_SEG(0x0001070000100078ull) + ((offset) & 1) * 2048)
32*4882a593Smuzhiyun #define CVMX_MIXX_CTL(offset) (CVMX_ADD_IO_SEG(0x0001070000100020ull) + ((offset) & 1) * 2048)
33*4882a593Smuzhiyun #define CVMX_MIXX_INTENA(offset) (CVMX_ADD_IO_SEG(0x0001070000100050ull) + ((offset) & 1) * 2048)
34*4882a593Smuzhiyun #define CVMX_MIXX_IRCNT(offset) (CVMX_ADD_IO_SEG(0x0001070000100030ull) + ((offset) & 1) * 2048)
35*4882a593Smuzhiyun #define CVMX_MIXX_IRHWM(offset) (CVMX_ADD_IO_SEG(0x0001070000100028ull) + ((offset) & 1) * 2048)
36*4882a593Smuzhiyun #define CVMX_MIXX_IRING1(offset) (CVMX_ADD_IO_SEG(0x0001070000100010ull) + ((offset) & 1) * 2048)
37*4882a593Smuzhiyun #define CVMX_MIXX_IRING2(offset) (CVMX_ADD_IO_SEG(0x0001070000100018ull) + ((offset) & 1) * 2048)
38*4882a593Smuzhiyun #define CVMX_MIXX_ISR(offset) (CVMX_ADD_IO_SEG(0x0001070000100048ull) + ((offset) & 1) * 2048)
39*4882a593Smuzhiyun #define CVMX_MIXX_ORCNT(offset) (CVMX_ADD_IO_SEG(0x0001070000100040ull) + ((offset) & 1) * 2048)
40*4882a593Smuzhiyun #define CVMX_MIXX_ORHWM(offset) (CVMX_ADD_IO_SEG(0x0001070000100038ull) + ((offset) & 1) * 2048)
41*4882a593Smuzhiyun #define CVMX_MIXX_ORING1(offset) (CVMX_ADD_IO_SEG(0x0001070000100000ull) + ((offset) & 1) * 2048)
42*4882a593Smuzhiyun #define CVMX_MIXX_ORING2(offset) (CVMX_ADD_IO_SEG(0x0001070000100008ull) + ((offset) & 1) * 2048)
43*4882a593Smuzhiyun #define CVMX_MIXX_REMCNT(offset) (CVMX_ADD_IO_SEG(0x0001070000100058ull) + ((offset) & 1) * 2048)
44*4882a593Smuzhiyun #define CVMX_MIXX_TSCTL(offset) (CVMX_ADD_IO_SEG(0x0001070000100068ull) + ((offset) & 1) * 2048)
45*4882a593Smuzhiyun #define CVMX_MIXX_TSTAMP(offset) (CVMX_ADD_IO_SEG(0x0001070000100060ull) + ((offset) & 1) * 2048)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun union cvmx_mixx_bist {
48*4882a593Smuzhiyun 	uint64_t u64;
49*4882a593Smuzhiyun 	struct cvmx_mixx_bist_s {
50*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
51*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
52*4882a593Smuzhiyun 		uint64_t opfdat:1;
53*4882a593Smuzhiyun 		uint64_t mrgdat:1;
54*4882a593Smuzhiyun 		uint64_t mrqdat:1;
55*4882a593Smuzhiyun 		uint64_t ipfdat:1;
56*4882a593Smuzhiyun 		uint64_t irfdat:1;
57*4882a593Smuzhiyun 		uint64_t orfdat:1;
58*4882a593Smuzhiyun #else
59*4882a593Smuzhiyun 		uint64_t orfdat:1;
60*4882a593Smuzhiyun 		uint64_t irfdat:1;
61*4882a593Smuzhiyun 		uint64_t ipfdat:1;
62*4882a593Smuzhiyun 		uint64_t mrqdat:1;
63*4882a593Smuzhiyun 		uint64_t mrgdat:1;
64*4882a593Smuzhiyun 		uint64_t opfdat:1;
65*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun 	} s;
68*4882a593Smuzhiyun 	struct cvmx_mixx_bist_cn52xx {
69*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
70*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
71*4882a593Smuzhiyun 		uint64_t mrqdat:1;
72*4882a593Smuzhiyun 		uint64_t ipfdat:1;
73*4882a593Smuzhiyun 		uint64_t irfdat:1;
74*4882a593Smuzhiyun 		uint64_t orfdat:1;
75*4882a593Smuzhiyun #else
76*4882a593Smuzhiyun 		uint64_t orfdat:1;
77*4882a593Smuzhiyun 		uint64_t irfdat:1;
78*4882a593Smuzhiyun 		uint64_t ipfdat:1;
79*4882a593Smuzhiyun 		uint64_t mrqdat:1;
80*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun 	} cn52xx;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun union cvmx_mixx_ctl {
86*4882a593Smuzhiyun 	uint64_t u64;
87*4882a593Smuzhiyun 	struct cvmx_mixx_ctl_s {
88*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
89*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
90*4882a593Smuzhiyun 		uint64_t ts_thresh:4;
91*4882a593Smuzhiyun 		uint64_t crc_strip:1;
92*4882a593Smuzhiyun 		uint64_t busy:1;
93*4882a593Smuzhiyun 		uint64_t en:1;
94*4882a593Smuzhiyun 		uint64_t reset:1;
95*4882a593Smuzhiyun 		uint64_t lendian:1;
96*4882a593Smuzhiyun 		uint64_t nbtarb:1;
97*4882a593Smuzhiyun 		uint64_t mrq_hwm:2;
98*4882a593Smuzhiyun #else
99*4882a593Smuzhiyun 		uint64_t mrq_hwm:2;
100*4882a593Smuzhiyun 		uint64_t nbtarb:1;
101*4882a593Smuzhiyun 		uint64_t lendian:1;
102*4882a593Smuzhiyun 		uint64_t reset:1;
103*4882a593Smuzhiyun 		uint64_t en:1;
104*4882a593Smuzhiyun 		uint64_t busy:1;
105*4882a593Smuzhiyun 		uint64_t crc_strip:1;
106*4882a593Smuzhiyun 		uint64_t ts_thresh:4;
107*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun 	} s;
110*4882a593Smuzhiyun 	struct cvmx_mixx_ctl_cn52xx {
111*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
112*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
113*4882a593Smuzhiyun 		uint64_t crc_strip:1;
114*4882a593Smuzhiyun 		uint64_t busy:1;
115*4882a593Smuzhiyun 		uint64_t en:1;
116*4882a593Smuzhiyun 		uint64_t reset:1;
117*4882a593Smuzhiyun 		uint64_t lendian:1;
118*4882a593Smuzhiyun 		uint64_t nbtarb:1;
119*4882a593Smuzhiyun 		uint64_t mrq_hwm:2;
120*4882a593Smuzhiyun #else
121*4882a593Smuzhiyun 		uint64_t mrq_hwm:2;
122*4882a593Smuzhiyun 		uint64_t nbtarb:1;
123*4882a593Smuzhiyun 		uint64_t lendian:1;
124*4882a593Smuzhiyun 		uint64_t reset:1;
125*4882a593Smuzhiyun 		uint64_t en:1;
126*4882a593Smuzhiyun 		uint64_t busy:1;
127*4882a593Smuzhiyun 		uint64_t crc_strip:1;
128*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 	} cn52xx;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun union cvmx_mixx_intena {
134*4882a593Smuzhiyun 	uint64_t u64;
135*4882a593Smuzhiyun 	struct cvmx_mixx_intena_s {
136*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
137*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
138*4882a593Smuzhiyun 		uint64_t tsena:1;
139*4882a593Smuzhiyun 		uint64_t orunena:1;
140*4882a593Smuzhiyun 		uint64_t irunena:1;
141*4882a593Smuzhiyun 		uint64_t data_drpena:1;
142*4882a593Smuzhiyun 		uint64_t ithena:1;
143*4882a593Smuzhiyun 		uint64_t othena:1;
144*4882a593Smuzhiyun 		uint64_t ivfena:1;
145*4882a593Smuzhiyun 		uint64_t ovfena:1;
146*4882a593Smuzhiyun #else
147*4882a593Smuzhiyun 		uint64_t ovfena:1;
148*4882a593Smuzhiyun 		uint64_t ivfena:1;
149*4882a593Smuzhiyun 		uint64_t othena:1;
150*4882a593Smuzhiyun 		uint64_t ithena:1;
151*4882a593Smuzhiyun 		uint64_t data_drpena:1;
152*4882a593Smuzhiyun 		uint64_t irunena:1;
153*4882a593Smuzhiyun 		uint64_t orunena:1;
154*4882a593Smuzhiyun 		uint64_t tsena:1;
155*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun 	} s;
158*4882a593Smuzhiyun 	struct cvmx_mixx_intena_cn52xx {
159*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
160*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
161*4882a593Smuzhiyun 		uint64_t orunena:1;
162*4882a593Smuzhiyun 		uint64_t irunena:1;
163*4882a593Smuzhiyun 		uint64_t data_drpena:1;
164*4882a593Smuzhiyun 		uint64_t ithena:1;
165*4882a593Smuzhiyun 		uint64_t othena:1;
166*4882a593Smuzhiyun 		uint64_t ivfena:1;
167*4882a593Smuzhiyun 		uint64_t ovfena:1;
168*4882a593Smuzhiyun #else
169*4882a593Smuzhiyun 		uint64_t ovfena:1;
170*4882a593Smuzhiyun 		uint64_t ivfena:1;
171*4882a593Smuzhiyun 		uint64_t othena:1;
172*4882a593Smuzhiyun 		uint64_t ithena:1;
173*4882a593Smuzhiyun 		uint64_t data_drpena:1;
174*4882a593Smuzhiyun 		uint64_t irunena:1;
175*4882a593Smuzhiyun 		uint64_t orunena:1;
176*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun 	} cn52xx;
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun union cvmx_mixx_ircnt {
182*4882a593Smuzhiyun 	uint64_t u64;
183*4882a593Smuzhiyun 	struct cvmx_mixx_ircnt_s {
184*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
185*4882a593Smuzhiyun 		uint64_t reserved_20_63:44;
186*4882a593Smuzhiyun 		uint64_t ircnt:20;
187*4882a593Smuzhiyun #else
188*4882a593Smuzhiyun 		uint64_t ircnt:20;
189*4882a593Smuzhiyun 		uint64_t reserved_20_63:44;
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun 	} s;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun union cvmx_mixx_irhwm {
195*4882a593Smuzhiyun 	uint64_t u64;
196*4882a593Smuzhiyun 	struct cvmx_mixx_irhwm_s {
197*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
198*4882a593Smuzhiyun 		uint64_t reserved_40_63:24;
199*4882a593Smuzhiyun 		uint64_t ibplwm:20;
200*4882a593Smuzhiyun 		uint64_t irhwm:20;
201*4882a593Smuzhiyun #else
202*4882a593Smuzhiyun 		uint64_t irhwm:20;
203*4882a593Smuzhiyun 		uint64_t ibplwm:20;
204*4882a593Smuzhiyun 		uint64_t reserved_40_63:24;
205*4882a593Smuzhiyun #endif
206*4882a593Smuzhiyun 	} s;
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun union cvmx_mixx_iring1 {
210*4882a593Smuzhiyun 	uint64_t u64;
211*4882a593Smuzhiyun 	struct cvmx_mixx_iring1_s {
212*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
213*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
214*4882a593Smuzhiyun 		uint64_t isize:20;
215*4882a593Smuzhiyun 		uint64_t ibase:37;
216*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
217*4882a593Smuzhiyun #else
218*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
219*4882a593Smuzhiyun 		uint64_t ibase:37;
220*4882a593Smuzhiyun 		uint64_t isize:20;
221*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun 	} s;
224*4882a593Smuzhiyun 	struct cvmx_mixx_iring1_cn52xx {
225*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
226*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
227*4882a593Smuzhiyun 		uint64_t isize:20;
228*4882a593Smuzhiyun 		uint64_t reserved_36_39:4;
229*4882a593Smuzhiyun 		uint64_t ibase:33;
230*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
231*4882a593Smuzhiyun #else
232*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
233*4882a593Smuzhiyun 		uint64_t ibase:33;
234*4882a593Smuzhiyun 		uint64_t reserved_36_39:4;
235*4882a593Smuzhiyun 		uint64_t isize:20;
236*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun 	} cn52xx;
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun union cvmx_mixx_iring2 {
242*4882a593Smuzhiyun 	uint64_t u64;
243*4882a593Smuzhiyun 	struct cvmx_mixx_iring2_s {
244*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
245*4882a593Smuzhiyun 		uint64_t reserved_52_63:12;
246*4882a593Smuzhiyun 		uint64_t itlptr:20;
247*4882a593Smuzhiyun 		uint64_t reserved_20_31:12;
248*4882a593Smuzhiyun 		uint64_t idbell:20;
249*4882a593Smuzhiyun #else
250*4882a593Smuzhiyun 		uint64_t idbell:20;
251*4882a593Smuzhiyun 		uint64_t reserved_20_31:12;
252*4882a593Smuzhiyun 		uint64_t itlptr:20;
253*4882a593Smuzhiyun 		uint64_t reserved_52_63:12;
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun 	} s;
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun union cvmx_mixx_isr {
259*4882a593Smuzhiyun 	uint64_t u64;
260*4882a593Smuzhiyun 	struct cvmx_mixx_isr_s {
261*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
262*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
263*4882a593Smuzhiyun 		uint64_t ts:1;
264*4882a593Smuzhiyun 		uint64_t orun:1;
265*4882a593Smuzhiyun 		uint64_t irun:1;
266*4882a593Smuzhiyun 		uint64_t data_drp:1;
267*4882a593Smuzhiyun 		uint64_t irthresh:1;
268*4882a593Smuzhiyun 		uint64_t orthresh:1;
269*4882a593Smuzhiyun 		uint64_t idblovf:1;
270*4882a593Smuzhiyun 		uint64_t odblovf:1;
271*4882a593Smuzhiyun #else
272*4882a593Smuzhiyun 		uint64_t odblovf:1;
273*4882a593Smuzhiyun 		uint64_t idblovf:1;
274*4882a593Smuzhiyun 		uint64_t orthresh:1;
275*4882a593Smuzhiyun 		uint64_t irthresh:1;
276*4882a593Smuzhiyun 		uint64_t data_drp:1;
277*4882a593Smuzhiyun 		uint64_t irun:1;
278*4882a593Smuzhiyun 		uint64_t orun:1;
279*4882a593Smuzhiyun 		uint64_t ts:1;
280*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun 	} s;
283*4882a593Smuzhiyun 	struct cvmx_mixx_isr_cn52xx {
284*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
285*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
286*4882a593Smuzhiyun 		uint64_t orun:1;
287*4882a593Smuzhiyun 		uint64_t irun:1;
288*4882a593Smuzhiyun 		uint64_t data_drp:1;
289*4882a593Smuzhiyun 		uint64_t irthresh:1;
290*4882a593Smuzhiyun 		uint64_t orthresh:1;
291*4882a593Smuzhiyun 		uint64_t idblovf:1;
292*4882a593Smuzhiyun 		uint64_t odblovf:1;
293*4882a593Smuzhiyun #else
294*4882a593Smuzhiyun 		uint64_t odblovf:1;
295*4882a593Smuzhiyun 		uint64_t idblovf:1;
296*4882a593Smuzhiyun 		uint64_t orthresh:1;
297*4882a593Smuzhiyun 		uint64_t irthresh:1;
298*4882a593Smuzhiyun 		uint64_t data_drp:1;
299*4882a593Smuzhiyun 		uint64_t irun:1;
300*4882a593Smuzhiyun 		uint64_t orun:1;
301*4882a593Smuzhiyun 		uint64_t reserved_7_63:57;
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun 	} cn52xx;
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun union cvmx_mixx_orcnt {
307*4882a593Smuzhiyun 	uint64_t u64;
308*4882a593Smuzhiyun 	struct cvmx_mixx_orcnt_s {
309*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
310*4882a593Smuzhiyun 		uint64_t reserved_20_63:44;
311*4882a593Smuzhiyun 		uint64_t orcnt:20;
312*4882a593Smuzhiyun #else
313*4882a593Smuzhiyun 		uint64_t orcnt:20;
314*4882a593Smuzhiyun 		uint64_t reserved_20_63:44;
315*4882a593Smuzhiyun #endif
316*4882a593Smuzhiyun 	} s;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun union cvmx_mixx_orhwm {
320*4882a593Smuzhiyun 	uint64_t u64;
321*4882a593Smuzhiyun 	struct cvmx_mixx_orhwm_s {
322*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
323*4882a593Smuzhiyun 		uint64_t reserved_20_63:44;
324*4882a593Smuzhiyun 		uint64_t orhwm:20;
325*4882a593Smuzhiyun #else
326*4882a593Smuzhiyun 		uint64_t orhwm:20;
327*4882a593Smuzhiyun 		uint64_t reserved_20_63:44;
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun 	} s;
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun union cvmx_mixx_oring1 {
333*4882a593Smuzhiyun 	uint64_t u64;
334*4882a593Smuzhiyun 	struct cvmx_mixx_oring1_s {
335*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
336*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
337*4882a593Smuzhiyun 		uint64_t osize:20;
338*4882a593Smuzhiyun 		uint64_t obase:37;
339*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
340*4882a593Smuzhiyun #else
341*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
342*4882a593Smuzhiyun 		uint64_t obase:37;
343*4882a593Smuzhiyun 		uint64_t osize:20;
344*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun 	} s;
347*4882a593Smuzhiyun 	struct cvmx_mixx_oring1_cn52xx {
348*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
349*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
350*4882a593Smuzhiyun 		uint64_t osize:20;
351*4882a593Smuzhiyun 		uint64_t reserved_36_39:4;
352*4882a593Smuzhiyun 		uint64_t obase:33;
353*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
354*4882a593Smuzhiyun #else
355*4882a593Smuzhiyun 		uint64_t reserved_0_2:3;
356*4882a593Smuzhiyun 		uint64_t obase:33;
357*4882a593Smuzhiyun 		uint64_t reserved_36_39:4;
358*4882a593Smuzhiyun 		uint64_t osize:20;
359*4882a593Smuzhiyun 		uint64_t reserved_60_63:4;
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun 	} cn52xx;
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun union cvmx_mixx_oring2 {
365*4882a593Smuzhiyun 	uint64_t u64;
366*4882a593Smuzhiyun 	struct cvmx_mixx_oring2_s {
367*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
368*4882a593Smuzhiyun 		uint64_t reserved_52_63:12;
369*4882a593Smuzhiyun 		uint64_t otlptr:20;
370*4882a593Smuzhiyun 		uint64_t reserved_20_31:12;
371*4882a593Smuzhiyun 		uint64_t odbell:20;
372*4882a593Smuzhiyun #else
373*4882a593Smuzhiyun 		uint64_t odbell:20;
374*4882a593Smuzhiyun 		uint64_t reserved_20_31:12;
375*4882a593Smuzhiyun 		uint64_t otlptr:20;
376*4882a593Smuzhiyun 		uint64_t reserved_52_63:12;
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun 	} s;
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun union cvmx_mixx_remcnt {
382*4882a593Smuzhiyun 	uint64_t u64;
383*4882a593Smuzhiyun 	struct cvmx_mixx_remcnt_s {
384*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
385*4882a593Smuzhiyun 		uint64_t reserved_52_63:12;
386*4882a593Smuzhiyun 		uint64_t iremcnt:20;
387*4882a593Smuzhiyun 		uint64_t reserved_20_31:12;
388*4882a593Smuzhiyun 		uint64_t oremcnt:20;
389*4882a593Smuzhiyun #else
390*4882a593Smuzhiyun 		uint64_t oremcnt:20;
391*4882a593Smuzhiyun 		uint64_t reserved_20_31:12;
392*4882a593Smuzhiyun 		uint64_t iremcnt:20;
393*4882a593Smuzhiyun 		uint64_t reserved_52_63:12;
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun 	} s;
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun union cvmx_mixx_tsctl {
399*4882a593Smuzhiyun 	uint64_t u64;
400*4882a593Smuzhiyun 	struct cvmx_mixx_tsctl_s {
401*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
402*4882a593Smuzhiyun 		uint64_t reserved_21_63:43;
403*4882a593Smuzhiyun 		uint64_t tsavl:5;
404*4882a593Smuzhiyun 		uint64_t reserved_13_15:3;
405*4882a593Smuzhiyun 		uint64_t tstot:5;
406*4882a593Smuzhiyun 		uint64_t reserved_5_7:3;
407*4882a593Smuzhiyun 		uint64_t tscnt:5;
408*4882a593Smuzhiyun #else
409*4882a593Smuzhiyun 		uint64_t tscnt:5;
410*4882a593Smuzhiyun 		uint64_t reserved_5_7:3;
411*4882a593Smuzhiyun 		uint64_t tstot:5;
412*4882a593Smuzhiyun 		uint64_t reserved_13_15:3;
413*4882a593Smuzhiyun 		uint64_t tsavl:5;
414*4882a593Smuzhiyun 		uint64_t reserved_21_63:43;
415*4882a593Smuzhiyun #endif
416*4882a593Smuzhiyun 	} s;
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun union cvmx_mixx_tstamp {
420*4882a593Smuzhiyun 	uint64_t u64;
421*4882a593Smuzhiyun 	struct cvmx_mixx_tstamp_s {
422*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
423*4882a593Smuzhiyun 		uint64_t tstamp:64;
424*4882a593Smuzhiyun #else
425*4882a593Smuzhiyun 		uint64_t tstamp:64;
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun 	} s;
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun #endif
431