1*4882a593Smuzhiyun /***********************license start*************** 2*4882a593Smuzhiyun * Author: Cavium Networks 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Contact: support@caviumnetworks.com 5*4882a593Smuzhiyun * This file is part of the OCTEON SDK 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2003-2012 Cavium Networks 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as 11*4882a593Smuzhiyun * published by the Free Software Foundation. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more 17*4882a593Smuzhiyun * details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this file; if not, write to the Free Software 21*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA 22*4882a593Smuzhiyun * or visit http://www.gnu.org/licenses/. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * This file may also be available under a different license from Cavium. 25*4882a593Smuzhiyun * Contact Cavium Networks for more information 26*4882a593Smuzhiyun ***********************license end**************************************/ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifndef __CVMX_LED_DEFS_H__ 29*4882a593Smuzhiyun #define __CVMX_LED_DEFS_H__ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define CVMX_LED_BLINK (CVMX_ADD_IO_SEG(0x0001180000001A48ull)) 32*4882a593Smuzhiyun #define CVMX_LED_CLK_PHASE (CVMX_ADD_IO_SEG(0x0001180000001A08ull)) 33*4882a593Smuzhiyun #define CVMX_LED_CYLON (CVMX_ADD_IO_SEG(0x0001180000001AF8ull)) 34*4882a593Smuzhiyun #define CVMX_LED_DBG (CVMX_ADD_IO_SEG(0x0001180000001A18ull)) 35*4882a593Smuzhiyun #define CVMX_LED_EN (CVMX_ADD_IO_SEG(0x0001180000001A00ull)) 36*4882a593Smuzhiyun #define CVMX_LED_POLARITY (CVMX_ADD_IO_SEG(0x0001180000001A50ull)) 37*4882a593Smuzhiyun #define CVMX_LED_PRT (CVMX_ADD_IO_SEG(0x0001180000001A10ull)) 38*4882a593Smuzhiyun #define CVMX_LED_PRT_FMT (CVMX_ADD_IO_SEG(0x0001180000001A30ull)) 39*4882a593Smuzhiyun #define CVMX_LED_PRT_STATUSX(offset) (CVMX_ADD_IO_SEG(0x0001180000001A80ull) + ((offset) & 7) * 8) 40*4882a593Smuzhiyun #define CVMX_LED_UDD_CNTX(offset) (CVMX_ADD_IO_SEG(0x0001180000001A20ull) + ((offset) & 1) * 8) 41*4882a593Smuzhiyun #define CVMX_LED_UDD_DATX(offset) (CVMX_ADD_IO_SEG(0x0001180000001A38ull) + ((offset) & 1) * 8) 42*4882a593Smuzhiyun #define CVMX_LED_UDD_DAT_CLRX(offset) (CVMX_ADD_IO_SEG(0x0001180000001AC8ull) + ((offset) & 1) * 16) 43*4882a593Smuzhiyun #define CVMX_LED_UDD_DAT_SETX(offset) (CVMX_ADD_IO_SEG(0x0001180000001AC0ull) + ((offset) & 1) * 16) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun union cvmx_led_blink { 46*4882a593Smuzhiyun uint64_t u64; 47*4882a593Smuzhiyun struct cvmx_led_blink_s { 48*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 49*4882a593Smuzhiyun uint64_t reserved_8_63:56; 50*4882a593Smuzhiyun uint64_t rate:8; 51*4882a593Smuzhiyun #else 52*4882a593Smuzhiyun uint64_t rate:8; 53*4882a593Smuzhiyun uint64_t reserved_8_63:56; 54*4882a593Smuzhiyun #endif 55*4882a593Smuzhiyun } s; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun union cvmx_led_clk_phase { 59*4882a593Smuzhiyun uint64_t u64; 60*4882a593Smuzhiyun struct cvmx_led_clk_phase_s { 61*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 62*4882a593Smuzhiyun uint64_t reserved_7_63:57; 63*4882a593Smuzhiyun uint64_t phase:7; 64*4882a593Smuzhiyun #else 65*4882a593Smuzhiyun uint64_t phase:7; 66*4882a593Smuzhiyun uint64_t reserved_7_63:57; 67*4882a593Smuzhiyun #endif 68*4882a593Smuzhiyun } s; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun union cvmx_led_cylon { 72*4882a593Smuzhiyun uint64_t u64; 73*4882a593Smuzhiyun struct cvmx_led_cylon_s { 74*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 75*4882a593Smuzhiyun uint64_t reserved_16_63:48; 76*4882a593Smuzhiyun uint64_t rate:16; 77*4882a593Smuzhiyun #else 78*4882a593Smuzhiyun uint64_t rate:16; 79*4882a593Smuzhiyun uint64_t reserved_16_63:48; 80*4882a593Smuzhiyun #endif 81*4882a593Smuzhiyun } s; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun union cvmx_led_dbg { 85*4882a593Smuzhiyun uint64_t u64; 86*4882a593Smuzhiyun struct cvmx_led_dbg_s { 87*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 88*4882a593Smuzhiyun uint64_t reserved_1_63:63; 89*4882a593Smuzhiyun uint64_t dbg_en:1; 90*4882a593Smuzhiyun #else 91*4882a593Smuzhiyun uint64_t dbg_en:1; 92*4882a593Smuzhiyun uint64_t reserved_1_63:63; 93*4882a593Smuzhiyun #endif 94*4882a593Smuzhiyun } s; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun union cvmx_led_en { 98*4882a593Smuzhiyun uint64_t u64; 99*4882a593Smuzhiyun struct cvmx_led_en_s { 100*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 101*4882a593Smuzhiyun uint64_t reserved_1_63:63; 102*4882a593Smuzhiyun uint64_t en:1; 103*4882a593Smuzhiyun #else 104*4882a593Smuzhiyun uint64_t en:1; 105*4882a593Smuzhiyun uint64_t reserved_1_63:63; 106*4882a593Smuzhiyun #endif 107*4882a593Smuzhiyun } s; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun union cvmx_led_polarity { 111*4882a593Smuzhiyun uint64_t u64; 112*4882a593Smuzhiyun struct cvmx_led_polarity_s { 113*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 114*4882a593Smuzhiyun uint64_t reserved_1_63:63; 115*4882a593Smuzhiyun uint64_t polarity:1; 116*4882a593Smuzhiyun #else 117*4882a593Smuzhiyun uint64_t polarity:1; 118*4882a593Smuzhiyun uint64_t reserved_1_63:63; 119*4882a593Smuzhiyun #endif 120*4882a593Smuzhiyun } s; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun union cvmx_led_prt { 124*4882a593Smuzhiyun uint64_t u64; 125*4882a593Smuzhiyun struct cvmx_led_prt_s { 126*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 127*4882a593Smuzhiyun uint64_t reserved_8_63:56; 128*4882a593Smuzhiyun uint64_t prt_en:8; 129*4882a593Smuzhiyun #else 130*4882a593Smuzhiyun uint64_t prt_en:8; 131*4882a593Smuzhiyun uint64_t reserved_8_63:56; 132*4882a593Smuzhiyun #endif 133*4882a593Smuzhiyun } s; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun union cvmx_led_prt_fmt { 137*4882a593Smuzhiyun uint64_t u64; 138*4882a593Smuzhiyun struct cvmx_led_prt_fmt_s { 139*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 140*4882a593Smuzhiyun uint64_t reserved_4_63:60; 141*4882a593Smuzhiyun uint64_t format:4; 142*4882a593Smuzhiyun #else 143*4882a593Smuzhiyun uint64_t format:4; 144*4882a593Smuzhiyun uint64_t reserved_4_63:60; 145*4882a593Smuzhiyun #endif 146*4882a593Smuzhiyun } s; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun union cvmx_led_prt_statusx { 150*4882a593Smuzhiyun uint64_t u64; 151*4882a593Smuzhiyun struct cvmx_led_prt_statusx_s { 152*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 153*4882a593Smuzhiyun uint64_t reserved_6_63:58; 154*4882a593Smuzhiyun uint64_t status:6; 155*4882a593Smuzhiyun #else 156*4882a593Smuzhiyun uint64_t status:6; 157*4882a593Smuzhiyun uint64_t reserved_6_63:58; 158*4882a593Smuzhiyun #endif 159*4882a593Smuzhiyun } s; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun union cvmx_led_udd_cntx { 163*4882a593Smuzhiyun uint64_t u64; 164*4882a593Smuzhiyun struct cvmx_led_udd_cntx_s { 165*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 166*4882a593Smuzhiyun uint64_t reserved_6_63:58; 167*4882a593Smuzhiyun uint64_t cnt:6; 168*4882a593Smuzhiyun #else 169*4882a593Smuzhiyun uint64_t cnt:6; 170*4882a593Smuzhiyun uint64_t reserved_6_63:58; 171*4882a593Smuzhiyun #endif 172*4882a593Smuzhiyun } s; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun union cvmx_led_udd_datx { 176*4882a593Smuzhiyun uint64_t u64; 177*4882a593Smuzhiyun struct cvmx_led_udd_datx_s { 178*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 179*4882a593Smuzhiyun uint64_t reserved_32_63:32; 180*4882a593Smuzhiyun uint64_t dat:32; 181*4882a593Smuzhiyun #else 182*4882a593Smuzhiyun uint64_t dat:32; 183*4882a593Smuzhiyun uint64_t reserved_32_63:32; 184*4882a593Smuzhiyun #endif 185*4882a593Smuzhiyun } s; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun union cvmx_led_udd_dat_clrx { 189*4882a593Smuzhiyun uint64_t u64; 190*4882a593Smuzhiyun struct cvmx_led_udd_dat_clrx_s { 191*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 192*4882a593Smuzhiyun uint64_t reserved_32_63:32; 193*4882a593Smuzhiyun uint64_t clr:32; 194*4882a593Smuzhiyun #else 195*4882a593Smuzhiyun uint64_t clr:32; 196*4882a593Smuzhiyun uint64_t reserved_32_63:32; 197*4882a593Smuzhiyun #endif 198*4882a593Smuzhiyun } s; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun union cvmx_led_udd_dat_setx { 202*4882a593Smuzhiyun uint64_t u64; 203*4882a593Smuzhiyun struct cvmx_led_udd_dat_setx_s { 204*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 205*4882a593Smuzhiyun uint64_t reserved_32_63:32; 206*4882a593Smuzhiyun uint64_t set:32; 207*4882a593Smuzhiyun #else 208*4882a593Smuzhiyun uint64_t set:32; 209*4882a593Smuzhiyun uint64_t reserved_32_63:32; 210*4882a593Smuzhiyun #endif 211*4882a593Smuzhiyun } s; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #endif 215