xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/octeon/cvmx-l2c.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***********************license start***************
2*4882a593Smuzhiyun  * Author: Cavium Networks
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@caviumnetworks.com
5*4882a593Smuzhiyun  * This file is part of the OCTEON SDK
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2003-2017 Cavium, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more
17*4882a593Smuzhiyun  * details.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun  * along with this file; if not, write to the Free Software
21*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22*4882a593Smuzhiyun  * or visit http://www.gnu.org/licenses/.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file may also be available under a different license from Cavium.
25*4882a593Smuzhiyun  * Contact Cavium Networks for more information
26*4882a593Smuzhiyun  ***********************license end**************************************/
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Interface to the Level 2 Cache (L2C) control, measurement, and debugging
30*4882a593Smuzhiyun  * facilities.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef __CVMX_L2C_H__
34*4882a593Smuzhiyun #define __CVMX_L2C_H__
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <uapi/asm/bitfield.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define CVMX_L2_ASSOC	 cvmx_l2c_get_num_assoc()	/* Deprecated macro */
39*4882a593Smuzhiyun #define CVMX_L2_SET_BITS cvmx_l2c_get_set_bits()	/* Deprecated macro */
40*4882a593Smuzhiyun #define CVMX_L2_SETS	 cvmx_l2c_get_num_sets()	/* Deprecated macro */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Based on 128 byte cache line size */
43*4882a593Smuzhiyun #define CVMX_L2C_IDX_ADDR_SHIFT	7
44*4882a593Smuzhiyun #define CVMX_L2C_IDX_MASK	(cvmx_l2c_get_num_sets() - 1)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Defines for index aliasing computations */
47*4882a593Smuzhiyun #define CVMX_L2C_TAG_ADDR_ALIAS_SHIFT (CVMX_L2C_IDX_ADDR_SHIFT +	       \
48*4882a593Smuzhiyun 		cvmx_l2c_get_set_bits())
49*4882a593Smuzhiyun #define CVMX_L2C_ALIAS_MASK (CVMX_L2C_IDX_MASK << CVMX_L2C_TAG_ADDR_ALIAS_SHIFT)
50*4882a593Smuzhiyun #define CVMX_L2C_MEMBANK_SELECT_SIZE 4096
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Number of L2C Tag-and-data sections (TADs) that are connected to LMC. */
53*4882a593Smuzhiyun #define CVMX_L2C_TADS  1
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun union cvmx_l2c_tag {
56*4882a593Smuzhiyun 	uint64_t u64;
57*4882a593Smuzhiyun 	struct {
58*4882a593Smuzhiyun 		__BITFIELD_FIELD(uint64_t reserved:28,
59*4882a593Smuzhiyun 		__BITFIELD_FIELD(uint64_t V:1,
60*4882a593Smuzhiyun 		__BITFIELD_FIELD(uint64_t D:1,
61*4882a593Smuzhiyun 		__BITFIELD_FIELD(uint64_t L:1,
62*4882a593Smuzhiyun 		__BITFIELD_FIELD(uint64_t U:1,
63*4882a593Smuzhiyun 		__BITFIELD_FIELD(uint64_t addr:32,
64*4882a593Smuzhiyun 		;))))))
65*4882a593Smuzhiyun 	} s;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* L2C Performance Counter events. */
69*4882a593Smuzhiyun enum cvmx_l2c_event {
70*4882a593Smuzhiyun 	CVMX_L2C_EVENT_CYCLES		=  0,
71*4882a593Smuzhiyun 	CVMX_L2C_EVENT_INSTRUCTION_MISS =  1,
72*4882a593Smuzhiyun 	CVMX_L2C_EVENT_INSTRUCTION_HIT	=  2,
73*4882a593Smuzhiyun 	CVMX_L2C_EVENT_DATA_MISS	=  3,
74*4882a593Smuzhiyun 	CVMX_L2C_EVENT_DATA_HIT		=  4,
75*4882a593Smuzhiyun 	CVMX_L2C_EVENT_MISS		=  5,
76*4882a593Smuzhiyun 	CVMX_L2C_EVENT_HIT		=  6,
77*4882a593Smuzhiyun 	CVMX_L2C_EVENT_VICTIM_HIT	=  7,
78*4882a593Smuzhiyun 	CVMX_L2C_EVENT_INDEX_CONFLICT	=  8,
79*4882a593Smuzhiyun 	CVMX_L2C_EVENT_TAG_PROBE	=  9,
80*4882a593Smuzhiyun 	CVMX_L2C_EVENT_TAG_UPDATE	= 10,
81*4882a593Smuzhiyun 	CVMX_L2C_EVENT_TAG_COMPLETE	= 11,
82*4882a593Smuzhiyun 	CVMX_L2C_EVENT_TAG_DIRTY	= 12,
83*4882a593Smuzhiyun 	CVMX_L2C_EVENT_DATA_STORE_NOP	= 13,
84*4882a593Smuzhiyun 	CVMX_L2C_EVENT_DATA_STORE_READ	= 14,
85*4882a593Smuzhiyun 	CVMX_L2C_EVENT_DATA_STORE_WRITE = 15,
86*4882a593Smuzhiyun 	CVMX_L2C_EVENT_FILL_DATA_VALID	= 16,
87*4882a593Smuzhiyun 	CVMX_L2C_EVENT_WRITE_REQUEST	= 17,
88*4882a593Smuzhiyun 	CVMX_L2C_EVENT_READ_REQUEST	= 18,
89*4882a593Smuzhiyun 	CVMX_L2C_EVENT_WRITE_DATA_VALID = 19,
90*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_NOP		= 20,
91*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_LDT		= 21,
92*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_LDI		= 22,
93*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_LDD		= 23,
94*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_STF		= 24,
95*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_STT		= 25,
96*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_STP		= 26,
97*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_STC		= 27,
98*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_DWB		= 28,
99*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_PL2		= 29,
100*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_PSL1		= 30,
101*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_IOBLD	= 31,
102*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_IOBST	= 32,
103*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_IOBDMA	= 33,
104*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_IOBRSP	= 34,
105*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_BUS_VALID	= 35,
106*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_MEM_DATA	= 36,
107*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_REFL_DATA	= 37,
108*4882a593Smuzhiyun 	CVMX_L2C_EVENT_XMC_IOBRSP_DATA	= 38,
109*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_NOP		= 39,
110*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_STDN		= 40,
111*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_FILL		= 41,
112*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_REFL		= 42,
113*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_STIN		= 43,
114*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_SCIN		= 44,
115*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_SCFL		= 45,
116*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_SCDN		= 46,
117*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_DATA_VALID	= 47,
118*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_VALID_FILL	= 48,
119*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_VALID_STRSP	= 49,
120*4882a593Smuzhiyun 	CVMX_L2C_EVENT_RSC_VALID_REFL	= 50,
121*4882a593Smuzhiyun 	CVMX_L2C_EVENT_LRF_REQ		= 51,
122*4882a593Smuzhiyun 	CVMX_L2C_EVENT_DT_RD_ALLOC	= 52,
123*4882a593Smuzhiyun 	CVMX_L2C_EVENT_DT_WR_INVAL	= 53,
124*4882a593Smuzhiyun 	CVMX_L2C_EVENT_MAX
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* L2C Performance Counter events for Octeon2. */
128*4882a593Smuzhiyun enum cvmx_l2c_tad_event {
129*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_NONE		 = 0,
130*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_TAG_HIT	 = 1,
131*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_TAG_MISS	 = 2,
132*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_TAG_NOALLOC	 = 3,
133*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_TAG_VICTIM	 = 4,
134*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_SC_FAIL	 = 5,
135*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_SC_PASS	 = 6,
136*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_LFB_VALID	 = 7,
137*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_LFB_WAIT_LFB	 = 8,
138*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_LFB_WAIT_VAB	 = 9,
139*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD0_INDEX	 = 128,
140*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD0_READ	 = 129,
141*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD0_BANK	 = 130,
142*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD0_WDAT	 = 131,
143*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD1_INDEX	 = 144,
144*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD1_READ	 = 145,
145*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD1_BANK	 = 146,
146*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD1_WDAT	 = 147,
147*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD2_INDEX	 = 160,
148*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD2_READ	 = 161,
149*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD2_BANK	 = 162,
150*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD2_WDAT	 = 163,
151*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD3_INDEX	 = 176,
152*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD3_READ	 = 177,
153*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD3_BANK	 = 178,
154*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_QUAD3_WDAT	 = 179,
155*4882a593Smuzhiyun 	CVMX_L2C_TAD_EVENT_MAX
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /**
159*4882a593Smuzhiyun  * Configure one of the four L2 Cache performance counters to capture event
160*4882a593Smuzhiyun  * occurrences.
161*4882a593Smuzhiyun  *
162*4882a593Smuzhiyun  * @counter:	    The counter to configure. Range 0..3.
163*4882a593Smuzhiyun  * @event:	    The type of L2 Cache event occurrence to count.
164*4882a593Smuzhiyun  * @clear_on_read:  When asserted, any read of the performance counter
165*4882a593Smuzhiyun  *			 clears the counter.
166*4882a593Smuzhiyun  *
167*4882a593Smuzhiyun  * @note The routine does not clear the counter.
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun void cvmx_l2c_config_perf(uint32_t counter, enum cvmx_l2c_event event,
170*4882a593Smuzhiyun 			  uint32_t clear_on_read);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /**
173*4882a593Smuzhiyun  * Read the given L2 Cache performance counter. The counter must be configured
174*4882a593Smuzhiyun  * before reading, but this routine does not enforce this requirement.
175*4882a593Smuzhiyun  *
176*4882a593Smuzhiyun  * @counter:  The counter to configure. Range 0..3.
177*4882a593Smuzhiyun  *
178*4882a593Smuzhiyun  * Returns The current counter value.
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun uint64_t cvmx_l2c_read_perf(uint32_t counter);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /**
183*4882a593Smuzhiyun  * Return the L2 Cache way partitioning for a given core.
184*4882a593Smuzhiyun  *
185*4882a593Smuzhiyun  * @core:  The core processor of interest.
186*4882a593Smuzhiyun  *
187*4882a593Smuzhiyun  * Returns    The mask specifying the partitioning. 0 bits in mask indicates
188*4882a593Smuzhiyun  *		the cache 'ways' that a core can evict from.
189*4882a593Smuzhiyun  *	      -1 on error
190*4882a593Smuzhiyun  */
191*4882a593Smuzhiyun int cvmx_l2c_get_core_way_partition(uint32_t core);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /**
194*4882a593Smuzhiyun  * Partitions the L2 cache for a core
195*4882a593Smuzhiyun  *
196*4882a593Smuzhiyun  * @core: The core that the partitioning applies to.
197*4882a593Smuzhiyun  * @mask: The partitioning of the ways expressed as a binary
198*4882a593Smuzhiyun  *	       mask. A 0 bit allows the core to evict cache lines from
199*4882a593Smuzhiyun  *	       a way, while a 1 bit blocks the core from evicting any
200*4882a593Smuzhiyun  *	       lines from that way. There must be at least one allowed
201*4882a593Smuzhiyun  *	       way (0 bit) in the mask.
202*4882a593Smuzhiyun  *
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun  * @note If any ways are blocked for all cores and the HW blocks, then
205*4882a593Smuzhiyun  *	 those ways will never have any cache lines evicted from them.
206*4882a593Smuzhiyun  *	 All cores and the hardware blocks are free to read from all
207*4882a593Smuzhiyun  *	 ways regardless of the partitioning.
208*4882a593Smuzhiyun  */
209*4882a593Smuzhiyun int cvmx_l2c_set_core_way_partition(uint32_t core, uint32_t mask);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /**
212*4882a593Smuzhiyun  * Return the L2 Cache way partitioning for the hw blocks.
213*4882a593Smuzhiyun  *
214*4882a593Smuzhiyun  * Returns    The mask specifying the reserved way. 0 bits in mask indicates
215*4882a593Smuzhiyun  *		the cache 'ways' that a core can evict from.
216*4882a593Smuzhiyun  *	      -1 on error
217*4882a593Smuzhiyun  */
218*4882a593Smuzhiyun int cvmx_l2c_get_hw_way_partition(void);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun  * Partitions the L2 cache for the hardware blocks.
222*4882a593Smuzhiyun  *
223*4882a593Smuzhiyun  * @mask: The partitioning of the ways expressed as a binary
224*4882a593Smuzhiyun  *	       mask. A 0 bit allows the core to evict cache lines from
225*4882a593Smuzhiyun  *	       a way, while a 1 bit blocks the core from evicting any
226*4882a593Smuzhiyun  *	       lines from that way. There must be at least one allowed
227*4882a593Smuzhiyun  *	       way (0 bit) in the mask.
228*4882a593Smuzhiyun  *
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun  * @note If any ways are blocked for all cores and the HW blocks, then
231*4882a593Smuzhiyun  *	 those ways will never have any cache lines evicted from them.
232*4882a593Smuzhiyun  *	 All cores and the hardware blocks are free to read from all
233*4882a593Smuzhiyun  *	 ways regardless of the partitioning.
234*4882a593Smuzhiyun  */
235*4882a593Smuzhiyun int cvmx_l2c_set_hw_way_partition(uint32_t mask);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /**
239*4882a593Smuzhiyun  * Locks a line in the L2 cache at the specified physical address
240*4882a593Smuzhiyun  *
241*4882a593Smuzhiyun  * @addr:   physical address of line to lock
242*4882a593Smuzhiyun  *
243*4882a593Smuzhiyun  * Returns 0 on success,
244*4882a593Smuzhiyun  *	   1 if line not locked.
245*4882a593Smuzhiyun  */
246*4882a593Smuzhiyun int cvmx_l2c_lock_line(uint64_t addr);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /**
249*4882a593Smuzhiyun  * Locks a specified memory region in the L2 cache.
250*4882a593Smuzhiyun  *
251*4882a593Smuzhiyun  * Note that if not all lines can be locked, that means that all
252*4882a593Smuzhiyun  * but one of the ways (associations) available to the locking
253*4882a593Smuzhiyun  * core are locked.  Having only 1 association available for
254*4882a593Smuzhiyun  * normal caching may have a significant adverse affect on performance.
255*4882a593Smuzhiyun  * Care should be taken to ensure that enough of the L2 cache is left
256*4882a593Smuzhiyun  * unlocked to allow for normal caching of DRAM.
257*4882a593Smuzhiyun  *
258*4882a593Smuzhiyun  * @start:  Physical address of the start of the region to lock
259*4882a593Smuzhiyun  * @len:    Length (in bytes) of region to lock
260*4882a593Smuzhiyun  *
261*4882a593Smuzhiyun  * Returns Number of requested lines that where not locked.
262*4882a593Smuzhiyun  *	   0 on success (all locked)
263*4882a593Smuzhiyun  */
264*4882a593Smuzhiyun int cvmx_l2c_lock_mem_region(uint64_t start, uint64_t len);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /**
267*4882a593Smuzhiyun  * Unlock and flush a cache line from the L2 cache.
268*4882a593Smuzhiyun  * IMPORTANT: Must only be run by one core at a time due to use
269*4882a593Smuzhiyun  * of L2C debug features.
270*4882a593Smuzhiyun  * Note that this function will flush a matching but unlocked cache line.
271*4882a593Smuzhiyun  * (If address is not in L2, no lines are flushed.)
272*4882a593Smuzhiyun  *
273*4882a593Smuzhiyun  * @address: Physical address to unlock
274*4882a593Smuzhiyun  *
275*4882a593Smuzhiyun  * Returns 0: line not unlocked
276*4882a593Smuzhiyun  *	   1: line unlocked
277*4882a593Smuzhiyun  */
278*4882a593Smuzhiyun int cvmx_l2c_unlock_line(uint64_t address);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /**
281*4882a593Smuzhiyun  * Unlocks a region of memory that is locked in the L2 cache
282*4882a593Smuzhiyun  *
283*4882a593Smuzhiyun  * @start:  start physical address
284*4882a593Smuzhiyun  * @len:    length (in bytes) to unlock
285*4882a593Smuzhiyun  *
286*4882a593Smuzhiyun  * Returns Number of locked lines that the call unlocked
287*4882a593Smuzhiyun  */
288*4882a593Smuzhiyun int cvmx_l2c_unlock_mem_region(uint64_t start, uint64_t len);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /**
291*4882a593Smuzhiyun  * Read the L2 controller tag for a given location in L2
292*4882a593Smuzhiyun  *
293*4882a593Smuzhiyun  * @association:
294*4882a593Smuzhiyun  *		 Which association to read line from
295*4882a593Smuzhiyun  * @index:  Which way to read from.
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * Returns l2c tag structure for line requested.
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun union cvmx_l2c_tag cvmx_l2c_get_tag(uint32_t association, uint32_t index);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Wrapper providing a deprecated old function name */
302*4882a593Smuzhiyun static inline union cvmx_l2c_tag cvmx_get_l2c_tag(uint32_t association,
303*4882a593Smuzhiyun 						  uint32_t index)
304*4882a593Smuzhiyun 						  __attribute__((deprecated));
cvmx_get_l2c_tag(uint32_t association,uint32_t index)305*4882a593Smuzhiyun static inline union cvmx_l2c_tag cvmx_get_l2c_tag(uint32_t association,
306*4882a593Smuzhiyun 						  uint32_t index)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	return cvmx_l2c_get_tag(association, index);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun  * Returns the cache index for a given physical address
314*4882a593Smuzhiyun  *
315*4882a593Smuzhiyun  * @addr:   physical address
316*4882a593Smuzhiyun  *
317*4882a593Smuzhiyun  * Returns L2 cache index
318*4882a593Smuzhiyun  */
319*4882a593Smuzhiyun uint32_t cvmx_l2c_address_to_index(uint64_t addr);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /**
322*4882a593Smuzhiyun  * Flushes (and unlocks) the entire L2 cache.
323*4882a593Smuzhiyun  * IMPORTANT: Must only be run by one core at a time due to use
324*4882a593Smuzhiyun  * of L2C debug features.
325*4882a593Smuzhiyun  */
326*4882a593Smuzhiyun void cvmx_l2c_flush(void);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /**
329*4882a593Smuzhiyun  *
330*4882a593Smuzhiyun  * Returns the size of the L2 cache in bytes,
331*4882a593Smuzhiyun  * -1 on error (unrecognized model)
332*4882a593Smuzhiyun  */
333*4882a593Smuzhiyun int cvmx_l2c_get_cache_size_bytes(void);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /**
336*4882a593Smuzhiyun  * Return the number of sets in the L2 Cache
337*4882a593Smuzhiyun  *
338*4882a593Smuzhiyun  * Returns
339*4882a593Smuzhiyun  */
340*4882a593Smuzhiyun int cvmx_l2c_get_num_sets(void);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /**
343*4882a593Smuzhiyun  * Return log base 2 of the number of sets in the L2 cache
344*4882a593Smuzhiyun  * Returns
345*4882a593Smuzhiyun  */
346*4882a593Smuzhiyun int cvmx_l2c_get_set_bits(void);
347*4882a593Smuzhiyun /**
348*4882a593Smuzhiyun  * Return the number of associations in the L2 Cache
349*4882a593Smuzhiyun  *
350*4882a593Smuzhiyun  * Returns
351*4882a593Smuzhiyun  */
352*4882a593Smuzhiyun int cvmx_l2c_get_num_assoc(void);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /**
355*4882a593Smuzhiyun  * Flush a line from the L2 cache
356*4882a593Smuzhiyun  * This should only be called from one core at a time, as this routine
357*4882a593Smuzhiyun  * sets the core to the 'debug' core in order to flush the line.
358*4882a593Smuzhiyun  *
359*4882a593Smuzhiyun  * @assoc:  Association (or way) to flush
360*4882a593Smuzhiyun  * @index:  Index to flush
361*4882a593Smuzhiyun  */
362*4882a593Smuzhiyun void cvmx_l2c_flush_line(uint32_t assoc, uint32_t index);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #endif /* __CVMX_L2C_H__ */
365