1*4882a593Smuzhiyun /***********************license start***************
2*4882a593Smuzhiyun * Author: Cavium Networks
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Contact: support@caviumnetworks.com
5*4882a593Smuzhiyun * This file is part of the OCTEON SDK
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (c) 2003-2008 Cavium Networks
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun * published by the Free Software Foundation.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more
17*4882a593Smuzhiyun * details.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun * along with this file; if not, write to the Free Software
21*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22*4882a593Smuzhiyun * or visit http://www.gnu.org/licenses/.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * This file may also be available under a different license from Cavium.
25*4882a593Smuzhiyun * Contact Cavium Networks for more information
26*4882a593Smuzhiyun ***********************license end**************************************/
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /**
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * Interface to the hardware Input Packet Data unit.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #ifndef __CVMX_IPD_H__
34*4882a593Smuzhiyun #define __CVMX_IPD_H__
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <asm/octeon/octeon-feature.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <asm/octeon/cvmx-ipd-defs.h>
39*4882a593Smuzhiyun #include <asm/octeon/cvmx-pip-defs.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun enum cvmx_ipd_mode {
42*4882a593Smuzhiyun CVMX_IPD_OPC_MODE_STT = 0LL, /* All blocks DRAM, not cached in L2 */
43*4882a593Smuzhiyun CVMX_IPD_OPC_MODE_STF = 1LL, /* All blocks into L2 */
44*4882a593Smuzhiyun CVMX_IPD_OPC_MODE_STF1_STT = 2LL, /* 1st block L2, rest DRAM */
45*4882a593Smuzhiyun CVMX_IPD_OPC_MODE_STF2_STT = 3LL /* 1st, 2nd blocks L2, rest DRAM */
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #ifndef CVMX_ENABLE_LEN_M8_FIX
49*4882a593Smuzhiyun #define CVMX_ENABLE_LEN_M8_FIX 0
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* CSR typedefs have been moved to cvmx-csr-*.h */
53*4882a593Smuzhiyun typedef union cvmx_ipd_1st_mbuff_skip cvmx_ipd_mbuff_first_skip_t;
54*4882a593Smuzhiyun typedef union cvmx_ipd_1st_next_ptr_back cvmx_ipd_first_next_ptr_back_t;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun typedef cvmx_ipd_mbuff_first_skip_t cvmx_ipd_mbuff_not_first_skip_t;
57*4882a593Smuzhiyun typedef cvmx_ipd_first_next_ptr_back_t cvmx_ipd_second_next_ptr_back_t;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /**
60*4882a593Smuzhiyun * Configure IPD
61*4882a593Smuzhiyun *
62*4882a593Smuzhiyun * @mbuff_size: Packets buffer size in 8 byte words
63*4882a593Smuzhiyun * @first_mbuff_skip:
64*4882a593Smuzhiyun * Number of 8 byte words to skip in the first buffer
65*4882a593Smuzhiyun * @not_first_mbuff_skip:
66*4882a593Smuzhiyun * Number of 8 byte words to skip in each following buffer
67*4882a593Smuzhiyun * @first_back: Must be same as first_mbuff_skip / 128
68*4882a593Smuzhiyun * @second_back:
69*4882a593Smuzhiyun * Must be same as not_first_mbuff_skip / 128
70*4882a593Smuzhiyun * @wqe_fpa_pool:
71*4882a593Smuzhiyun * FPA pool to get work entries from
72*4882a593Smuzhiyun * @cache_mode:
73*4882a593Smuzhiyun * @back_pres_enable_flag:
74*4882a593Smuzhiyun * Enable or disable port back pressure
75*4882a593Smuzhiyun */
cvmx_ipd_config(uint64_t mbuff_size,uint64_t first_mbuff_skip,uint64_t not_first_mbuff_skip,uint64_t first_back,uint64_t second_back,uint64_t wqe_fpa_pool,enum cvmx_ipd_mode cache_mode,uint64_t back_pres_enable_flag)76*4882a593Smuzhiyun static inline void cvmx_ipd_config(uint64_t mbuff_size,
77*4882a593Smuzhiyun uint64_t first_mbuff_skip,
78*4882a593Smuzhiyun uint64_t not_first_mbuff_skip,
79*4882a593Smuzhiyun uint64_t first_back,
80*4882a593Smuzhiyun uint64_t second_back,
81*4882a593Smuzhiyun uint64_t wqe_fpa_pool,
82*4882a593Smuzhiyun enum cvmx_ipd_mode cache_mode,
83*4882a593Smuzhiyun uint64_t back_pres_enable_flag)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun cvmx_ipd_mbuff_first_skip_t first_skip;
86*4882a593Smuzhiyun cvmx_ipd_mbuff_not_first_skip_t not_first_skip;
87*4882a593Smuzhiyun union cvmx_ipd_packet_mbuff_size size;
88*4882a593Smuzhiyun cvmx_ipd_first_next_ptr_back_t first_back_struct;
89*4882a593Smuzhiyun cvmx_ipd_second_next_ptr_back_t second_back_struct;
90*4882a593Smuzhiyun union cvmx_ipd_wqe_fpa_queue wqe_pool;
91*4882a593Smuzhiyun union cvmx_ipd_ctl_status ipd_ctl_reg;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun first_skip.u64 = 0;
94*4882a593Smuzhiyun first_skip.s.skip_sz = first_mbuff_skip;
95*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_1ST_MBUFF_SKIP, first_skip.u64);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun not_first_skip.u64 = 0;
98*4882a593Smuzhiyun not_first_skip.s.skip_sz = not_first_mbuff_skip;
99*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_NOT_1ST_MBUFF_SKIP, not_first_skip.u64);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun size.u64 = 0;
102*4882a593Smuzhiyun size.s.mb_size = mbuff_size;
103*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PACKET_MBUFF_SIZE, size.u64);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun first_back_struct.u64 = 0;
106*4882a593Smuzhiyun first_back_struct.s.back = first_back;
107*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_1st_NEXT_PTR_BACK, first_back_struct.u64);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun second_back_struct.u64 = 0;
110*4882a593Smuzhiyun second_back_struct.s.back = second_back;
111*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_2nd_NEXT_PTR_BACK, second_back_struct.u64);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun wqe_pool.u64 = 0;
114*4882a593Smuzhiyun wqe_pool.s.wqe_pool = wqe_fpa_pool;
115*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_WQE_FPA_QUEUE, wqe_pool.u64);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun ipd_ctl_reg.u64 = cvmx_read_csr(CVMX_IPD_CTL_STATUS);
118*4882a593Smuzhiyun ipd_ctl_reg.s.opc_mode = cache_mode;
119*4882a593Smuzhiyun ipd_ctl_reg.s.pbp_en = back_pres_enable_flag;
120*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_CTL_STATUS, ipd_ctl_reg.u64);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Note: the example RED code that used to be here has been moved to
123*4882a593Smuzhiyun cvmx_helper_setup_red */
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /**
127*4882a593Smuzhiyun * Enable IPD
128*4882a593Smuzhiyun */
cvmx_ipd_enable(void)129*4882a593Smuzhiyun static inline void cvmx_ipd_enable(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun union cvmx_ipd_ctl_status ipd_reg;
132*4882a593Smuzhiyun ipd_reg.u64 = cvmx_read_csr(CVMX_IPD_CTL_STATUS);
133*4882a593Smuzhiyun if (ipd_reg.s.ipd_en) {
134*4882a593Smuzhiyun cvmx_dprintf
135*4882a593Smuzhiyun ("Warning: Enabling IPD when IPD already enabled.\n");
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun ipd_reg.s.ipd_en = 1;
138*4882a593Smuzhiyun #if CVMX_ENABLE_LEN_M8_FIX
139*4882a593Smuzhiyun if (!OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2))
140*4882a593Smuzhiyun ipd_reg.s.len_m8 = TRUE;
141*4882a593Smuzhiyun #endif
142*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_CTL_STATUS, ipd_reg.u64);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * Disable IPD
147*4882a593Smuzhiyun */
cvmx_ipd_disable(void)148*4882a593Smuzhiyun static inline void cvmx_ipd_disable(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun union cvmx_ipd_ctl_status ipd_reg;
151*4882a593Smuzhiyun ipd_reg.u64 = cvmx_read_csr(CVMX_IPD_CTL_STATUS);
152*4882a593Smuzhiyun ipd_reg.s.ipd_en = 0;
153*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_CTL_STATUS, ipd_reg.u64);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /**
157*4882a593Smuzhiyun * Supportive function for cvmx_fpa_shutdown_pool.
158*4882a593Smuzhiyun */
cvmx_ipd_free_ptr(void)159*4882a593Smuzhiyun static inline void cvmx_ipd_free_ptr(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun /* Only CN38XXp{1,2} cannot read pointer out of the IPD */
162*4882a593Smuzhiyun if (!OCTEON_IS_MODEL(OCTEON_CN38XX_PASS1)
163*4882a593Smuzhiyun && !OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2)) {
164*4882a593Smuzhiyun int no_wptr = 0;
165*4882a593Smuzhiyun union cvmx_ipd_ptr_count ipd_ptr_count;
166*4882a593Smuzhiyun ipd_ptr_count.u64 = cvmx_read_csr(CVMX_IPD_PTR_COUNT);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Handle Work Queue Entry in cn56xx and cn52xx */
169*4882a593Smuzhiyun if (octeon_has_feature(OCTEON_FEATURE_NO_WPTR)) {
170*4882a593Smuzhiyun union cvmx_ipd_ctl_status ipd_ctl_status;
171*4882a593Smuzhiyun ipd_ctl_status.u64 = cvmx_read_csr(CVMX_IPD_CTL_STATUS);
172*4882a593Smuzhiyun if (ipd_ctl_status.s.no_wptr)
173*4882a593Smuzhiyun no_wptr = 1;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Free the prefetched WQE */
177*4882a593Smuzhiyun if (ipd_ptr_count.s.wqev_cnt) {
178*4882a593Smuzhiyun union cvmx_ipd_wqe_ptr_valid ipd_wqe_ptr_valid;
179*4882a593Smuzhiyun ipd_wqe_ptr_valid.u64 =
180*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_WQE_PTR_VALID);
181*4882a593Smuzhiyun if (no_wptr)
182*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
183*4882a593Smuzhiyun ((uint64_t) ipd_wqe_ptr_valid.s.
184*4882a593Smuzhiyun ptr << 7), CVMX_FPA_PACKET_POOL,
185*4882a593Smuzhiyun 0);
186*4882a593Smuzhiyun else
187*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
188*4882a593Smuzhiyun ((uint64_t) ipd_wqe_ptr_valid.s.
189*4882a593Smuzhiyun ptr << 7), CVMX_FPA_WQE_POOL, 0);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Free all WQE in the fifo */
193*4882a593Smuzhiyun if (ipd_ptr_count.s.wqe_pcnt) {
194*4882a593Smuzhiyun int i;
195*4882a593Smuzhiyun union cvmx_ipd_pwp_ptr_fifo_ctl ipd_pwp_ptr_fifo_ctl;
196*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64 =
197*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_PWP_PTR_FIFO_CTL);
198*4882a593Smuzhiyun for (i = 0; i < ipd_ptr_count.s.wqe_pcnt; i++) {
199*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.cena = 0;
200*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.raddr =
201*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.max_cnts +
202*4882a593Smuzhiyun (ipd_pwp_ptr_fifo_ctl.s.wraddr +
203*4882a593Smuzhiyun i) % ipd_pwp_ptr_fifo_ctl.s.max_cnts;
204*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PWP_PTR_FIFO_CTL,
205*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64);
206*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64 =
207*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_PWP_PTR_FIFO_CTL);
208*4882a593Smuzhiyun if (no_wptr)
209*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
210*4882a593Smuzhiyun ((uint64_t)
211*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.
212*4882a593Smuzhiyun ptr << 7),
213*4882a593Smuzhiyun CVMX_FPA_PACKET_POOL, 0);
214*4882a593Smuzhiyun else
215*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
216*4882a593Smuzhiyun ((uint64_t)
217*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.
218*4882a593Smuzhiyun ptr << 7),
219*4882a593Smuzhiyun CVMX_FPA_WQE_POOL, 0);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.cena = 1;
222*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PWP_PTR_FIFO_CTL,
223*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Free the prefetched packet */
227*4882a593Smuzhiyun if (ipd_ptr_count.s.pktv_cnt) {
228*4882a593Smuzhiyun union cvmx_ipd_pkt_ptr_valid ipd_pkt_ptr_valid;
229*4882a593Smuzhiyun ipd_pkt_ptr_valid.u64 =
230*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_PKT_PTR_VALID);
231*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
232*4882a593Smuzhiyun (ipd_pkt_ptr_valid.s.ptr << 7),
233*4882a593Smuzhiyun CVMX_FPA_PACKET_POOL, 0);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Free the per port prefetched packets */
237*4882a593Smuzhiyun if (1) {
238*4882a593Smuzhiyun int i;
239*4882a593Smuzhiyun union cvmx_ipd_prc_port_ptr_fifo_ctl
240*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl;
241*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.u64 =
242*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_PRC_PORT_PTR_FIFO_CTL);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun for (i = 0; i < ipd_prc_port_ptr_fifo_ctl.s.max_pkt;
245*4882a593Smuzhiyun i++) {
246*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.s.cena = 0;
247*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.s.raddr =
248*4882a593Smuzhiyun i % ipd_prc_port_ptr_fifo_ctl.s.max_pkt;
249*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PRC_PORT_PTR_FIFO_CTL,
250*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.u64);
251*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.u64 =
252*4882a593Smuzhiyun cvmx_read_csr
253*4882a593Smuzhiyun (CVMX_IPD_PRC_PORT_PTR_FIFO_CTL);
254*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
255*4882a593Smuzhiyun ((uint64_t)
256*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.s.
257*4882a593Smuzhiyun ptr << 7), CVMX_FPA_PACKET_POOL,
258*4882a593Smuzhiyun 0);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.s.cena = 1;
261*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PRC_PORT_PTR_FIFO_CTL,
262*4882a593Smuzhiyun ipd_prc_port_ptr_fifo_ctl.u64);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Free all packets in the holding fifo */
266*4882a593Smuzhiyun if (ipd_ptr_count.s.pfif_cnt) {
267*4882a593Smuzhiyun int i;
268*4882a593Smuzhiyun union cvmx_ipd_prc_hold_ptr_fifo_ctl
269*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.u64 =
272*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_PRC_HOLD_PTR_FIFO_CTL);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for (i = 0; i < ipd_ptr_count.s.pfif_cnt; i++) {
275*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.s.cena = 0;
276*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.s.raddr =
277*4882a593Smuzhiyun (ipd_prc_hold_ptr_fifo_ctl.s.praddr +
278*4882a593Smuzhiyun i) % ipd_prc_hold_ptr_fifo_ctl.s.max_pkt;
279*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PRC_HOLD_PTR_FIFO_CTL,
280*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.u64);
281*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.u64 =
282*4882a593Smuzhiyun cvmx_read_csr
283*4882a593Smuzhiyun (CVMX_IPD_PRC_HOLD_PTR_FIFO_CTL);
284*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
285*4882a593Smuzhiyun ((uint64_t)
286*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.s.
287*4882a593Smuzhiyun ptr << 7), CVMX_FPA_PACKET_POOL,
288*4882a593Smuzhiyun 0);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.s.cena = 1;
291*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PRC_HOLD_PTR_FIFO_CTL,
292*4882a593Smuzhiyun ipd_prc_hold_ptr_fifo_ctl.u64);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Free all packets in the fifo */
296*4882a593Smuzhiyun if (ipd_ptr_count.s.pkt_pcnt) {
297*4882a593Smuzhiyun int i;
298*4882a593Smuzhiyun union cvmx_ipd_pwp_ptr_fifo_ctl ipd_pwp_ptr_fifo_ctl;
299*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64 =
300*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_PWP_PTR_FIFO_CTL);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun for (i = 0; i < ipd_ptr_count.s.pkt_pcnt; i++) {
303*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.cena = 0;
304*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.raddr =
305*4882a593Smuzhiyun (ipd_pwp_ptr_fifo_ctl.s.praddr +
306*4882a593Smuzhiyun i) % ipd_pwp_ptr_fifo_ctl.s.max_cnts;
307*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PWP_PTR_FIFO_CTL,
308*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64);
309*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64 =
310*4882a593Smuzhiyun cvmx_read_csr(CVMX_IPD_PWP_PTR_FIFO_CTL);
311*4882a593Smuzhiyun cvmx_fpa_free(cvmx_phys_to_ptr
312*4882a593Smuzhiyun ((uint64_t) ipd_pwp_ptr_fifo_ctl.
313*4882a593Smuzhiyun s.ptr << 7),
314*4882a593Smuzhiyun CVMX_FPA_PACKET_POOL, 0);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.s.cena = 1;
317*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_PWP_PTR_FIFO_CTL,
318*4882a593Smuzhiyun ipd_pwp_ptr_fifo_ctl.u64);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Reset the IPD to get all buffers out of it */
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun union cvmx_ipd_ctl_status ipd_ctl_status;
324*4882a593Smuzhiyun ipd_ctl_status.u64 = cvmx_read_csr(CVMX_IPD_CTL_STATUS);
325*4882a593Smuzhiyun ipd_ctl_status.s.reset = 1;
326*4882a593Smuzhiyun cvmx_write_csr(CVMX_IPD_CTL_STATUS, ipd_ctl_status.u64);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Reset the PIP */
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun union cvmx_pip_sft_rst pip_sft_rst;
332*4882a593Smuzhiyun pip_sft_rst.u64 = cvmx_read_csr(CVMX_PIP_SFT_RST);
333*4882a593Smuzhiyun pip_sft_rst.s.rst = 1;
334*4882a593Smuzhiyun cvmx_write_csr(CVMX_PIP_SFT_RST, pip_sft_rst.u64);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #endif /* __CVMX_IPD_H__ */
340