xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/octeon/cvmx-ipd-defs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***********************license start***************
2*4882a593Smuzhiyun  * Author: Cavium Networks
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@caviumnetworks.com
5*4882a593Smuzhiyun  * This file is part of the OCTEON SDK
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2003-2012 Cavium Networks
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more
17*4882a593Smuzhiyun  * details.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun  * along with this file; if not, write to the Free Software
21*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22*4882a593Smuzhiyun  * or visit http://www.gnu.org/licenses/.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file may also be available under a different license from Cavium.
25*4882a593Smuzhiyun  * Contact Cavium Networks for more information
26*4882a593Smuzhiyun  ***********************license end**************************************/
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #ifndef __CVMX_IPD_DEFS_H__
29*4882a593Smuzhiyun #define __CVMX_IPD_DEFS_H__
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CVMX_IPD_1ST_MBUFF_SKIP (CVMX_ADD_IO_SEG(0x00014F0000000000ull))
32*4882a593Smuzhiyun #define CVMX_IPD_1st_NEXT_PTR_BACK (CVMX_ADD_IO_SEG(0x00014F0000000150ull))
33*4882a593Smuzhiyun #define CVMX_IPD_2nd_NEXT_PTR_BACK (CVMX_ADD_IO_SEG(0x00014F0000000158ull))
34*4882a593Smuzhiyun #define CVMX_IPD_BIST_STATUS (CVMX_ADD_IO_SEG(0x00014F00000007F8ull))
35*4882a593Smuzhiyun #define CVMX_IPD_BPIDX_MBUF_TH(offset) (CVMX_ADD_IO_SEG(0x00014F0000002000ull) + ((offset) & 63) * 8)
36*4882a593Smuzhiyun #define CVMX_IPD_BPID_BP_COUNTERX(offset) (CVMX_ADD_IO_SEG(0x00014F0000003000ull) + ((offset) & 63) * 8)
37*4882a593Smuzhiyun #define CVMX_IPD_BP_PRT_RED_END (CVMX_ADD_IO_SEG(0x00014F0000000328ull))
38*4882a593Smuzhiyun #define CVMX_IPD_CLK_COUNT (CVMX_ADD_IO_SEG(0x00014F0000000338ull))
39*4882a593Smuzhiyun #define CVMX_IPD_CREDITS (CVMX_ADD_IO_SEG(0x00014F0000004410ull))
40*4882a593Smuzhiyun #define CVMX_IPD_CTL_STATUS (CVMX_ADD_IO_SEG(0x00014F0000000018ull))
41*4882a593Smuzhiyun #define CVMX_IPD_ECC_CTL (CVMX_ADD_IO_SEG(0x00014F0000004408ull))
42*4882a593Smuzhiyun #define CVMX_IPD_FREE_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000780ull))
43*4882a593Smuzhiyun #define CVMX_IPD_FREE_PTR_VALUE (CVMX_ADD_IO_SEG(0x00014F0000000788ull))
44*4882a593Smuzhiyun #define CVMX_IPD_HOLD_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000790ull))
45*4882a593Smuzhiyun #define CVMX_IPD_INT_ENB (CVMX_ADD_IO_SEG(0x00014F0000000160ull))
46*4882a593Smuzhiyun #define CVMX_IPD_INT_SUM (CVMX_ADD_IO_SEG(0x00014F0000000168ull))
47*4882a593Smuzhiyun #define CVMX_IPD_NEXT_PKT_PTR (CVMX_ADD_IO_SEG(0x00014F00000007A0ull))
48*4882a593Smuzhiyun #define CVMX_IPD_NEXT_WQE_PTR (CVMX_ADD_IO_SEG(0x00014F00000007A8ull))
49*4882a593Smuzhiyun #define CVMX_IPD_NOT_1ST_MBUFF_SKIP (CVMX_ADD_IO_SEG(0x00014F0000000008ull))
50*4882a593Smuzhiyun #define CVMX_IPD_ON_BP_DROP_PKTX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004100ull))
51*4882a593Smuzhiyun #define CVMX_IPD_PACKET_MBUFF_SIZE (CVMX_ADD_IO_SEG(0x00014F0000000010ull))
52*4882a593Smuzhiyun #define CVMX_IPD_PKT_ERR (CVMX_ADD_IO_SEG(0x00014F00000003F0ull))
53*4882a593Smuzhiyun #define CVMX_IPD_PKT_PTR_VALID (CVMX_ADD_IO_SEG(0x00014F0000000358ull))
54*4882a593Smuzhiyun #define CVMX_IPD_PORTX_BP_PAGE_CNT(offset) (CVMX_ADD_IO_SEG(0x00014F0000000028ull) + ((offset) & 63) * 8)
55*4882a593Smuzhiyun #define CVMX_IPD_PORTX_BP_PAGE_CNT2(offset) (CVMX_ADD_IO_SEG(0x00014F0000000368ull) + ((offset) & 63) * 8 - 8*36)
56*4882a593Smuzhiyun #define CVMX_IPD_PORTX_BP_PAGE_CNT3(offset) (CVMX_ADD_IO_SEG(0x00014F00000003D0ull) + ((offset) & 63) * 8 - 8*40)
57*4882a593Smuzhiyun #define CVMX_IPD_PORT_BP_COUNTERS2_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000388ull) + ((offset) & 63) * 8 - 8*36)
58*4882a593Smuzhiyun #define CVMX_IPD_PORT_BP_COUNTERS3_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F00000003B0ull) + ((offset) & 63) * 8 - 8*40)
59*4882a593Smuzhiyun #define CVMX_IPD_PORT_BP_COUNTERS4_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000410ull) + ((offset) & 63) * 8 - 8*44)
60*4882a593Smuzhiyun #define CVMX_IPD_PORT_BP_COUNTERS_PAIRX(offset) (CVMX_ADD_IO_SEG(0x00014F00000001B8ull) + ((offset) & 63) * 8)
61*4882a593Smuzhiyun #define CVMX_IPD_PORT_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000798ull))
62*4882a593Smuzhiyun #define CVMX_IPD_PORT_QOS_INTX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000808ull) + ((offset) & 7) * 8)
63*4882a593Smuzhiyun #define CVMX_IPD_PORT_QOS_INT_ENBX(offset) (CVMX_ADD_IO_SEG(0x00014F0000000848ull) + ((offset) & 7) * 8)
64*4882a593Smuzhiyun #define CVMX_IPD_PORT_QOS_X_CNT(offset) (CVMX_ADD_IO_SEG(0x00014F0000000888ull) + ((offset) & 511) * 8)
65*4882a593Smuzhiyun #define CVMX_IPD_PORT_SOPX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004400ull))
66*4882a593Smuzhiyun #define CVMX_IPD_PRC_HOLD_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000348ull))
67*4882a593Smuzhiyun #define CVMX_IPD_PRC_PORT_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000350ull))
68*4882a593Smuzhiyun #define CVMX_IPD_PTR_COUNT (CVMX_ADD_IO_SEG(0x00014F0000000320ull))
69*4882a593Smuzhiyun #define CVMX_IPD_PWP_PTR_FIFO_CTL (CVMX_ADD_IO_SEG(0x00014F0000000340ull))
70*4882a593Smuzhiyun #define CVMX_IPD_QOS0_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(0)
71*4882a593Smuzhiyun #define CVMX_IPD_QOS1_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(1)
72*4882a593Smuzhiyun #define CVMX_IPD_QOS2_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(2)
73*4882a593Smuzhiyun #define CVMX_IPD_QOS3_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(3)
74*4882a593Smuzhiyun #define CVMX_IPD_QOS4_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(4)
75*4882a593Smuzhiyun #define CVMX_IPD_QOS5_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(5)
76*4882a593Smuzhiyun #define CVMX_IPD_QOS6_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(6)
77*4882a593Smuzhiyun #define CVMX_IPD_QOS7_RED_MARKS CVMX_IPD_QOSX_RED_MARKS(7)
78*4882a593Smuzhiyun #define CVMX_IPD_QOSX_RED_MARKS(offset) (CVMX_ADD_IO_SEG(0x00014F0000000178ull) + ((offset) & 7) * 8)
79*4882a593Smuzhiyun #define CVMX_IPD_QUE0_FREE_PAGE_CNT (CVMX_ADD_IO_SEG(0x00014F0000000330ull))
80*4882a593Smuzhiyun #define CVMX_IPD_RED_BPID_ENABLEX(block_id) (CVMX_ADD_IO_SEG(0x00014F0000004200ull))
81*4882a593Smuzhiyun #define CVMX_IPD_RED_DELAY (CVMX_ADD_IO_SEG(0x00014F0000004300ull))
82*4882a593Smuzhiyun #define CVMX_IPD_RED_PORT_ENABLE (CVMX_ADD_IO_SEG(0x00014F00000002D8ull))
83*4882a593Smuzhiyun #define CVMX_IPD_RED_PORT_ENABLE2 (CVMX_ADD_IO_SEG(0x00014F00000003A8ull))
84*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE0_PARAM CVMX_IPD_RED_QUEX_PARAM(0)
85*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE1_PARAM CVMX_IPD_RED_QUEX_PARAM(1)
86*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE2_PARAM CVMX_IPD_RED_QUEX_PARAM(2)
87*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE3_PARAM CVMX_IPD_RED_QUEX_PARAM(3)
88*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE4_PARAM CVMX_IPD_RED_QUEX_PARAM(4)
89*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE5_PARAM CVMX_IPD_RED_QUEX_PARAM(5)
90*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE6_PARAM CVMX_IPD_RED_QUEX_PARAM(6)
91*4882a593Smuzhiyun #define CVMX_IPD_RED_QUE7_PARAM CVMX_IPD_RED_QUEX_PARAM(7)
92*4882a593Smuzhiyun #define CVMX_IPD_RED_QUEX_PARAM(offset) (CVMX_ADD_IO_SEG(0x00014F00000002E0ull) + ((offset) & 7) * 8)
93*4882a593Smuzhiyun #define CVMX_IPD_REQ_WGT (CVMX_ADD_IO_SEG(0x00014F0000004418ull))
94*4882a593Smuzhiyun #define CVMX_IPD_SUB_PORT_BP_PAGE_CNT (CVMX_ADD_IO_SEG(0x00014F0000000148ull))
95*4882a593Smuzhiyun #define CVMX_IPD_SUB_PORT_FCS (CVMX_ADD_IO_SEG(0x00014F0000000170ull))
96*4882a593Smuzhiyun #define CVMX_IPD_SUB_PORT_QOS_CNT (CVMX_ADD_IO_SEG(0x00014F0000000800ull))
97*4882a593Smuzhiyun #define CVMX_IPD_WQE_FPA_QUEUE (CVMX_ADD_IO_SEG(0x00014F0000000020ull))
98*4882a593Smuzhiyun #define CVMX_IPD_WQE_PTR_VALID (CVMX_ADD_IO_SEG(0x00014F0000000360ull))
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun union cvmx_ipd_1st_mbuff_skip {
101*4882a593Smuzhiyun 	uint64_t u64;
102*4882a593Smuzhiyun 	struct cvmx_ipd_1st_mbuff_skip_s {
103*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
104*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
105*4882a593Smuzhiyun 		uint64_t skip_sz:6;
106*4882a593Smuzhiyun #else
107*4882a593Smuzhiyun 		uint64_t skip_sz:6;
108*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
109*4882a593Smuzhiyun #endif
110*4882a593Smuzhiyun 	} s;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun union cvmx_ipd_1st_next_ptr_back {
114*4882a593Smuzhiyun 	uint64_t u64;
115*4882a593Smuzhiyun 	struct cvmx_ipd_1st_next_ptr_back_s {
116*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
117*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
118*4882a593Smuzhiyun 		uint64_t back:4;
119*4882a593Smuzhiyun #else
120*4882a593Smuzhiyun 		uint64_t back:4;
121*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 	} s;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun union cvmx_ipd_2nd_next_ptr_back {
127*4882a593Smuzhiyun 	uint64_t u64;
128*4882a593Smuzhiyun 	struct cvmx_ipd_2nd_next_ptr_back_s {
129*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
130*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
131*4882a593Smuzhiyun 		uint64_t back:4;
132*4882a593Smuzhiyun #else
133*4882a593Smuzhiyun 		uint64_t back:4;
134*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
135*4882a593Smuzhiyun #endif
136*4882a593Smuzhiyun 	} s;
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun union cvmx_ipd_bist_status {
140*4882a593Smuzhiyun 	uint64_t u64;
141*4882a593Smuzhiyun 	struct cvmx_ipd_bist_status_s {
142*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
143*4882a593Smuzhiyun 		uint64_t reserved_23_63:41;
144*4882a593Smuzhiyun 		uint64_t iiwo1:1;
145*4882a593Smuzhiyun 		uint64_t iiwo0:1;
146*4882a593Smuzhiyun 		uint64_t iio1:1;
147*4882a593Smuzhiyun 		uint64_t iio0:1;
148*4882a593Smuzhiyun 		uint64_t pbm4:1;
149*4882a593Smuzhiyun 		uint64_t csr_mem:1;
150*4882a593Smuzhiyun 		uint64_t csr_ncmd:1;
151*4882a593Smuzhiyun 		uint64_t pwq_wqed:1;
152*4882a593Smuzhiyun 		uint64_t pwq_wp1:1;
153*4882a593Smuzhiyun 		uint64_t pwq_pow:1;
154*4882a593Smuzhiyun 		uint64_t ipq_pbe1:1;
155*4882a593Smuzhiyun 		uint64_t ipq_pbe0:1;
156*4882a593Smuzhiyun 		uint64_t pbm3:1;
157*4882a593Smuzhiyun 		uint64_t pbm2:1;
158*4882a593Smuzhiyun 		uint64_t pbm1:1;
159*4882a593Smuzhiyun 		uint64_t pbm0:1;
160*4882a593Smuzhiyun 		uint64_t pbm_word:1;
161*4882a593Smuzhiyun 		uint64_t pwq1:1;
162*4882a593Smuzhiyun 		uint64_t pwq0:1;
163*4882a593Smuzhiyun 		uint64_t prc_off:1;
164*4882a593Smuzhiyun 		uint64_t ipd_old:1;
165*4882a593Smuzhiyun 		uint64_t ipd_new:1;
166*4882a593Smuzhiyun 		uint64_t pwp:1;
167*4882a593Smuzhiyun #else
168*4882a593Smuzhiyun 		uint64_t pwp:1;
169*4882a593Smuzhiyun 		uint64_t ipd_new:1;
170*4882a593Smuzhiyun 		uint64_t ipd_old:1;
171*4882a593Smuzhiyun 		uint64_t prc_off:1;
172*4882a593Smuzhiyun 		uint64_t pwq0:1;
173*4882a593Smuzhiyun 		uint64_t pwq1:1;
174*4882a593Smuzhiyun 		uint64_t pbm_word:1;
175*4882a593Smuzhiyun 		uint64_t pbm0:1;
176*4882a593Smuzhiyun 		uint64_t pbm1:1;
177*4882a593Smuzhiyun 		uint64_t pbm2:1;
178*4882a593Smuzhiyun 		uint64_t pbm3:1;
179*4882a593Smuzhiyun 		uint64_t ipq_pbe0:1;
180*4882a593Smuzhiyun 		uint64_t ipq_pbe1:1;
181*4882a593Smuzhiyun 		uint64_t pwq_pow:1;
182*4882a593Smuzhiyun 		uint64_t pwq_wp1:1;
183*4882a593Smuzhiyun 		uint64_t pwq_wqed:1;
184*4882a593Smuzhiyun 		uint64_t csr_ncmd:1;
185*4882a593Smuzhiyun 		uint64_t csr_mem:1;
186*4882a593Smuzhiyun 		uint64_t pbm4:1;
187*4882a593Smuzhiyun 		uint64_t iio0:1;
188*4882a593Smuzhiyun 		uint64_t iio1:1;
189*4882a593Smuzhiyun 		uint64_t iiwo0:1;
190*4882a593Smuzhiyun 		uint64_t iiwo1:1;
191*4882a593Smuzhiyun 		uint64_t reserved_23_63:41;
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun 	} s;
194*4882a593Smuzhiyun 	struct cvmx_ipd_bist_status_cn30xx {
195*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
196*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
197*4882a593Smuzhiyun 		uint64_t pwq_wqed:1;
198*4882a593Smuzhiyun 		uint64_t pwq_wp1:1;
199*4882a593Smuzhiyun 		uint64_t pwq_pow:1;
200*4882a593Smuzhiyun 		uint64_t ipq_pbe1:1;
201*4882a593Smuzhiyun 		uint64_t ipq_pbe0:1;
202*4882a593Smuzhiyun 		uint64_t pbm3:1;
203*4882a593Smuzhiyun 		uint64_t pbm2:1;
204*4882a593Smuzhiyun 		uint64_t pbm1:1;
205*4882a593Smuzhiyun 		uint64_t pbm0:1;
206*4882a593Smuzhiyun 		uint64_t pbm_word:1;
207*4882a593Smuzhiyun 		uint64_t pwq1:1;
208*4882a593Smuzhiyun 		uint64_t pwq0:1;
209*4882a593Smuzhiyun 		uint64_t prc_off:1;
210*4882a593Smuzhiyun 		uint64_t ipd_old:1;
211*4882a593Smuzhiyun 		uint64_t ipd_new:1;
212*4882a593Smuzhiyun 		uint64_t pwp:1;
213*4882a593Smuzhiyun #else
214*4882a593Smuzhiyun 		uint64_t pwp:1;
215*4882a593Smuzhiyun 		uint64_t ipd_new:1;
216*4882a593Smuzhiyun 		uint64_t ipd_old:1;
217*4882a593Smuzhiyun 		uint64_t prc_off:1;
218*4882a593Smuzhiyun 		uint64_t pwq0:1;
219*4882a593Smuzhiyun 		uint64_t pwq1:1;
220*4882a593Smuzhiyun 		uint64_t pbm_word:1;
221*4882a593Smuzhiyun 		uint64_t pbm0:1;
222*4882a593Smuzhiyun 		uint64_t pbm1:1;
223*4882a593Smuzhiyun 		uint64_t pbm2:1;
224*4882a593Smuzhiyun 		uint64_t pbm3:1;
225*4882a593Smuzhiyun 		uint64_t ipq_pbe0:1;
226*4882a593Smuzhiyun 		uint64_t ipq_pbe1:1;
227*4882a593Smuzhiyun 		uint64_t pwq_pow:1;
228*4882a593Smuzhiyun 		uint64_t pwq_wp1:1;
229*4882a593Smuzhiyun 		uint64_t pwq_wqed:1;
230*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun 	} cn30xx;
233*4882a593Smuzhiyun 	struct cvmx_ipd_bist_status_cn52xx {
234*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
235*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
236*4882a593Smuzhiyun 		uint64_t csr_mem:1;
237*4882a593Smuzhiyun 		uint64_t csr_ncmd:1;
238*4882a593Smuzhiyun 		uint64_t pwq_wqed:1;
239*4882a593Smuzhiyun 		uint64_t pwq_wp1:1;
240*4882a593Smuzhiyun 		uint64_t pwq_pow:1;
241*4882a593Smuzhiyun 		uint64_t ipq_pbe1:1;
242*4882a593Smuzhiyun 		uint64_t ipq_pbe0:1;
243*4882a593Smuzhiyun 		uint64_t pbm3:1;
244*4882a593Smuzhiyun 		uint64_t pbm2:1;
245*4882a593Smuzhiyun 		uint64_t pbm1:1;
246*4882a593Smuzhiyun 		uint64_t pbm0:1;
247*4882a593Smuzhiyun 		uint64_t pbm_word:1;
248*4882a593Smuzhiyun 		uint64_t pwq1:1;
249*4882a593Smuzhiyun 		uint64_t pwq0:1;
250*4882a593Smuzhiyun 		uint64_t prc_off:1;
251*4882a593Smuzhiyun 		uint64_t ipd_old:1;
252*4882a593Smuzhiyun 		uint64_t ipd_new:1;
253*4882a593Smuzhiyun 		uint64_t pwp:1;
254*4882a593Smuzhiyun #else
255*4882a593Smuzhiyun 		uint64_t pwp:1;
256*4882a593Smuzhiyun 		uint64_t ipd_new:1;
257*4882a593Smuzhiyun 		uint64_t ipd_old:1;
258*4882a593Smuzhiyun 		uint64_t prc_off:1;
259*4882a593Smuzhiyun 		uint64_t pwq0:1;
260*4882a593Smuzhiyun 		uint64_t pwq1:1;
261*4882a593Smuzhiyun 		uint64_t pbm_word:1;
262*4882a593Smuzhiyun 		uint64_t pbm0:1;
263*4882a593Smuzhiyun 		uint64_t pbm1:1;
264*4882a593Smuzhiyun 		uint64_t pbm2:1;
265*4882a593Smuzhiyun 		uint64_t pbm3:1;
266*4882a593Smuzhiyun 		uint64_t ipq_pbe0:1;
267*4882a593Smuzhiyun 		uint64_t ipq_pbe1:1;
268*4882a593Smuzhiyun 		uint64_t pwq_pow:1;
269*4882a593Smuzhiyun 		uint64_t pwq_wp1:1;
270*4882a593Smuzhiyun 		uint64_t pwq_wqed:1;
271*4882a593Smuzhiyun 		uint64_t csr_ncmd:1;
272*4882a593Smuzhiyun 		uint64_t csr_mem:1;
273*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun 	} cn52xx;
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun union cvmx_ipd_bp_prt_red_end {
279*4882a593Smuzhiyun 	uint64_t u64;
280*4882a593Smuzhiyun 	struct cvmx_ipd_bp_prt_red_end_s {
281*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
282*4882a593Smuzhiyun 		uint64_t reserved_48_63:16;
283*4882a593Smuzhiyun 		uint64_t prt_enb:48;
284*4882a593Smuzhiyun #else
285*4882a593Smuzhiyun 		uint64_t prt_enb:48;
286*4882a593Smuzhiyun 		uint64_t reserved_48_63:16;
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun 	} s;
289*4882a593Smuzhiyun 	struct cvmx_ipd_bp_prt_red_end_cn30xx {
290*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
291*4882a593Smuzhiyun 		uint64_t reserved_36_63:28;
292*4882a593Smuzhiyun 		uint64_t prt_enb:36;
293*4882a593Smuzhiyun #else
294*4882a593Smuzhiyun 		uint64_t prt_enb:36;
295*4882a593Smuzhiyun 		uint64_t reserved_36_63:28;
296*4882a593Smuzhiyun #endif
297*4882a593Smuzhiyun 	} cn30xx;
298*4882a593Smuzhiyun 	struct cvmx_ipd_bp_prt_red_end_cn52xx {
299*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
300*4882a593Smuzhiyun 		uint64_t reserved_40_63:24;
301*4882a593Smuzhiyun 		uint64_t prt_enb:40;
302*4882a593Smuzhiyun #else
303*4882a593Smuzhiyun 		uint64_t prt_enb:40;
304*4882a593Smuzhiyun 		uint64_t reserved_40_63:24;
305*4882a593Smuzhiyun #endif
306*4882a593Smuzhiyun 	} cn52xx;
307*4882a593Smuzhiyun 	struct cvmx_ipd_bp_prt_red_end_cn63xx {
308*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
309*4882a593Smuzhiyun 		uint64_t reserved_44_63:20;
310*4882a593Smuzhiyun 		uint64_t prt_enb:44;
311*4882a593Smuzhiyun #else
312*4882a593Smuzhiyun 		uint64_t prt_enb:44;
313*4882a593Smuzhiyun 		uint64_t reserved_44_63:20;
314*4882a593Smuzhiyun #endif
315*4882a593Smuzhiyun 	} cn63xx;
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun union cvmx_ipd_bpidx_mbuf_th {
319*4882a593Smuzhiyun 	uint64_t u64;
320*4882a593Smuzhiyun 	struct cvmx_ipd_bpidx_mbuf_th_s {
321*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
322*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
323*4882a593Smuzhiyun 		uint64_t bp_enb:1;
324*4882a593Smuzhiyun 		uint64_t page_cnt:17;
325*4882a593Smuzhiyun #else
326*4882a593Smuzhiyun 		uint64_t page_cnt:17;
327*4882a593Smuzhiyun 		uint64_t bp_enb:1;
328*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun 	} s;
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun union cvmx_ipd_bpid_bp_counterx {
334*4882a593Smuzhiyun 	uint64_t u64;
335*4882a593Smuzhiyun 	struct cvmx_ipd_bpid_bp_counterx_s {
336*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
337*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
338*4882a593Smuzhiyun 		uint64_t cnt_val:25;
339*4882a593Smuzhiyun #else
340*4882a593Smuzhiyun 		uint64_t cnt_val:25;
341*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
342*4882a593Smuzhiyun #endif
343*4882a593Smuzhiyun 	} s;
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun union cvmx_ipd_clk_count {
347*4882a593Smuzhiyun 	uint64_t u64;
348*4882a593Smuzhiyun 	struct cvmx_ipd_clk_count_s {
349*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
350*4882a593Smuzhiyun 		uint64_t clk_cnt:64;
351*4882a593Smuzhiyun #else
352*4882a593Smuzhiyun 		uint64_t clk_cnt:64;
353*4882a593Smuzhiyun #endif
354*4882a593Smuzhiyun 	} s;
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun union cvmx_ipd_credits {
358*4882a593Smuzhiyun 	uint64_t u64;
359*4882a593Smuzhiyun 	struct cvmx_ipd_credits_s {
360*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
361*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
362*4882a593Smuzhiyun 		uint64_t iob_wrc:8;
363*4882a593Smuzhiyun 		uint64_t iob_wr:8;
364*4882a593Smuzhiyun #else
365*4882a593Smuzhiyun 		uint64_t iob_wr:8;
366*4882a593Smuzhiyun 		uint64_t iob_wrc:8;
367*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
368*4882a593Smuzhiyun #endif
369*4882a593Smuzhiyun 	} s;
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun union cvmx_ipd_ctl_status {
373*4882a593Smuzhiyun 	uint64_t u64;
374*4882a593Smuzhiyun 	struct cvmx_ipd_ctl_status_s {
375*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
376*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
377*4882a593Smuzhiyun 		uint64_t use_sop:1;
378*4882a593Smuzhiyun 		uint64_t rst_done:1;
379*4882a593Smuzhiyun 		uint64_t clken:1;
380*4882a593Smuzhiyun 		uint64_t no_wptr:1;
381*4882a593Smuzhiyun 		uint64_t pq_apkt:1;
382*4882a593Smuzhiyun 		uint64_t pq_nabuf:1;
383*4882a593Smuzhiyun 		uint64_t ipd_full:1;
384*4882a593Smuzhiyun 		uint64_t pkt_off:1;
385*4882a593Smuzhiyun 		uint64_t len_m8:1;
386*4882a593Smuzhiyun 		uint64_t reset:1;
387*4882a593Smuzhiyun 		uint64_t addpkt:1;
388*4882a593Smuzhiyun 		uint64_t naddbuf:1;
389*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
390*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
391*4882a593Smuzhiyun 		uint64_t pbp_en:1;
392*4882a593Smuzhiyun 		uint64_t opc_mode:2;
393*4882a593Smuzhiyun 		uint64_t ipd_en:1;
394*4882a593Smuzhiyun #else
395*4882a593Smuzhiyun 		uint64_t ipd_en:1;
396*4882a593Smuzhiyun 		uint64_t opc_mode:2;
397*4882a593Smuzhiyun 		uint64_t pbp_en:1;
398*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
399*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
400*4882a593Smuzhiyun 		uint64_t naddbuf:1;
401*4882a593Smuzhiyun 		uint64_t addpkt:1;
402*4882a593Smuzhiyun 		uint64_t reset:1;
403*4882a593Smuzhiyun 		uint64_t len_m8:1;
404*4882a593Smuzhiyun 		uint64_t pkt_off:1;
405*4882a593Smuzhiyun 		uint64_t ipd_full:1;
406*4882a593Smuzhiyun 		uint64_t pq_nabuf:1;
407*4882a593Smuzhiyun 		uint64_t pq_apkt:1;
408*4882a593Smuzhiyun 		uint64_t no_wptr:1;
409*4882a593Smuzhiyun 		uint64_t clken:1;
410*4882a593Smuzhiyun 		uint64_t rst_done:1;
411*4882a593Smuzhiyun 		uint64_t use_sop:1;
412*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun 	} s;
415*4882a593Smuzhiyun 	struct cvmx_ipd_ctl_status_cn30xx {
416*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
417*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
418*4882a593Smuzhiyun 		uint64_t len_m8:1;
419*4882a593Smuzhiyun 		uint64_t reset:1;
420*4882a593Smuzhiyun 		uint64_t addpkt:1;
421*4882a593Smuzhiyun 		uint64_t naddbuf:1;
422*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
423*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
424*4882a593Smuzhiyun 		uint64_t pbp_en:1;
425*4882a593Smuzhiyun 		uint64_t opc_mode:2;
426*4882a593Smuzhiyun 		uint64_t ipd_en:1;
427*4882a593Smuzhiyun #else
428*4882a593Smuzhiyun 		uint64_t ipd_en:1;
429*4882a593Smuzhiyun 		uint64_t opc_mode:2;
430*4882a593Smuzhiyun 		uint64_t pbp_en:1;
431*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
432*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
433*4882a593Smuzhiyun 		uint64_t naddbuf:1;
434*4882a593Smuzhiyun 		uint64_t addpkt:1;
435*4882a593Smuzhiyun 		uint64_t reset:1;
436*4882a593Smuzhiyun 		uint64_t len_m8:1;
437*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
438*4882a593Smuzhiyun #endif
439*4882a593Smuzhiyun 	} cn30xx;
440*4882a593Smuzhiyun 	struct cvmx_ipd_ctl_status_cn38xxp2 {
441*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
442*4882a593Smuzhiyun 		uint64_t reserved_9_63:55;
443*4882a593Smuzhiyun 		uint64_t reset:1;
444*4882a593Smuzhiyun 		uint64_t addpkt:1;
445*4882a593Smuzhiyun 		uint64_t naddbuf:1;
446*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
447*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
448*4882a593Smuzhiyun 		uint64_t pbp_en:1;
449*4882a593Smuzhiyun 		uint64_t opc_mode:2;
450*4882a593Smuzhiyun 		uint64_t ipd_en:1;
451*4882a593Smuzhiyun #else
452*4882a593Smuzhiyun 		uint64_t ipd_en:1;
453*4882a593Smuzhiyun 		uint64_t opc_mode:2;
454*4882a593Smuzhiyun 		uint64_t pbp_en:1;
455*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
456*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
457*4882a593Smuzhiyun 		uint64_t naddbuf:1;
458*4882a593Smuzhiyun 		uint64_t addpkt:1;
459*4882a593Smuzhiyun 		uint64_t reset:1;
460*4882a593Smuzhiyun 		uint64_t reserved_9_63:55;
461*4882a593Smuzhiyun #endif
462*4882a593Smuzhiyun 	} cn38xxp2;
463*4882a593Smuzhiyun 	struct cvmx_ipd_ctl_status_cn50xx {
464*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
465*4882a593Smuzhiyun 		uint64_t reserved_15_63:49;
466*4882a593Smuzhiyun 		uint64_t no_wptr:1;
467*4882a593Smuzhiyun 		uint64_t pq_apkt:1;
468*4882a593Smuzhiyun 		uint64_t pq_nabuf:1;
469*4882a593Smuzhiyun 		uint64_t ipd_full:1;
470*4882a593Smuzhiyun 		uint64_t pkt_off:1;
471*4882a593Smuzhiyun 		uint64_t len_m8:1;
472*4882a593Smuzhiyun 		uint64_t reset:1;
473*4882a593Smuzhiyun 		uint64_t addpkt:1;
474*4882a593Smuzhiyun 		uint64_t naddbuf:1;
475*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
476*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
477*4882a593Smuzhiyun 		uint64_t pbp_en:1;
478*4882a593Smuzhiyun 		uint64_t opc_mode:2;
479*4882a593Smuzhiyun 		uint64_t ipd_en:1;
480*4882a593Smuzhiyun #else
481*4882a593Smuzhiyun 		uint64_t ipd_en:1;
482*4882a593Smuzhiyun 		uint64_t opc_mode:2;
483*4882a593Smuzhiyun 		uint64_t pbp_en:1;
484*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
485*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
486*4882a593Smuzhiyun 		uint64_t naddbuf:1;
487*4882a593Smuzhiyun 		uint64_t addpkt:1;
488*4882a593Smuzhiyun 		uint64_t reset:1;
489*4882a593Smuzhiyun 		uint64_t len_m8:1;
490*4882a593Smuzhiyun 		uint64_t pkt_off:1;
491*4882a593Smuzhiyun 		uint64_t ipd_full:1;
492*4882a593Smuzhiyun 		uint64_t pq_nabuf:1;
493*4882a593Smuzhiyun 		uint64_t pq_apkt:1;
494*4882a593Smuzhiyun 		uint64_t no_wptr:1;
495*4882a593Smuzhiyun 		uint64_t reserved_15_63:49;
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun 	} cn50xx;
498*4882a593Smuzhiyun 	struct cvmx_ipd_ctl_status_cn58xx {
499*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
500*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
501*4882a593Smuzhiyun 		uint64_t ipd_full:1;
502*4882a593Smuzhiyun 		uint64_t pkt_off:1;
503*4882a593Smuzhiyun 		uint64_t len_m8:1;
504*4882a593Smuzhiyun 		uint64_t reset:1;
505*4882a593Smuzhiyun 		uint64_t addpkt:1;
506*4882a593Smuzhiyun 		uint64_t naddbuf:1;
507*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
508*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
509*4882a593Smuzhiyun 		uint64_t pbp_en:1;
510*4882a593Smuzhiyun 		uint64_t opc_mode:2;
511*4882a593Smuzhiyun 		uint64_t ipd_en:1;
512*4882a593Smuzhiyun #else
513*4882a593Smuzhiyun 		uint64_t ipd_en:1;
514*4882a593Smuzhiyun 		uint64_t opc_mode:2;
515*4882a593Smuzhiyun 		uint64_t pbp_en:1;
516*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
517*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
518*4882a593Smuzhiyun 		uint64_t naddbuf:1;
519*4882a593Smuzhiyun 		uint64_t addpkt:1;
520*4882a593Smuzhiyun 		uint64_t reset:1;
521*4882a593Smuzhiyun 		uint64_t len_m8:1;
522*4882a593Smuzhiyun 		uint64_t pkt_off:1;
523*4882a593Smuzhiyun 		uint64_t ipd_full:1;
524*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
525*4882a593Smuzhiyun #endif
526*4882a593Smuzhiyun 	} cn58xx;
527*4882a593Smuzhiyun 	struct cvmx_ipd_ctl_status_cn63xxp1 {
528*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
529*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
530*4882a593Smuzhiyun 		uint64_t clken:1;
531*4882a593Smuzhiyun 		uint64_t no_wptr:1;
532*4882a593Smuzhiyun 		uint64_t pq_apkt:1;
533*4882a593Smuzhiyun 		uint64_t pq_nabuf:1;
534*4882a593Smuzhiyun 		uint64_t ipd_full:1;
535*4882a593Smuzhiyun 		uint64_t pkt_off:1;
536*4882a593Smuzhiyun 		uint64_t len_m8:1;
537*4882a593Smuzhiyun 		uint64_t reset:1;
538*4882a593Smuzhiyun 		uint64_t addpkt:1;
539*4882a593Smuzhiyun 		uint64_t naddbuf:1;
540*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
541*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
542*4882a593Smuzhiyun 		uint64_t pbp_en:1;
543*4882a593Smuzhiyun 		uint64_t opc_mode:2;
544*4882a593Smuzhiyun 		uint64_t ipd_en:1;
545*4882a593Smuzhiyun #else
546*4882a593Smuzhiyun 		uint64_t ipd_en:1;
547*4882a593Smuzhiyun 		uint64_t opc_mode:2;
548*4882a593Smuzhiyun 		uint64_t pbp_en:1;
549*4882a593Smuzhiyun 		uint64_t wqe_lend:1;
550*4882a593Smuzhiyun 		uint64_t pkt_lend:1;
551*4882a593Smuzhiyun 		uint64_t naddbuf:1;
552*4882a593Smuzhiyun 		uint64_t addpkt:1;
553*4882a593Smuzhiyun 		uint64_t reset:1;
554*4882a593Smuzhiyun 		uint64_t len_m8:1;
555*4882a593Smuzhiyun 		uint64_t pkt_off:1;
556*4882a593Smuzhiyun 		uint64_t ipd_full:1;
557*4882a593Smuzhiyun 		uint64_t pq_nabuf:1;
558*4882a593Smuzhiyun 		uint64_t pq_apkt:1;
559*4882a593Smuzhiyun 		uint64_t no_wptr:1;
560*4882a593Smuzhiyun 		uint64_t clken:1;
561*4882a593Smuzhiyun 		uint64_t reserved_16_63:48;
562*4882a593Smuzhiyun #endif
563*4882a593Smuzhiyun 	} cn63xxp1;
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun union cvmx_ipd_ecc_ctl {
567*4882a593Smuzhiyun 	uint64_t u64;
568*4882a593Smuzhiyun 	struct cvmx_ipd_ecc_ctl_s {
569*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
570*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
571*4882a593Smuzhiyun 		uint64_t pm3_syn:2;
572*4882a593Smuzhiyun 		uint64_t pm2_syn:2;
573*4882a593Smuzhiyun 		uint64_t pm1_syn:2;
574*4882a593Smuzhiyun 		uint64_t pm0_syn:2;
575*4882a593Smuzhiyun #else
576*4882a593Smuzhiyun 		uint64_t pm0_syn:2;
577*4882a593Smuzhiyun 		uint64_t pm1_syn:2;
578*4882a593Smuzhiyun 		uint64_t pm2_syn:2;
579*4882a593Smuzhiyun 		uint64_t pm3_syn:2;
580*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
581*4882a593Smuzhiyun #endif
582*4882a593Smuzhiyun 	} s;
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun union cvmx_ipd_free_ptr_fifo_ctl {
586*4882a593Smuzhiyun 	uint64_t u64;
587*4882a593Smuzhiyun 	struct cvmx_ipd_free_ptr_fifo_ctl_s {
588*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
589*4882a593Smuzhiyun 		uint64_t reserved_32_63:32;
590*4882a593Smuzhiyun 		uint64_t max_cnts:7;
591*4882a593Smuzhiyun 		uint64_t wraddr:8;
592*4882a593Smuzhiyun 		uint64_t praddr:8;
593*4882a593Smuzhiyun 		uint64_t cena:1;
594*4882a593Smuzhiyun 		uint64_t raddr:8;
595*4882a593Smuzhiyun #else
596*4882a593Smuzhiyun 		uint64_t raddr:8;
597*4882a593Smuzhiyun 		uint64_t cena:1;
598*4882a593Smuzhiyun 		uint64_t praddr:8;
599*4882a593Smuzhiyun 		uint64_t wraddr:8;
600*4882a593Smuzhiyun 		uint64_t max_cnts:7;
601*4882a593Smuzhiyun 		uint64_t reserved_32_63:32;
602*4882a593Smuzhiyun #endif
603*4882a593Smuzhiyun 	} s;
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun union cvmx_ipd_free_ptr_value {
607*4882a593Smuzhiyun 	uint64_t u64;
608*4882a593Smuzhiyun 	struct cvmx_ipd_free_ptr_value_s {
609*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
610*4882a593Smuzhiyun 		uint64_t reserved_33_63:31;
611*4882a593Smuzhiyun 		uint64_t ptr:33;
612*4882a593Smuzhiyun #else
613*4882a593Smuzhiyun 		uint64_t ptr:33;
614*4882a593Smuzhiyun 		uint64_t reserved_33_63:31;
615*4882a593Smuzhiyun #endif
616*4882a593Smuzhiyun 	} s;
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun union cvmx_ipd_hold_ptr_fifo_ctl {
620*4882a593Smuzhiyun 	uint64_t u64;
621*4882a593Smuzhiyun 	struct cvmx_ipd_hold_ptr_fifo_ctl_s {
622*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
623*4882a593Smuzhiyun 		uint64_t reserved_43_63:21;
624*4882a593Smuzhiyun 		uint64_t ptr:33;
625*4882a593Smuzhiyun 		uint64_t max_pkt:3;
626*4882a593Smuzhiyun 		uint64_t praddr:3;
627*4882a593Smuzhiyun 		uint64_t cena:1;
628*4882a593Smuzhiyun 		uint64_t raddr:3;
629*4882a593Smuzhiyun #else
630*4882a593Smuzhiyun 		uint64_t raddr:3;
631*4882a593Smuzhiyun 		uint64_t cena:1;
632*4882a593Smuzhiyun 		uint64_t praddr:3;
633*4882a593Smuzhiyun 		uint64_t max_pkt:3;
634*4882a593Smuzhiyun 		uint64_t ptr:33;
635*4882a593Smuzhiyun 		uint64_t reserved_43_63:21;
636*4882a593Smuzhiyun #endif
637*4882a593Smuzhiyun 	} s;
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun union cvmx_ipd_int_enb {
641*4882a593Smuzhiyun 	uint64_t u64;
642*4882a593Smuzhiyun 	struct cvmx_ipd_int_enb_s {
643*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
644*4882a593Smuzhiyun 		uint64_t reserved_23_63:41;
645*4882a593Smuzhiyun 		uint64_t pw3_dbe:1;
646*4882a593Smuzhiyun 		uint64_t pw3_sbe:1;
647*4882a593Smuzhiyun 		uint64_t pw2_dbe:1;
648*4882a593Smuzhiyun 		uint64_t pw2_sbe:1;
649*4882a593Smuzhiyun 		uint64_t pw1_dbe:1;
650*4882a593Smuzhiyun 		uint64_t pw1_sbe:1;
651*4882a593Smuzhiyun 		uint64_t pw0_dbe:1;
652*4882a593Smuzhiyun 		uint64_t pw0_sbe:1;
653*4882a593Smuzhiyun 		uint64_t dat:1;
654*4882a593Smuzhiyun 		uint64_t eop:1;
655*4882a593Smuzhiyun 		uint64_t sop:1;
656*4882a593Smuzhiyun 		uint64_t pq_sub:1;
657*4882a593Smuzhiyun 		uint64_t pq_add:1;
658*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
659*4882a593Smuzhiyun 		uint64_t d_coll:1;
660*4882a593Smuzhiyun 		uint64_t c_coll:1;
661*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
662*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
663*4882a593Smuzhiyun 		uint64_t bp_sub:1;
664*4882a593Smuzhiyun 		uint64_t prc_par3:1;
665*4882a593Smuzhiyun 		uint64_t prc_par2:1;
666*4882a593Smuzhiyun 		uint64_t prc_par1:1;
667*4882a593Smuzhiyun 		uint64_t prc_par0:1;
668*4882a593Smuzhiyun #else
669*4882a593Smuzhiyun 		uint64_t prc_par0:1;
670*4882a593Smuzhiyun 		uint64_t prc_par1:1;
671*4882a593Smuzhiyun 		uint64_t prc_par2:1;
672*4882a593Smuzhiyun 		uint64_t prc_par3:1;
673*4882a593Smuzhiyun 		uint64_t bp_sub:1;
674*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
675*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
676*4882a593Smuzhiyun 		uint64_t c_coll:1;
677*4882a593Smuzhiyun 		uint64_t d_coll:1;
678*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
679*4882a593Smuzhiyun 		uint64_t pq_add:1;
680*4882a593Smuzhiyun 		uint64_t pq_sub:1;
681*4882a593Smuzhiyun 		uint64_t sop:1;
682*4882a593Smuzhiyun 		uint64_t eop:1;
683*4882a593Smuzhiyun 		uint64_t dat:1;
684*4882a593Smuzhiyun 		uint64_t pw0_sbe:1;
685*4882a593Smuzhiyun 		uint64_t pw0_dbe:1;
686*4882a593Smuzhiyun 		uint64_t pw1_sbe:1;
687*4882a593Smuzhiyun 		uint64_t pw1_dbe:1;
688*4882a593Smuzhiyun 		uint64_t pw2_sbe:1;
689*4882a593Smuzhiyun 		uint64_t pw2_dbe:1;
690*4882a593Smuzhiyun 		uint64_t pw3_sbe:1;
691*4882a593Smuzhiyun 		uint64_t pw3_dbe:1;
692*4882a593Smuzhiyun 		uint64_t reserved_23_63:41;
693*4882a593Smuzhiyun #endif
694*4882a593Smuzhiyun 	} s;
695*4882a593Smuzhiyun 	struct cvmx_ipd_int_enb_cn30xx {
696*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
697*4882a593Smuzhiyun 		uint64_t reserved_5_63:59;
698*4882a593Smuzhiyun 		uint64_t bp_sub:1;
699*4882a593Smuzhiyun 		uint64_t prc_par3:1;
700*4882a593Smuzhiyun 		uint64_t prc_par2:1;
701*4882a593Smuzhiyun 		uint64_t prc_par1:1;
702*4882a593Smuzhiyun 		uint64_t prc_par0:1;
703*4882a593Smuzhiyun #else
704*4882a593Smuzhiyun 		uint64_t prc_par0:1;
705*4882a593Smuzhiyun 		uint64_t prc_par1:1;
706*4882a593Smuzhiyun 		uint64_t prc_par2:1;
707*4882a593Smuzhiyun 		uint64_t prc_par3:1;
708*4882a593Smuzhiyun 		uint64_t bp_sub:1;
709*4882a593Smuzhiyun 		uint64_t reserved_5_63:59;
710*4882a593Smuzhiyun #endif
711*4882a593Smuzhiyun 	} cn30xx;
712*4882a593Smuzhiyun 	struct cvmx_ipd_int_enb_cn38xx {
713*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
714*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
715*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
716*4882a593Smuzhiyun 		uint64_t d_coll:1;
717*4882a593Smuzhiyun 		uint64_t c_coll:1;
718*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
719*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
720*4882a593Smuzhiyun 		uint64_t bp_sub:1;
721*4882a593Smuzhiyun 		uint64_t prc_par3:1;
722*4882a593Smuzhiyun 		uint64_t prc_par2:1;
723*4882a593Smuzhiyun 		uint64_t prc_par1:1;
724*4882a593Smuzhiyun 		uint64_t prc_par0:1;
725*4882a593Smuzhiyun #else
726*4882a593Smuzhiyun 		uint64_t prc_par0:1;
727*4882a593Smuzhiyun 		uint64_t prc_par1:1;
728*4882a593Smuzhiyun 		uint64_t prc_par2:1;
729*4882a593Smuzhiyun 		uint64_t prc_par3:1;
730*4882a593Smuzhiyun 		uint64_t bp_sub:1;
731*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
732*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
733*4882a593Smuzhiyun 		uint64_t c_coll:1;
734*4882a593Smuzhiyun 		uint64_t d_coll:1;
735*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
736*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
737*4882a593Smuzhiyun #endif
738*4882a593Smuzhiyun 	} cn38xx;
739*4882a593Smuzhiyun 	struct cvmx_ipd_int_enb_cn52xx {
740*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
741*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
742*4882a593Smuzhiyun 		uint64_t pq_sub:1;
743*4882a593Smuzhiyun 		uint64_t pq_add:1;
744*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
745*4882a593Smuzhiyun 		uint64_t d_coll:1;
746*4882a593Smuzhiyun 		uint64_t c_coll:1;
747*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
748*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
749*4882a593Smuzhiyun 		uint64_t bp_sub:1;
750*4882a593Smuzhiyun 		uint64_t prc_par3:1;
751*4882a593Smuzhiyun 		uint64_t prc_par2:1;
752*4882a593Smuzhiyun 		uint64_t prc_par1:1;
753*4882a593Smuzhiyun 		uint64_t prc_par0:1;
754*4882a593Smuzhiyun #else
755*4882a593Smuzhiyun 		uint64_t prc_par0:1;
756*4882a593Smuzhiyun 		uint64_t prc_par1:1;
757*4882a593Smuzhiyun 		uint64_t prc_par2:1;
758*4882a593Smuzhiyun 		uint64_t prc_par3:1;
759*4882a593Smuzhiyun 		uint64_t bp_sub:1;
760*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
761*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
762*4882a593Smuzhiyun 		uint64_t c_coll:1;
763*4882a593Smuzhiyun 		uint64_t d_coll:1;
764*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
765*4882a593Smuzhiyun 		uint64_t pq_add:1;
766*4882a593Smuzhiyun 		uint64_t pq_sub:1;
767*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
768*4882a593Smuzhiyun #endif
769*4882a593Smuzhiyun 	} cn52xx;
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun union cvmx_ipd_int_sum {
773*4882a593Smuzhiyun 	uint64_t u64;
774*4882a593Smuzhiyun 	struct cvmx_ipd_int_sum_s {
775*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
776*4882a593Smuzhiyun 		uint64_t reserved_23_63:41;
777*4882a593Smuzhiyun 		uint64_t pw3_dbe:1;
778*4882a593Smuzhiyun 		uint64_t pw3_sbe:1;
779*4882a593Smuzhiyun 		uint64_t pw2_dbe:1;
780*4882a593Smuzhiyun 		uint64_t pw2_sbe:1;
781*4882a593Smuzhiyun 		uint64_t pw1_dbe:1;
782*4882a593Smuzhiyun 		uint64_t pw1_sbe:1;
783*4882a593Smuzhiyun 		uint64_t pw0_dbe:1;
784*4882a593Smuzhiyun 		uint64_t pw0_sbe:1;
785*4882a593Smuzhiyun 		uint64_t dat:1;
786*4882a593Smuzhiyun 		uint64_t eop:1;
787*4882a593Smuzhiyun 		uint64_t sop:1;
788*4882a593Smuzhiyun 		uint64_t pq_sub:1;
789*4882a593Smuzhiyun 		uint64_t pq_add:1;
790*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
791*4882a593Smuzhiyun 		uint64_t d_coll:1;
792*4882a593Smuzhiyun 		uint64_t c_coll:1;
793*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
794*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
795*4882a593Smuzhiyun 		uint64_t bp_sub:1;
796*4882a593Smuzhiyun 		uint64_t prc_par3:1;
797*4882a593Smuzhiyun 		uint64_t prc_par2:1;
798*4882a593Smuzhiyun 		uint64_t prc_par1:1;
799*4882a593Smuzhiyun 		uint64_t prc_par0:1;
800*4882a593Smuzhiyun #else
801*4882a593Smuzhiyun 		uint64_t prc_par0:1;
802*4882a593Smuzhiyun 		uint64_t prc_par1:1;
803*4882a593Smuzhiyun 		uint64_t prc_par2:1;
804*4882a593Smuzhiyun 		uint64_t prc_par3:1;
805*4882a593Smuzhiyun 		uint64_t bp_sub:1;
806*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
807*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
808*4882a593Smuzhiyun 		uint64_t c_coll:1;
809*4882a593Smuzhiyun 		uint64_t d_coll:1;
810*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
811*4882a593Smuzhiyun 		uint64_t pq_add:1;
812*4882a593Smuzhiyun 		uint64_t pq_sub:1;
813*4882a593Smuzhiyun 		uint64_t sop:1;
814*4882a593Smuzhiyun 		uint64_t eop:1;
815*4882a593Smuzhiyun 		uint64_t dat:1;
816*4882a593Smuzhiyun 		uint64_t pw0_sbe:1;
817*4882a593Smuzhiyun 		uint64_t pw0_dbe:1;
818*4882a593Smuzhiyun 		uint64_t pw1_sbe:1;
819*4882a593Smuzhiyun 		uint64_t pw1_dbe:1;
820*4882a593Smuzhiyun 		uint64_t pw2_sbe:1;
821*4882a593Smuzhiyun 		uint64_t pw2_dbe:1;
822*4882a593Smuzhiyun 		uint64_t pw3_sbe:1;
823*4882a593Smuzhiyun 		uint64_t pw3_dbe:1;
824*4882a593Smuzhiyun 		uint64_t reserved_23_63:41;
825*4882a593Smuzhiyun #endif
826*4882a593Smuzhiyun 	} s;
827*4882a593Smuzhiyun 	struct cvmx_ipd_int_sum_cn30xx {
828*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
829*4882a593Smuzhiyun 		uint64_t reserved_5_63:59;
830*4882a593Smuzhiyun 		uint64_t bp_sub:1;
831*4882a593Smuzhiyun 		uint64_t prc_par3:1;
832*4882a593Smuzhiyun 		uint64_t prc_par2:1;
833*4882a593Smuzhiyun 		uint64_t prc_par1:1;
834*4882a593Smuzhiyun 		uint64_t prc_par0:1;
835*4882a593Smuzhiyun #else
836*4882a593Smuzhiyun 		uint64_t prc_par0:1;
837*4882a593Smuzhiyun 		uint64_t prc_par1:1;
838*4882a593Smuzhiyun 		uint64_t prc_par2:1;
839*4882a593Smuzhiyun 		uint64_t prc_par3:1;
840*4882a593Smuzhiyun 		uint64_t bp_sub:1;
841*4882a593Smuzhiyun 		uint64_t reserved_5_63:59;
842*4882a593Smuzhiyun #endif
843*4882a593Smuzhiyun 	} cn30xx;
844*4882a593Smuzhiyun 	struct cvmx_ipd_int_sum_cn38xx {
845*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
846*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
847*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
848*4882a593Smuzhiyun 		uint64_t d_coll:1;
849*4882a593Smuzhiyun 		uint64_t c_coll:1;
850*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
851*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
852*4882a593Smuzhiyun 		uint64_t bp_sub:1;
853*4882a593Smuzhiyun 		uint64_t prc_par3:1;
854*4882a593Smuzhiyun 		uint64_t prc_par2:1;
855*4882a593Smuzhiyun 		uint64_t prc_par1:1;
856*4882a593Smuzhiyun 		uint64_t prc_par0:1;
857*4882a593Smuzhiyun #else
858*4882a593Smuzhiyun 		uint64_t prc_par0:1;
859*4882a593Smuzhiyun 		uint64_t prc_par1:1;
860*4882a593Smuzhiyun 		uint64_t prc_par2:1;
861*4882a593Smuzhiyun 		uint64_t prc_par3:1;
862*4882a593Smuzhiyun 		uint64_t bp_sub:1;
863*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
864*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
865*4882a593Smuzhiyun 		uint64_t c_coll:1;
866*4882a593Smuzhiyun 		uint64_t d_coll:1;
867*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
868*4882a593Smuzhiyun 		uint64_t reserved_10_63:54;
869*4882a593Smuzhiyun #endif
870*4882a593Smuzhiyun 	} cn38xx;
871*4882a593Smuzhiyun 	struct cvmx_ipd_int_sum_cn52xx {
872*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
873*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
874*4882a593Smuzhiyun 		uint64_t pq_sub:1;
875*4882a593Smuzhiyun 		uint64_t pq_add:1;
876*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
877*4882a593Smuzhiyun 		uint64_t d_coll:1;
878*4882a593Smuzhiyun 		uint64_t c_coll:1;
879*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
880*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
881*4882a593Smuzhiyun 		uint64_t bp_sub:1;
882*4882a593Smuzhiyun 		uint64_t prc_par3:1;
883*4882a593Smuzhiyun 		uint64_t prc_par2:1;
884*4882a593Smuzhiyun 		uint64_t prc_par1:1;
885*4882a593Smuzhiyun 		uint64_t prc_par0:1;
886*4882a593Smuzhiyun #else
887*4882a593Smuzhiyun 		uint64_t prc_par0:1;
888*4882a593Smuzhiyun 		uint64_t prc_par1:1;
889*4882a593Smuzhiyun 		uint64_t prc_par2:1;
890*4882a593Smuzhiyun 		uint64_t prc_par3:1;
891*4882a593Smuzhiyun 		uint64_t bp_sub:1;
892*4882a593Smuzhiyun 		uint64_t dc_ovr:1;
893*4882a593Smuzhiyun 		uint64_t cc_ovr:1;
894*4882a593Smuzhiyun 		uint64_t c_coll:1;
895*4882a593Smuzhiyun 		uint64_t d_coll:1;
896*4882a593Smuzhiyun 		uint64_t bc_ovr:1;
897*4882a593Smuzhiyun 		uint64_t pq_add:1;
898*4882a593Smuzhiyun 		uint64_t pq_sub:1;
899*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
900*4882a593Smuzhiyun #endif
901*4882a593Smuzhiyun 	} cn52xx;
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun union cvmx_ipd_next_pkt_ptr {
905*4882a593Smuzhiyun 	uint64_t u64;
906*4882a593Smuzhiyun 	struct cvmx_ipd_next_pkt_ptr_s {
907*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
908*4882a593Smuzhiyun 		uint64_t reserved_33_63:31;
909*4882a593Smuzhiyun 		uint64_t ptr:33;
910*4882a593Smuzhiyun #else
911*4882a593Smuzhiyun 		uint64_t ptr:33;
912*4882a593Smuzhiyun 		uint64_t reserved_33_63:31;
913*4882a593Smuzhiyun #endif
914*4882a593Smuzhiyun 	} s;
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun union cvmx_ipd_next_wqe_ptr {
918*4882a593Smuzhiyun 	uint64_t u64;
919*4882a593Smuzhiyun 	struct cvmx_ipd_next_wqe_ptr_s {
920*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
921*4882a593Smuzhiyun 		uint64_t reserved_33_63:31;
922*4882a593Smuzhiyun 		uint64_t ptr:33;
923*4882a593Smuzhiyun #else
924*4882a593Smuzhiyun 		uint64_t ptr:33;
925*4882a593Smuzhiyun 		uint64_t reserved_33_63:31;
926*4882a593Smuzhiyun #endif
927*4882a593Smuzhiyun 	} s;
928*4882a593Smuzhiyun };
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun union cvmx_ipd_not_1st_mbuff_skip {
931*4882a593Smuzhiyun 	uint64_t u64;
932*4882a593Smuzhiyun 	struct cvmx_ipd_not_1st_mbuff_skip_s {
933*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
934*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
935*4882a593Smuzhiyun 		uint64_t skip_sz:6;
936*4882a593Smuzhiyun #else
937*4882a593Smuzhiyun 		uint64_t skip_sz:6;
938*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
939*4882a593Smuzhiyun #endif
940*4882a593Smuzhiyun 	} s;
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun union cvmx_ipd_on_bp_drop_pktx {
944*4882a593Smuzhiyun 	uint64_t u64;
945*4882a593Smuzhiyun 	struct cvmx_ipd_on_bp_drop_pktx_s {
946*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
947*4882a593Smuzhiyun 		uint64_t prt_enb:64;
948*4882a593Smuzhiyun #else
949*4882a593Smuzhiyun 		uint64_t prt_enb:64;
950*4882a593Smuzhiyun #endif
951*4882a593Smuzhiyun 	} s;
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun union cvmx_ipd_packet_mbuff_size {
955*4882a593Smuzhiyun 	uint64_t u64;
956*4882a593Smuzhiyun 	struct cvmx_ipd_packet_mbuff_size_s {
957*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
958*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
959*4882a593Smuzhiyun 		uint64_t mb_size:12;
960*4882a593Smuzhiyun #else
961*4882a593Smuzhiyun 		uint64_t mb_size:12;
962*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
963*4882a593Smuzhiyun #endif
964*4882a593Smuzhiyun 	} s;
965*4882a593Smuzhiyun };
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun union cvmx_ipd_pkt_err {
968*4882a593Smuzhiyun 	uint64_t u64;
969*4882a593Smuzhiyun 	struct cvmx_ipd_pkt_err_s {
970*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
971*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
972*4882a593Smuzhiyun 		uint64_t reasm:6;
973*4882a593Smuzhiyun #else
974*4882a593Smuzhiyun 		uint64_t reasm:6;
975*4882a593Smuzhiyun 		uint64_t reserved_6_63:58;
976*4882a593Smuzhiyun #endif
977*4882a593Smuzhiyun 	} s;
978*4882a593Smuzhiyun };
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun union cvmx_ipd_pkt_ptr_valid {
981*4882a593Smuzhiyun 	uint64_t u64;
982*4882a593Smuzhiyun 	struct cvmx_ipd_pkt_ptr_valid_s {
983*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
984*4882a593Smuzhiyun 		uint64_t reserved_29_63:35;
985*4882a593Smuzhiyun 		uint64_t ptr:29;
986*4882a593Smuzhiyun #else
987*4882a593Smuzhiyun 		uint64_t ptr:29;
988*4882a593Smuzhiyun 		uint64_t reserved_29_63:35;
989*4882a593Smuzhiyun #endif
990*4882a593Smuzhiyun 	} s;
991*4882a593Smuzhiyun };
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun union cvmx_ipd_portx_bp_page_cnt {
994*4882a593Smuzhiyun 	uint64_t u64;
995*4882a593Smuzhiyun 	struct cvmx_ipd_portx_bp_page_cnt_s {
996*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
997*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
998*4882a593Smuzhiyun 		uint64_t bp_enb:1;
999*4882a593Smuzhiyun 		uint64_t page_cnt:17;
1000*4882a593Smuzhiyun #else
1001*4882a593Smuzhiyun 		uint64_t page_cnt:17;
1002*4882a593Smuzhiyun 		uint64_t bp_enb:1;
1003*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
1004*4882a593Smuzhiyun #endif
1005*4882a593Smuzhiyun 	} s;
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun union cvmx_ipd_portx_bp_page_cnt2 {
1009*4882a593Smuzhiyun 	uint64_t u64;
1010*4882a593Smuzhiyun 	struct cvmx_ipd_portx_bp_page_cnt2_s {
1011*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1012*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
1013*4882a593Smuzhiyun 		uint64_t bp_enb:1;
1014*4882a593Smuzhiyun 		uint64_t page_cnt:17;
1015*4882a593Smuzhiyun #else
1016*4882a593Smuzhiyun 		uint64_t page_cnt:17;
1017*4882a593Smuzhiyun 		uint64_t bp_enb:1;
1018*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
1019*4882a593Smuzhiyun #endif
1020*4882a593Smuzhiyun 	} s;
1021*4882a593Smuzhiyun };
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun union cvmx_ipd_portx_bp_page_cnt3 {
1024*4882a593Smuzhiyun 	uint64_t u64;
1025*4882a593Smuzhiyun 	struct cvmx_ipd_portx_bp_page_cnt3_s {
1026*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1027*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
1028*4882a593Smuzhiyun 		uint64_t bp_enb:1;
1029*4882a593Smuzhiyun 		uint64_t page_cnt:17;
1030*4882a593Smuzhiyun #else
1031*4882a593Smuzhiyun 		uint64_t page_cnt:17;
1032*4882a593Smuzhiyun 		uint64_t bp_enb:1;
1033*4882a593Smuzhiyun 		uint64_t reserved_18_63:46;
1034*4882a593Smuzhiyun #endif
1035*4882a593Smuzhiyun 	} s;
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun union cvmx_ipd_port_bp_counters2_pairx {
1039*4882a593Smuzhiyun 	uint64_t u64;
1040*4882a593Smuzhiyun 	struct cvmx_ipd_port_bp_counters2_pairx_s {
1041*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1042*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1043*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1044*4882a593Smuzhiyun #else
1045*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1046*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1047*4882a593Smuzhiyun #endif
1048*4882a593Smuzhiyun 	} s;
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun union cvmx_ipd_port_bp_counters3_pairx {
1052*4882a593Smuzhiyun 	uint64_t u64;
1053*4882a593Smuzhiyun 	struct cvmx_ipd_port_bp_counters3_pairx_s {
1054*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1055*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1056*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1057*4882a593Smuzhiyun #else
1058*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1059*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1060*4882a593Smuzhiyun #endif
1061*4882a593Smuzhiyun 	} s;
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun union cvmx_ipd_port_bp_counters4_pairx {
1065*4882a593Smuzhiyun 	uint64_t u64;
1066*4882a593Smuzhiyun 	struct cvmx_ipd_port_bp_counters4_pairx_s {
1067*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1068*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1069*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1070*4882a593Smuzhiyun #else
1071*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1072*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1073*4882a593Smuzhiyun #endif
1074*4882a593Smuzhiyun 	} s;
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun union cvmx_ipd_port_bp_counters_pairx {
1078*4882a593Smuzhiyun 	uint64_t u64;
1079*4882a593Smuzhiyun 	struct cvmx_ipd_port_bp_counters_pairx_s {
1080*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1081*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1082*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1083*4882a593Smuzhiyun #else
1084*4882a593Smuzhiyun 		uint64_t cnt_val:25;
1085*4882a593Smuzhiyun 		uint64_t reserved_25_63:39;
1086*4882a593Smuzhiyun #endif
1087*4882a593Smuzhiyun 	} s;
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun union cvmx_ipd_port_ptr_fifo_ctl {
1091*4882a593Smuzhiyun 	uint64_t u64;
1092*4882a593Smuzhiyun 	struct cvmx_ipd_port_ptr_fifo_ctl_s {
1093*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1094*4882a593Smuzhiyun 		uint64_t reserved_48_63:16;
1095*4882a593Smuzhiyun 		uint64_t ptr:33;
1096*4882a593Smuzhiyun 		uint64_t max_pkt:7;
1097*4882a593Smuzhiyun 		uint64_t cena:1;
1098*4882a593Smuzhiyun 		uint64_t raddr:7;
1099*4882a593Smuzhiyun #else
1100*4882a593Smuzhiyun 		uint64_t raddr:7;
1101*4882a593Smuzhiyun 		uint64_t cena:1;
1102*4882a593Smuzhiyun 		uint64_t max_pkt:7;
1103*4882a593Smuzhiyun 		uint64_t ptr:33;
1104*4882a593Smuzhiyun 		uint64_t reserved_48_63:16;
1105*4882a593Smuzhiyun #endif
1106*4882a593Smuzhiyun 	} s;
1107*4882a593Smuzhiyun };
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun union cvmx_ipd_port_qos_x_cnt {
1110*4882a593Smuzhiyun 	uint64_t u64;
1111*4882a593Smuzhiyun 	struct cvmx_ipd_port_qos_x_cnt_s {
1112*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1113*4882a593Smuzhiyun 		uint64_t wmark:32;
1114*4882a593Smuzhiyun 		uint64_t cnt:32;
1115*4882a593Smuzhiyun #else
1116*4882a593Smuzhiyun 		uint64_t cnt:32;
1117*4882a593Smuzhiyun 		uint64_t wmark:32;
1118*4882a593Smuzhiyun #endif
1119*4882a593Smuzhiyun 	} s;
1120*4882a593Smuzhiyun };
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun union cvmx_ipd_port_qos_intx {
1123*4882a593Smuzhiyun 	uint64_t u64;
1124*4882a593Smuzhiyun 	struct cvmx_ipd_port_qos_intx_s {
1125*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1126*4882a593Smuzhiyun 		uint64_t intr:64;
1127*4882a593Smuzhiyun #else
1128*4882a593Smuzhiyun 		uint64_t intr:64;
1129*4882a593Smuzhiyun #endif
1130*4882a593Smuzhiyun 	} s;
1131*4882a593Smuzhiyun };
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun union cvmx_ipd_port_qos_int_enbx {
1134*4882a593Smuzhiyun 	uint64_t u64;
1135*4882a593Smuzhiyun 	struct cvmx_ipd_port_qos_int_enbx_s {
1136*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1137*4882a593Smuzhiyun 		uint64_t enb:64;
1138*4882a593Smuzhiyun #else
1139*4882a593Smuzhiyun 		uint64_t enb:64;
1140*4882a593Smuzhiyun #endif
1141*4882a593Smuzhiyun 	} s;
1142*4882a593Smuzhiyun };
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun union cvmx_ipd_port_sopx {
1145*4882a593Smuzhiyun 	uint64_t u64;
1146*4882a593Smuzhiyun 	struct cvmx_ipd_port_sopx_s {
1147*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1148*4882a593Smuzhiyun 		uint64_t sop:64;
1149*4882a593Smuzhiyun #else
1150*4882a593Smuzhiyun 		uint64_t sop:64;
1151*4882a593Smuzhiyun #endif
1152*4882a593Smuzhiyun 	} s;
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun union cvmx_ipd_prc_hold_ptr_fifo_ctl {
1156*4882a593Smuzhiyun 	uint64_t u64;
1157*4882a593Smuzhiyun 	struct cvmx_ipd_prc_hold_ptr_fifo_ctl_s {
1158*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1159*4882a593Smuzhiyun 		uint64_t reserved_39_63:25;
1160*4882a593Smuzhiyun 		uint64_t max_pkt:3;
1161*4882a593Smuzhiyun 		uint64_t praddr:3;
1162*4882a593Smuzhiyun 		uint64_t ptr:29;
1163*4882a593Smuzhiyun 		uint64_t cena:1;
1164*4882a593Smuzhiyun 		uint64_t raddr:3;
1165*4882a593Smuzhiyun #else
1166*4882a593Smuzhiyun 		uint64_t raddr:3;
1167*4882a593Smuzhiyun 		uint64_t cena:1;
1168*4882a593Smuzhiyun 		uint64_t ptr:29;
1169*4882a593Smuzhiyun 		uint64_t praddr:3;
1170*4882a593Smuzhiyun 		uint64_t max_pkt:3;
1171*4882a593Smuzhiyun 		uint64_t reserved_39_63:25;
1172*4882a593Smuzhiyun #endif
1173*4882a593Smuzhiyun 	} s;
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun union cvmx_ipd_prc_port_ptr_fifo_ctl {
1177*4882a593Smuzhiyun 	uint64_t u64;
1178*4882a593Smuzhiyun 	struct cvmx_ipd_prc_port_ptr_fifo_ctl_s {
1179*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1180*4882a593Smuzhiyun 		uint64_t reserved_44_63:20;
1181*4882a593Smuzhiyun 		uint64_t max_pkt:7;
1182*4882a593Smuzhiyun 		uint64_t ptr:29;
1183*4882a593Smuzhiyun 		uint64_t cena:1;
1184*4882a593Smuzhiyun 		uint64_t raddr:7;
1185*4882a593Smuzhiyun #else
1186*4882a593Smuzhiyun 		uint64_t raddr:7;
1187*4882a593Smuzhiyun 		uint64_t cena:1;
1188*4882a593Smuzhiyun 		uint64_t ptr:29;
1189*4882a593Smuzhiyun 		uint64_t max_pkt:7;
1190*4882a593Smuzhiyun 		uint64_t reserved_44_63:20;
1191*4882a593Smuzhiyun #endif
1192*4882a593Smuzhiyun 	} s;
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun union cvmx_ipd_ptr_count {
1196*4882a593Smuzhiyun 	uint64_t u64;
1197*4882a593Smuzhiyun 	struct cvmx_ipd_ptr_count_s {
1198*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1199*4882a593Smuzhiyun 		uint64_t reserved_19_63:45;
1200*4882a593Smuzhiyun 		uint64_t pktv_cnt:1;
1201*4882a593Smuzhiyun 		uint64_t wqev_cnt:1;
1202*4882a593Smuzhiyun 		uint64_t pfif_cnt:3;
1203*4882a593Smuzhiyun 		uint64_t pkt_pcnt:7;
1204*4882a593Smuzhiyun 		uint64_t wqe_pcnt:7;
1205*4882a593Smuzhiyun #else
1206*4882a593Smuzhiyun 		uint64_t wqe_pcnt:7;
1207*4882a593Smuzhiyun 		uint64_t pkt_pcnt:7;
1208*4882a593Smuzhiyun 		uint64_t pfif_cnt:3;
1209*4882a593Smuzhiyun 		uint64_t wqev_cnt:1;
1210*4882a593Smuzhiyun 		uint64_t pktv_cnt:1;
1211*4882a593Smuzhiyun 		uint64_t reserved_19_63:45;
1212*4882a593Smuzhiyun #endif
1213*4882a593Smuzhiyun 	} s;
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun union cvmx_ipd_pwp_ptr_fifo_ctl {
1217*4882a593Smuzhiyun 	uint64_t u64;
1218*4882a593Smuzhiyun 	struct cvmx_ipd_pwp_ptr_fifo_ctl_s {
1219*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1220*4882a593Smuzhiyun 		uint64_t reserved_61_63:3;
1221*4882a593Smuzhiyun 		uint64_t max_cnts:7;
1222*4882a593Smuzhiyun 		uint64_t wraddr:8;
1223*4882a593Smuzhiyun 		uint64_t praddr:8;
1224*4882a593Smuzhiyun 		uint64_t ptr:29;
1225*4882a593Smuzhiyun 		uint64_t cena:1;
1226*4882a593Smuzhiyun 		uint64_t raddr:8;
1227*4882a593Smuzhiyun #else
1228*4882a593Smuzhiyun 		uint64_t raddr:8;
1229*4882a593Smuzhiyun 		uint64_t cena:1;
1230*4882a593Smuzhiyun 		uint64_t ptr:29;
1231*4882a593Smuzhiyun 		uint64_t praddr:8;
1232*4882a593Smuzhiyun 		uint64_t wraddr:8;
1233*4882a593Smuzhiyun 		uint64_t max_cnts:7;
1234*4882a593Smuzhiyun 		uint64_t reserved_61_63:3;
1235*4882a593Smuzhiyun #endif
1236*4882a593Smuzhiyun 	} s;
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun union cvmx_ipd_qosx_red_marks {
1240*4882a593Smuzhiyun 	uint64_t u64;
1241*4882a593Smuzhiyun 	struct cvmx_ipd_qosx_red_marks_s {
1242*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1243*4882a593Smuzhiyun 		uint64_t drop:32;
1244*4882a593Smuzhiyun 		uint64_t pass:32;
1245*4882a593Smuzhiyun #else
1246*4882a593Smuzhiyun 		uint64_t pass:32;
1247*4882a593Smuzhiyun 		uint64_t drop:32;
1248*4882a593Smuzhiyun #endif
1249*4882a593Smuzhiyun 	} s;
1250*4882a593Smuzhiyun };
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun union cvmx_ipd_que0_free_page_cnt {
1253*4882a593Smuzhiyun 	uint64_t u64;
1254*4882a593Smuzhiyun 	struct cvmx_ipd_que0_free_page_cnt_s {
1255*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1256*4882a593Smuzhiyun 		uint64_t reserved_32_63:32;
1257*4882a593Smuzhiyun 		uint64_t q0_pcnt:32;
1258*4882a593Smuzhiyun #else
1259*4882a593Smuzhiyun 		uint64_t q0_pcnt:32;
1260*4882a593Smuzhiyun 		uint64_t reserved_32_63:32;
1261*4882a593Smuzhiyun #endif
1262*4882a593Smuzhiyun 	} s;
1263*4882a593Smuzhiyun };
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun union cvmx_ipd_red_bpid_enablex {
1266*4882a593Smuzhiyun 	uint64_t u64;
1267*4882a593Smuzhiyun 	struct cvmx_ipd_red_bpid_enablex_s {
1268*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1269*4882a593Smuzhiyun 		uint64_t prt_enb:64;
1270*4882a593Smuzhiyun #else
1271*4882a593Smuzhiyun 		uint64_t prt_enb:64;
1272*4882a593Smuzhiyun #endif
1273*4882a593Smuzhiyun 	} s;
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun union cvmx_ipd_red_delay {
1277*4882a593Smuzhiyun 	uint64_t u64;
1278*4882a593Smuzhiyun 	struct cvmx_ipd_red_delay_s {
1279*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1280*4882a593Smuzhiyun 		uint64_t reserved_28_63:36;
1281*4882a593Smuzhiyun 		uint64_t prb_dly:14;
1282*4882a593Smuzhiyun 		uint64_t avg_dly:14;
1283*4882a593Smuzhiyun #else
1284*4882a593Smuzhiyun 		uint64_t avg_dly:14;
1285*4882a593Smuzhiyun 		uint64_t prb_dly:14;
1286*4882a593Smuzhiyun 		uint64_t reserved_28_63:36;
1287*4882a593Smuzhiyun #endif
1288*4882a593Smuzhiyun 	} s;
1289*4882a593Smuzhiyun };
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun union cvmx_ipd_red_port_enable {
1292*4882a593Smuzhiyun 	uint64_t u64;
1293*4882a593Smuzhiyun 	struct cvmx_ipd_red_port_enable_s {
1294*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1295*4882a593Smuzhiyun 		uint64_t prb_dly:14;
1296*4882a593Smuzhiyun 		uint64_t avg_dly:14;
1297*4882a593Smuzhiyun 		uint64_t prt_enb:36;
1298*4882a593Smuzhiyun #else
1299*4882a593Smuzhiyun 		uint64_t prt_enb:36;
1300*4882a593Smuzhiyun 		uint64_t avg_dly:14;
1301*4882a593Smuzhiyun 		uint64_t prb_dly:14;
1302*4882a593Smuzhiyun #endif
1303*4882a593Smuzhiyun 	} s;
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun union cvmx_ipd_red_port_enable2 {
1307*4882a593Smuzhiyun 	uint64_t u64;
1308*4882a593Smuzhiyun 	struct cvmx_ipd_red_port_enable2_s {
1309*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1310*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
1311*4882a593Smuzhiyun 		uint64_t prt_enb:12;
1312*4882a593Smuzhiyun #else
1313*4882a593Smuzhiyun 		uint64_t prt_enb:12;
1314*4882a593Smuzhiyun 		uint64_t reserved_12_63:52;
1315*4882a593Smuzhiyun #endif
1316*4882a593Smuzhiyun 	} s;
1317*4882a593Smuzhiyun 	struct cvmx_ipd_red_port_enable2_cn52xx {
1318*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1319*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
1320*4882a593Smuzhiyun 		uint64_t prt_enb:4;
1321*4882a593Smuzhiyun #else
1322*4882a593Smuzhiyun 		uint64_t prt_enb:4;
1323*4882a593Smuzhiyun 		uint64_t reserved_4_63:60;
1324*4882a593Smuzhiyun #endif
1325*4882a593Smuzhiyun 	} cn52xx;
1326*4882a593Smuzhiyun 	struct cvmx_ipd_red_port_enable2_cn63xx {
1327*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1328*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
1329*4882a593Smuzhiyun 		uint64_t prt_enb:8;
1330*4882a593Smuzhiyun #else
1331*4882a593Smuzhiyun 		uint64_t prt_enb:8;
1332*4882a593Smuzhiyun 		uint64_t reserved_8_63:56;
1333*4882a593Smuzhiyun #endif
1334*4882a593Smuzhiyun 	} cn63xx;
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun union cvmx_ipd_red_quex_param {
1338*4882a593Smuzhiyun 	uint64_t u64;
1339*4882a593Smuzhiyun 	struct cvmx_ipd_red_quex_param_s {
1340*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1341*4882a593Smuzhiyun 		uint64_t reserved_49_63:15;
1342*4882a593Smuzhiyun 		uint64_t use_pcnt:1;
1343*4882a593Smuzhiyun 		uint64_t new_con:8;
1344*4882a593Smuzhiyun 		uint64_t avg_con:8;
1345*4882a593Smuzhiyun 		uint64_t prb_con:32;
1346*4882a593Smuzhiyun #else
1347*4882a593Smuzhiyun 		uint64_t prb_con:32;
1348*4882a593Smuzhiyun 		uint64_t avg_con:8;
1349*4882a593Smuzhiyun 		uint64_t new_con:8;
1350*4882a593Smuzhiyun 		uint64_t use_pcnt:1;
1351*4882a593Smuzhiyun 		uint64_t reserved_49_63:15;
1352*4882a593Smuzhiyun #endif
1353*4882a593Smuzhiyun 	} s;
1354*4882a593Smuzhiyun };
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun union cvmx_ipd_req_wgt {
1357*4882a593Smuzhiyun 	uint64_t u64;
1358*4882a593Smuzhiyun 	struct cvmx_ipd_req_wgt_s {
1359*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1360*4882a593Smuzhiyun 		uint64_t wgt7:8;
1361*4882a593Smuzhiyun 		uint64_t wgt6:8;
1362*4882a593Smuzhiyun 		uint64_t wgt5:8;
1363*4882a593Smuzhiyun 		uint64_t wgt4:8;
1364*4882a593Smuzhiyun 		uint64_t wgt3:8;
1365*4882a593Smuzhiyun 		uint64_t wgt2:8;
1366*4882a593Smuzhiyun 		uint64_t wgt1:8;
1367*4882a593Smuzhiyun 		uint64_t wgt0:8;
1368*4882a593Smuzhiyun #else
1369*4882a593Smuzhiyun 		uint64_t wgt0:8;
1370*4882a593Smuzhiyun 		uint64_t wgt1:8;
1371*4882a593Smuzhiyun 		uint64_t wgt2:8;
1372*4882a593Smuzhiyun 		uint64_t wgt3:8;
1373*4882a593Smuzhiyun 		uint64_t wgt4:8;
1374*4882a593Smuzhiyun 		uint64_t wgt5:8;
1375*4882a593Smuzhiyun 		uint64_t wgt6:8;
1376*4882a593Smuzhiyun 		uint64_t wgt7:8;
1377*4882a593Smuzhiyun #endif
1378*4882a593Smuzhiyun 	} s;
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun union cvmx_ipd_sub_port_bp_page_cnt {
1382*4882a593Smuzhiyun 	uint64_t u64;
1383*4882a593Smuzhiyun 	struct cvmx_ipd_sub_port_bp_page_cnt_s {
1384*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1385*4882a593Smuzhiyun 		uint64_t reserved_31_63:33;
1386*4882a593Smuzhiyun 		uint64_t port:6;
1387*4882a593Smuzhiyun 		uint64_t page_cnt:25;
1388*4882a593Smuzhiyun #else
1389*4882a593Smuzhiyun 		uint64_t page_cnt:25;
1390*4882a593Smuzhiyun 		uint64_t port:6;
1391*4882a593Smuzhiyun 		uint64_t reserved_31_63:33;
1392*4882a593Smuzhiyun #endif
1393*4882a593Smuzhiyun 	} s;
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun union cvmx_ipd_sub_port_fcs {
1397*4882a593Smuzhiyun 	uint64_t u64;
1398*4882a593Smuzhiyun 	struct cvmx_ipd_sub_port_fcs_s {
1399*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1400*4882a593Smuzhiyun 		uint64_t reserved_40_63:24;
1401*4882a593Smuzhiyun 		uint64_t port_bit2:4;
1402*4882a593Smuzhiyun 		uint64_t reserved_32_35:4;
1403*4882a593Smuzhiyun 		uint64_t port_bit:32;
1404*4882a593Smuzhiyun #else
1405*4882a593Smuzhiyun 		uint64_t port_bit:32;
1406*4882a593Smuzhiyun 		uint64_t reserved_32_35:4;
1407*4882a593Smuzhiyun 		uint64_t port_bit2:4;
1408*4882a593Smuzhiyun 		uint64_t reserved_40_63:24;
1409*4882a593Smuzhiyun #endif
1410*4882a593Smuzhiyun 	} s;
1411*4882a593Smuzhiyun 	struct cvmx_ipd_sub_port_fcs_cn30xx {
1412*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1413*4882a593Smuzhiyun 		uint64_t reserved_3_63:61;
1414*4882a593Smuzhiyun 		uint64_t port_bit:3;
1415*4882a593Smuzhiyun #else
1416*4882a593Smuzhiyun 		uint64_t port_bit:3;
1417*4882a593Smuzhiyun 		uint64_t reserved_3_63:61;
1418*4882a593Smuzhiyun #endif
1419*4882a593Smuzhiyun 	} cn30xx;
1420*4882a593Smuzhiyun 	struct cvmx_ipd_sub_port_fcs_cn38xx {
1421*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1422*4882a593Smuzhiyun 		uint64_t reserved_32_63:32;
1423*4882a593Smuzhiyun 		uint64_t port_bit:32;
1424*4882a593Smuzhiyun #else
1425*4882a593Smuzhiyun 		uint64_t port_bit:32;
1426*4882a593Smuzhiyun 		uint64_t reserved_32_63:32;
1427*4882a593Smuzhiyun #endif
1428*4882a593Smuzhiyun 	} cn38xx;
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun union cvmx_ipd_sub_port_qos_cnt {
1432*4882a593Smuzhiyun 	uint64_t u64;
1433*4882a593Smuzhiyun 	struct cvmx_ipd_sub_port_qos_cnt_s {
1434*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1435*4882a593Smuzhiyun 		uint64_t reserved_41_63:23;
1436*4882a593Smuzhiyun 		uint64_t port_qos:9;
1437*4882a593Smuzhiyun 		uint64_t cnt:32;
1438*4882a593Smuzhiyun #else
1439*4882a593Smuzhiyun 		uint64_t cnt:32;
1440*4882a593Smuzhiyun 		uint64_t port_qos:9;
1441*4882a593Smuzhiyun 		uint64_t reserved_41_63:23;
1442*4882a593Smuzhiyun #endif
1443*4882a593Smuzhiyun 	} s;
1444*4882a593Smuzhiyun };
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun union cvmx_ipd_wqe_fpa_queue {
1447*4882a593Smuzhiyun 	uint64_t u64;
1448*4882a593Smuzhiyun 	struct cvmx_ipd_wqe_fpa_queue_s {
1449*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1450*4882a593Smuzhiyun 		uint64_t reserved_3_63:61;
1451*4882a593Smuzhiyun 		uint64_t wqe_pool:3;
1452*4882a593Smuzhiyun #else
1453*4882a593Smuzhiyun 		uint64_t wqe_pool:3;
1454*4882a593Smuzhiyun 		uint64_t reserved_3_63:61;
1455*4882a593Smuzhiyun #endif
1456*4882a593Smuzhiyun 	} s;
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun union cvmx_ipd_wqe_ptr_valid {
1460*4882a593Smuzhiyun 	uint64_t u64;
1461*4882a593Smuzhiyun 	struct cvmx_ipd_wqe_ptr_valid_s {
1462*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
1463*4882a593Smuzhiyun 		uint64_t reserved_29_63:35;
1464*4882a593Smuzhiyun 		uint64_t ptr:29;
1465*4882a593Smuzhiyun #else
1466*4882a593Smuzhiyun 		uint64_t ptr:29;
1467*4882a593Smuzhiyun 		uint64_t reserved_29_63:35;
1468*4882a593Smuzhiyun #endif
1469*4882a593Smuzhiyun 	} s;
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun #endif
1473