1*4882a593Smuzhiyun /***********************license start*************** 2*4882a593Smuzhiyun * Author: Cavium Networks 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Contact: support@caviumnetworks.com 5*4882a593Smuzhiyun * This file is part of the OCTEON SDK 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2003-2012 Cavium Networks 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as 11*4882a593Smuzhiyun * published by the Free Software Foundation. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more 17*4882a593Smuzhiyun * details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this file; if not, write to the Free Software 21*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA 22*4882a593Smuzhiyun * or visit http://www.gnu.org/licenses/. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * This file may also be available under a different license from Cavium. 25*4882a593Smuzhiyun * Contact Cavium Networks for more information 26*4882a593Smuzhiyun ***********************license end**************************************/ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #ifndef __CVMX_GPIO_DEFS_H__ 29*4882a593Smuzhiyun #define __CVMX_GPIO_DEFS_H__ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define CVMX_GPIO_BIT_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001070000000800ull) + ((offset) & 15) * 8) 32*4882a593Smuzhiyun #define CVMX_GPIO_BOOT_ENA (CVMX_ADD_IO_SEG(0x00010700000008A8ull)) 33*4882a593Smuzhiyun #define CVMX_GPIO_CLK_GENX(offset) (CVMX_ADD_IO_SEG(0x00010700000008C0ull) + ((offset) & 3) * 8) 34*4882a593Smuzhiyun #define CVMX_GPIO_CLK_QLMX(offset) (CVMX_ADD_IO_SEG(0x00010700000008E0ull) + ((offset) & 1) * 8) 35*4882a593Smuzhiyun #define CVMX_GPIO_DBG_ENA (CVMX_ADD_IO_SEG(0x00010700000008A0ull)) 36*4882a593Smuzhiyun #define CVMX_GPIO_INT_CLR (CVMX_ADD_IO_SEG(0x0001070000000898ull)) 37*4882a593Smuzhiyun #define CVMX_GPIO_MULTI_CAST (CVMX_ADD_IO_SEG(0x00010700000008B0ull)) 38*4882a593Smuzhiyun #define CVMX_GPIO_PIN_ENA (CVMX_ADD_IO_SEG(0x00010700000008B8ull)) 39*4882a593Smuzhiyun #define CVMX_GPIO_RX_DAT (CVMX_ADD_IO_SEG(0x0001070000000880ull)) 40*4882a593Smuzhiyun #define CVMX_GPIO_TIM_CTL (CVMX_ADD_IO_SEG(0x00010700000008A0ull)) 41*4882a593Smuzhiyun #define CVMX_GPIO_TX_CLR (CVMX_ADD_IO_SEG(0x0001070000000890ull)) 42*4882a593Smuzhiyun #define CVMX_GPIO_TX_SET (CVMX_ADD_IO_SEG(0x0001070000000888ull)) 43*4882a593Smuzhiyun #define CVMX_GPIO_XBIT_CFGX(offset) (CVMX_ADD_IO_SEG(0x0001070000000900ull) + ((offset) & 31) * 8 - 8*16) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun union cvmx_gpio_bit_cfgx { 46*4882a593Smuzhiyun uint64_t u64; 47*4882a593Smuzhiyun struct cvmx_gpio_bit_cfgx_s { 48*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 49*4882a593Smuzhiyun uint64_t reserved_21_63:42; 50*4882a593Smuzhiyun uint64_t output_sel:5; 51*4882a593Smuzhiyun uint64_t synce_sel:2; 52*4882a593Smuzhiyun uint64_t clk_gen:1; 53*4882a593Smuzhiyun uint64_t clk_sel:2; 54*4882a593Smuzhiyun uint64_t fil_sel:4; 55*4882a593Smuzhiyun uint64_t fil_cnt:4; 56*4882a593Smuzhiyun uint64_t int_type:1; 57*4882a593Smuzhiyun uint64_t int_en:1; 58*4882a593Smuzhiyun uint64_t rx_xor:1; 59*4882a593Smuzhiyun uint64_t tx_oe:1; 60*4882a593Smuzhiyun #else 61*4882a593Smuzhiyun uint64_t tx_oe:1; 62*4882a593Smuzhiyun uint64_t rx_xor:1; 63*4882a593Smuzhiyun uint64_t int_en:1; 64*4882a593Smuzhiyun uint64_t int_type:1; 65*4882a593Smuzhiyun uint64_t fil_cnt:4; 66*4882a593Smuzhiyun uint64_t fil_sel:4; 67*4882a593Smuzhiyun uint64_t clk_sel:2; 68*4882a593Smuzhiyun uint64_t clk_gen:1; 69*4882a593Smuzhiyun uint64_t synce_sel:2; 70*4882a593Smuzhiyun uint64_t output_sel:5; 71*4882a593Smuzhiyun uint64_t reserved_21_63:42; 72*4882a593Smuzhiyun #endif 73*4882a593Smuzhiyun } s; 74*4882a593Smuzhiyun struct cvmx_gpio_bit_cfgx_cn30xx { 75*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 76*4882a593Smuzhiyun uint64_t reserved_12_63:52; 77*4882a593Smuzhiyun uint64_t fil_sel:4; 78*4882a593Smuzhiyun uint64_t fil_cnt:4; 79*4882a593Smuzhiyun uint64_t int_type:1; 80*4882a593Smuzhiyun uint64_t int_en:1; 81*4882a593Smuzhiyun uint64_t rx_xor:1; 82*4882a593Smuzhiyun uint64_t tx_oe:1; 83*4882a593Smuzhiyun #else 84*4882a593Smuzhiyun uint64_t tx_oe:1; 85*4882a593Smuzhiyun uint64_t rx_xor:1; 86*4882a593Smuzhiyun uint64_t int_en:1; 87*4882a593Smuzhiyun uint64_t int_type:1; 88*4882a593Smuzhiyun uint64_t fil_cnt:4; 89*4882a593Smuzhiyun uint64_t fil_sel:4; 90*4882a593Smuzhiyun uint64_t reserved_12_63:52; 91*4882a593Smuzhiyun #endif 92*4882a593Smuzhiyun } cn30xx; 93*4882a593Smuzhiyun struct cvmx_gpio_bit_cfgx_cn52xx { 94*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 95*4882a593Smuzhiyun uint64_t reserved_15_63:49; 96*4882a593Smuzhiyun uint64_t clk_gen:1; 97*4882a593Smuzhiyun uint64_t clk_sel:2; 98*4882a593Smuzhiyun uint64_t fil_sel:4; 99*4882a593Smuzhiyun uint64_t fil_cnt:4; 100*4882a593Smuzhiyun uint64_t int_type:1; 101*4882a593Smuzhiyun uint64_t int_en:1; 102*4882a593Smuzhiyun uint64_t rx_xor:1; 103*4882a593Smuzhiyun uint64_t tx_oe:1; 104*4882a593Smuzhiyun #else 105*4882a593Smuzhiyun uint64_t tx_oe:1; 106*4882a593Smuzhiyun uint64_t rx_xor:1; 107*4882a593Smuzhiyun uint64_t int_en:1; 108*4882a593Smuzhiyun uint64_t int_type:1; 109*4882a593Smuzhiyun uint64_t fil_cnt:4; 110*4882a593Smuzhiyun uint64_t fil_sel:4; 111*4882a593Smuzhiyun uint64_t clk_sel:2; 112*4882a593Smuzhiyun uint64_t clk_gen:1; 113*4882a593Smuzhiyun uint64_t reserved_15_63:49; 114*4882a593Smuzhiyun #endif 115*4882a593Smuzhiyun } cn52xx; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun union cvmx_gpio_boot_ena { 119*4882a593Smuzhiyun uint64_t u64; 120*4882a593Smuzhiyun struct cvmx_gpio_boot_ena_s { 121*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 122*4882a593Smuzhiyun uint64_t reserved_12_63:52; 123*4882a593Smuzhiyun uint64_t boot_ena:4; 124*4882a593Smuzhiyun uint64_t reserved_0_7:8; 125*4882a593Smuzhiyun #else 126*4882a593Smuzhiyun uint64_t reserved_0_7:8; 127*4882a593Smuzhiyun uint64_t boot_ena:4; 128*4882a593Smuzhiyun uint64_t reserved_12_63:52; 129*4882a593Smuzhiyun #endif 130*4882a593Smuzhiyun } s; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun union cvmx_gpio_clk_genx { 134*4882a593Smuzhiyun uint64_t u64; 135*4882a593Smuzhiyun struct cvmx_gpio_clk_genx_s { 136*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 137*4882a593Smuzhiyun uint64_t reserved_32_63:32; 138*4882a593Smuzhiyun uint64_t n:32; 139*4882a593Smuzhiyun #else 140*4882a593Smuzhiyun uint64_t n:32; 141*4882a593Smuzhiyun uint64_t reserved_32_63:32; 142*4882a593Smuzhiyun #endif 143*4882a593Smuzhiyun } s; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun union cvmx_gpio_clk_qlmx { 147*4882a593Smuzhiyun uint64_t u64; 148*4882a593Smuzhiyun struct cvmx_gpio_clk_qlmx_s { 149*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 150*4882a593Smuzhiyun uint64_t reserved_11_63:53; 151*4882a593Smuzhiyun uint64_t qlm_sel:3; 152*4882a593Smuzhiyun uint64_t reserved_3_7:5; 153*4882a593Smuzhiyun uint64_t div:1; 154*4882a593Smuzhiyun uint64_t lane_sel:2; 155*4882a593Smuzhiyun #else 156*4882a593Smuzhiyun uint64_t lane_sel:2; 157*4882a593Smuzhiyun uint64_t div:1; 158*4882a593Smuzhiyun uint64_t reserved_3_7:5; 159*4882a593Smuzhiyun uint64_t qlm_sel:3; 160*4882a593Smuzhiyun uint64_t reserved_11_63:53; 161*4882a593Smuzhiyun #endif 162*4882a593Smuzhiyun } s; 163*4882a593Smuzhiyun struct cvmx_gpio_clk_qlmx_cn61xx { 164*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 165*4882a593Smuzhiyun uint64_t reserved_10_63:54; 166*4882a593Smuzhiyun uint64_t qlm_sel:2; 167*4882a593Smuzhiyun uint64_t reserved_3_7:5; 168*4882a593Smuzhiyun uint64_t div:1; 169*4882a593Smuzhiyun uint64_t lane_sel:2; 170*4882a593Smuzhiyun #else 171*4882a593Smuzhiyun uint64_t lane_sel:2; 172*4882a593Smuzhiyun uint64_t div:1; 173*4882a593Smuzhiyun uint64_t reserved_3_7:5; 174*4882a593Smuzhiyun uint64_t qlm_sel:2; 175*4882a593Smuzhiyun uint64_t reserved_10_63:54; 176*4882a593Smuzhiyun #endif 177*4882a593Smuzhiyun } cn61xx; 178*4882a593Smuzhiyun struct cvmx_gpio_clk_qlmx_cn63xx { 179*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 180*4882a593Smuzhiyun uint64_t reserved_3_63:61; 181*4882a593Smuzhiyun uint64_t div:1; 182*4882a593Smuzhiyun uint64_t lane_sel:2; 183*4882a593Smuzhiyun #else 184*4882a593Smuzhiyun uint64_t lane_sel:2; 185*4882a593Smuzhiyun uint64_t div:1; 186*4882a593Smuzhiyun uint64_t reserved_3_63:61; 187*4882a593Smuzhiyun #endif 188*4882a593Smuzhiyun } cn63xx; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun union cvmx_gpio_dbg_ena { 192*4882a593Smuzhiyun uint64_t u64; 193*4882a593Smuzhiyun struct cvmx_gpio_dbg_ena_s { 194*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 195*4882a593Smuzhiyun uint64_t reserved_21_63:43; 196*4882a593Smuzhiyun uint64_t dbg_ena:21; 197*4882a593Smuzhiyun #else 198*4882a593Smuzhiyun uint64_t dbg_ena:21; 199*4882a593Smuzhiyun uint64_t reserved_21_63:43; 200*4882a593Smuzhiyun #endif 201*4882a593Smuzhiyun } s; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun union cvmx_gpio_int_clr { 205*4882a593Smuzhiyun uint64_t u64; 206*4882a593Smuzhiyun struct cvmx_gpio_int_clr_s { 207*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 208*4882a593Smuzhiyun uint64_t reserved_16_63:48; 209*4882a593Smuzhiyun uint64_t type:16; 210*4882a593Smuzhiyun #else 211*4882a593Smuzhiyun uint64_t type:16; 212*4882a593Smuzhiyun uint64_t reserved_16_63:48; 213*4882a593Smuzhiyun #endif 214*4882a593Smuzhiyun } s; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun union cvmx_gpio_multi_cast { 218*4882a593Smuzhiyun uint64_t u64; 219*4882a593Smuzhiyun struct cvmx_gpio_multi_cast_s { 220*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 221*4882a593Smuzhiyun uint64_t reserved_1_63:63; 222*4882a593Smuzhiyun uint64_t en:1; 223*4882a593Smuzhiyun #else 224*4882a593Smuzhiyun uint64_t en:1; 225*4882a593Smuzhiyun uint64_t reserved_1_63:63; 226*4882a593Smuzhiyun #endif 227*4882a593Smuzhiyun } s; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun union cvmx_gpio_pin_ena { 231*4882a593Smuzhiyun uint64_t u64; 232*4882a593Smuzhiyun struct cvmx_gpio_pin_ena_s { 233*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 234*4882a593Smuzhiyun uint64_t reserved_20_63:44; 235*4882a593Smuzhiyun uint64_t ena19:1; 236*4882a593Smuzhiyun uint64_t ena18:1; 237*4882a593Smuzhiyun uint64_t reserved_0_17:18; 238*4882a593Smuzhiyun #else 239*4882a593Smuzhiyun uint64_t reserved_0_17:18; 240*4882a593Smuzhiyun uint64_t ena18:1; 241*4882a593Smuzhiyun uint64_t ena19:1; 242*4882a593Smuzhiyun uint64_t reserved_20_63:44; 243*4882a593Smuzhiyun #endif 244*4882a593Smuzhiyun } s; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun union cvmx_gpio_rx_dat { 248*4882a593Smuzhiyun uint64_t u64; 249*4882a593Smuzhiyun struct cvmx_gpio_rx_dat_s { 250*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 251*4882a593Smuzhiyun uint64_t reserved_24_63:40; 252*4882a593Smuzhiyun uint64_t dat:24; 253*4882a593Smuzhiyun #else 254*4882a593Smuzhiyun uint64_t dat:24; 255*4882a593Smuzhiyun uint64_t reserved_24_63:40; 256*4882a593Smuzhiyun #endif 257*4882a593Smuzhiyun } s; 258*4882a593Smuzhiyun struct cvmx_gpio_rx_dat_cn38xx { 259*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 260*4882a593Smuzhiyun uint64_t reserved_16_63:48; 261*4882a593Smuzhiyun uint64_t dat:16; 262*4882a593Smuzhiyun #else 263*4882a593Smuzhiyun uint64_t dat:16; 264*4882a593Smuzhiyun uint64_t reserved_16_63:48; 265*4882a593Smuzhiyun #endif 266*4882a593Smuzhiyun } cn38xx; 267*4882a593Smuzhiyun struct cvmx_gpio_rx_dat_cn61xx { 268*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 269*4882a593Smuzhiyun uint64_t reserved_20_63:44; 270*4882a593Smuzhiyun uint64_t dat:20; 271*4882a593Smuzhiyun #else 272*4882a593Smuzhiyun uint64_t dat:20; 273*4882a593Smuzhiyun uint64_t reserved_20_63:44; 274*4882a593Smuzhiyun #endif 275*4882a593Smuzhiyun } cn61xx; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun union cvmx_gpio_tim_ctl { 279*4882a593Smuzhiyun uint64_t u64; 280*4882a593Smuzhiyun struct cvmx_gpio_tim_ctl_s { 281*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 282*4882a593Smuzhiyun uint64_t reserved_4_63:60; 283*4882a593Smuzhiyun uint64_t sel:4; 284*4882a593Smuzhiyun #else 285*4882a593Smuzhiyun uint64_t sel:4; 286*4882a593Smuzhiyun uint64_t reserved_4_63:60; 287*4882a593Smuzhiyun #endif 288*4882a593Smuzhiyun } s; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun union cvmx_gpio_tx_clr { 292*4882a593Smuzhiyun uint64_t u64; 293*4882a593Smuzhiyun struct cvmx_gpio_tx_clr_s { 294*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 295*4882a593Smuzhiyun uint64_t reserved_24_63:40; 296*4882a593Smuzhiyun uint64_t clr:24; 297*4882a593Smuzhiyun #else 298*4882a593Smuzhiyun uint64_t clr:24; 299*4882a593Smuzhiyun uint64_t reserved_24_63:40; 300*4882a593Smuzhiyun #endif 301*4882a593Smuzhiyun } s; 302*4882a593Smuzhiyun struct cvmx_gpio_tx_clr_cn38xx { 303*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 304*4882a593Smuzhiyun uint64_t reserved_16_63:48; 305*4882a593Smuzhiyun uint64_t clr:16; 306*4882a593Smuzhiyun #else 307*4882a593Smuzhiyun uint64_t clr:16; 308*4882a593Smuzhiyun uint64_t reserved_16_63:48; 309*4882a593Smuzhiyun #endif 310*4882a593Smuzhiyun } cn38xx; 311*4882a593Smuzhiyun struct cvmx_gpio_tx_clr_cn61xx { 312*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 313*4882a593Smuzhiyun uint64_t reserved_20_63:44; 314*4882a593Smuzhiyun uint64_t clr:20; 315*4882a593Smuzhiyun #else 316*4882a593Smuzhiyun uint64_t clr:20; 317*4882a593Smuzhiyun uint64_t reserved_20_63:44; 318*4882a593Smuzhiyun #endif 319*4882a593Smuzhiyun } cn61xx; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun union cvmx_gpio_tx_set { 323*4882a593Smuzhiyun uint64_t u64; 324*4882a593Smuzhiyun struct cvmx_gpio_tx_set_s { 325*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 326*4882a593Smuzhiyun uint64_t reserved_24_63:40; 327*4882a593Smuzhiyun uint64_t set:24; 328*4882a593Smuzhiyun #else 329*4882a593Smuzhiyun uint64_t set:24; 330*4882a593Smuzhiyun uint64_t reserved_24_63:40; 331*4882a593Smuzhiyun #endif 332*4882a593Smuzhiyun } s; 333*4882a593Smuzhiyun struct cvmx_gpio_tx_set_cn38xx { 334*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 335*4882a593Smuzhiyun uint64_t reserved_16_63:48; 336*4882a593Smuzhiyun uint64_t set:16; 337*4882a593Smuzhiyun #else 338*4882a593Smuzhiyun uint64_t set:16; 339*4882a593Smuzhiyun uint64_t reserved_16_63:48; 340*4882a593Smuzhiyun #endif 341*4882a593Smuzhiyun } cn38xx; 342*4882a593Smuzhiyun struct cvmx_gpio_tx_set_cn61xx { 343*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 344*4882a593Smuzhiyun uint64_t reserved_20_63:44; 345*4882a593Smuzhiyun uint64_t set:20; 346*4882a593Smuzhiyun #else 347*4882a593Smuzhiyun uint64_t set:20; 348*4882a593Smuzhiyun uint64_t reserved_20_63:44; 349*4882a593Smuzhiyun #endif 350*4882a593Smuzhiyun } cn61xx; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun union cvmx_gpio_xbit_cfgx { 354*4882a593Smuzhiyun uint64_t u64; 355*4882a593Smuzhiyun struct cvmx_gpio_xbit_cfgx_s { 356*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 357*4882a593Smuzhiyun uint64_t reserved_17_63:47; 358*4882a593Smuzhiyun uint64_t synce_sel:2; 359*4882a593Smuzhiyun uint64_t clk_gen:1; 360*4882a593Smuzhiyun uint64_t clk_sel:2; 361*4882a593Smuzhiyun uint64_t fil_sel:4; 362*4882a593Smuzhiyun uint64_t fil_cnt:4; 363*4882a593Smuzhiyun uint64_t int_type:1; 364*4882a593Smuzhiyun uint64_t int_en:1; 365*4882a593Smuzhiyun uint64_t rx_xor:1; 366*4882a593Smuzhiyun uint64_t tx_oe:1; 367*4882a593Smuzhiyun #else 368*4882a593Smuzhiyun uint64_t tx_oe:1; 369*4882a593Smuzhiyun uint64_t rx_xor:1; 370*4882a593Smuzhiyun uint64_t int_en:1; 371*4882a593Smuzhiyun uint64_t int_type:1; 372*4882a593Smuzhiyun uint64_t fil_cnt:4; 373*4882a593Smuzhiyun uint64_t fil_sel:4; 374*4882a593Smuzhiyun uint64_t clk_sel:2; 375*4882a593Smuzhiyun uint64_t clk_gen:1; 376*4882a593Smuzhiyun uint64_t synce_sel:2; 377*4882a593Smuzhiyun uint64_t reserved_17_63:47; 378*4882a593Smuzhiyun #endif 379*4882a593Smuzhiyun } s; 380*4882a593Smuzhiyun struct cvmx_gpio_xbit_cfgx_cn30xx { 381*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 382*4882a593Smuzhiyun uint64_t reserved_12_63:52; 383*4882a593Smuzhiyun uint64_t fil_sel:4; 384*4882a593Smuzhiyun uint64_t fil_cnt:4; 385*4882a593Smuzhiyun uint64_t reserved_2_3:2; 386*4882a593Smuzhiyun uint64_t rx_xor:1; 387*4882a593Smuzhiyun uint64_t tx_oe:1; 388*4882a593Smuzhiyun #else 389*4882a593Smuzhiyun uint64_t tx_oe:1; 390*4882a593Smuzhiyun uint64_t rx_xor:1; 391*4882a593Smuzhiyun uint64_t reserved_2_3:2; 392*4882a593Smuzhiyun uint64_t fil_cnt:4; 393*4882a593Smuzhiyun uint64_t fil_sel:4; 394*4882a593Smuzhiyun uint64_t reserved_12_63:52; 395*4882a593Smuzhiyun #endif 396*4882a593Smuzhiyun } cn30xx; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun #endif 400