1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef __CVMX_CONFIG_H__ 3*4882a593Smuzhiyun #define __CVMX_CONFIG_H__ 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /************************* Config Specific Defines ************************/ 6*4882a593Smuzhiyun #define CVMX_LLM_NUM_PORTS 1 7*4882a593Smuzhiyun #define CVMX_NULL_POINTER_PROTECT 1 8*4882a593Smuzhiyun #define CVMX_ENABLE_DEBUG_PRINTS 1 9*4882a593Smuzhiyun /* PKO queues per port for interface 0 (ports 0-15) */ 10*4882a593Smuzhiyun #define CVMX_PKO_QUEUES_PER_PORT_INTERFACE0 1 11*4882a593Smuzhiyun /* PKO queues per port for interface 1 (ports 16-31) */ 12*4882a593Smuzhiyun #define CVMX_PKO_QUEUES_PER_PORT_INTERFACE1 1 13*4882a593Smuzhiyun /* Limit on the number of PKO ports enabled for interface 0 */ 14*4882a593Smuzhiyun #define CVMX_PKO_MAX_PORTS_INTERFACE0 CVMX_HELPER_PKO_MAX_PORTS_INTERFACE0 15*4882a593Smuzhiyun /* Limit on the number of PKO ports enabled for interface 1 */ 16*4882a593Smuzhiyun #define CVMX_PKO_MAX_PORTS_INTERFACE1 CVMX_HELPER_PKO_MAX_PORTS_INTERFACE1 17*4882a593Smuzhiyun /* PKO queues per port for PCI (ports 32-35) */ 18*4882a593Smuzhiyun #define CVMX_PKO_QUEUES_PER_PORT_PCI 1 19*4882a593Smuzhiyun /* PKO queues per port for Loop devices (ports 36-39) */ 20*4882a593Smuzhiyun #define CVMX_PKO_QUEUES_PER_PORT_LOOP 1 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /************************* FPA allocation *********************************/ 23*4882a593Smuzhiyun /* Pool sizes in bytes, must be multiple of a cache line */ 24*4882a593Smuzhiyun #define CVMX_FPA_POOL_0_SIZE (16 * CVMX_CACHE_LINE_SIZE) 25*4882a593Smuzhiyun #define CVMX_FPA_POOL_1_SIZE (1 * CVMX_CACHE_LINE_SIZE) 26*4882a593Smuzhiyun #define CVMX_FPA_POOL_2_SIZE (8 * CVMX_CACHE_LINE_SIZE) 27*4882a593Smuzhiyun #define CVMX_FPA_POOL_3_SIZE (0 * CVMX_CACHE_LINE_SIZE) 28*4882a593Smuzhiyun #define CVMX_FPA_POOL_4_SIZE (0 * CVMX_CACHE_LINE_SIZE) 29*4882a593Smuzhiyun #define CVMX_FPA_POOL_5_SIZE (0 * CVMX_CACHE_LINE_SIZE) 30*4882a593Smuzhiyun #define CVMX_FPA_POOL_6_SIZE (0 * CVMX_CACHE_LINE_SIZE) 31*4882a593Smuzhiyun #define CVMX_FPA_POOL_7_SIZE (0 * CVMX_CACHE_LINE_SIZE) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* Pools in use */ 34*4882a593Smuzhiyun /* Packet buffers */ 35*4882a593Smuzhiyun #define CVMX_FPA_PACKET_POOL (0) 36*4882a593Smuzhiyun #define CVMX_FPA_PACKET_POOL_SIZE CVMX_FPA_POOL_0_SIZE 37*4882a593Smuzhiyun /* Work queue entries */ 38*4882a593Smuzhiyun #define CVMX_FPA_WQE_POOL (1) 39*4882a593Smuzhiyun #define CVMX_FPA_WQE_POOL_SIZE CVMX_FPA_POOL_1_SIZE 40*4882a593Smuzhiyun /* PKO queue command buffers */ 41*4882a593Smuzhiyun #define CVMX_FPA_OUTPUT_BUFFER_POOL (2) 42*4882a593Smuzhiyun #define CVMX_FPA_OUTPUT_BUFFER_POOL_SIZE CVMX_FPA_POOL_2_SIZE 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /************************* FAU allocation ********************************/ 45*4882a593Smuzhiyun /* The fetch and add registers are allocated here. They are arranged 46*4882a593Smuzhiyun * in order of descending size so that all alignment constraints are 47*4882a593Smuzhiyun * automatically met. The enums are linked so that the following enum 48*4882a593Smuzhiyun * continues allocating where the previous one left off, so the 49*4882a593Smuzhiyun * numbering within each enum always starts with zero. The macros 50*4882a593Smuzhiyun * take care of the address increment size, so the values entered 51*4882a593Smuzhiyun * always increase by 1. FAU registers are accessed with byte 52*4882a593Smuzhiyun * addresses. 53*4882a593Smuzhiyun */ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define CVMX_FAU_REG_64_ADDR(x) ((x << 3) + CVMX_FAU_REG_64_START) 56*4882a593Smuzhiyun typedef enum { 57*4882a593Smuzhiyun CVMX_FAU_REG_64_START = 0, 58*4882a593Smuzhiyun CVMX_FAU_REG_64_END = CVMX_FAU_REG_64_ADDR(0), 59*4882a593Smuzhiyun } cvmx_fau_reg_64_t; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define CVMX_FAU_REG_32_ADDR(x) ((x << 2) + CVMX_FAU_REG_32_START) 62*4882a593Smuzhiyun typedef enum { 63*4882a593Smuzhiyun CVMX_FAU_REG_32_START = CVMX_FAU_REG_64_END, 64*4882a593Smuzhiyun CVMX_FAU_REG_32_END = CVMX_FAU_REG_32_ADDR(0), 65*4882a593Smuzhiyun } cvmx_fau_reg_32_t; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define CVMX_FAU_REG_16_ADDR(x) ((x << 1) + CVMX_FAU_REG_16_START) 68*4882a593Smuzhiyun typedef enum { 69*4882a593Smuzhiyun CVMX_FAU_REG_16_START = CVMX_FAU_REG_32_END, 70*4882a593Smuzhiyun CVMX_FAU_REG_16_END = CVMX_FAU_REG_16_ADDR(0), 71*4882a593Smuzhiyun } cvmx_fau_reg_16_t; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define CVMX_FAU_REG_8_ADDR(x) ((x) + CVMX_FAU_REG_8_START) 74*4882a593Smuzhiyun typedef enum { 75*4882a593Smuzhiyun CVMX_FAU_REG_8_START = CVMX_FAU_REG_16_END, 76*4882a593Smuzhiyun CVMX_FAU_REG_8_END = CVMX_FAU_REG_8_ADDR(0), 77*4882a593Smuzhiyun } cvmx_fau_reg_8_t; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* 80*4882a593Smuzhiyun * The name CVMX_FAU_REG_AVAIL_BASE is provided to indicate the first 81*4882a593Smuzhiyun * available FAU address that is not allocated in cvmx-config.h. This 82*4882a593Smuzhiyun * is 64 bit aligned. 83*4882a593Smuzhiyun */ 84*4882a593Smuzhiyun #define CVMX_FAU_REG_AVAIL_BASE ((CVMX_FAU_REG_8_END + 0x7) & (~0x7ULL)) 85*4882a593Smuzhiyun #define CVMX_FAU_REG_END (2048) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /********************** scratch memory allocation *************************/ 88*4882a593Smuzhiyun /* Scratchpad memory allocation. Note that these are byte memory 89*4882a593Smuzhiyun * addresses. Some uses of scratchpad (IOBDMA for example) require 90*4882a593Smuzhiyun * the use of 8-byte aligned addresses, so proper alignment needs to 91*4882a593Smuzhiyun * be taken into account. 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun /* Generic scratch iobdma area */ 94*4882a593Smuzhiyun #define CVMX_SCR_SCRATCH (0) 95*4882a593Smuzhiyun /* First location available after cvmx-config.h allocated region. */ 96*4882a593Smuzhiyun #define CVMX_SCR_REG_AVAIL_BASE (8) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* 99*4882a593Smuzhiyun * CVMX_HELPER_FIRST_MBUFF_SKIP is the number of bytes to reserve 100*4882a593Smuzhiyun * before the beginning of the packet. If necessary, override the 101*4882a593Smuzhiyun * default here. See the IPD section of the hardware manual for MBUFF 102*4882a593Smuzhiyun * SKIP details. 103*4882a593Smuzhiyun */ 104*4882a593Smuzhiyun #define CVMX_HELPER_FIRST_MBUFF_SKIP 184 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* 107*4882a593Smuzhiyun * CVMX_HELPER_NOT_FIRST_MBUFF_SKIP is the number of bytes to reserve 108*4882a593Smuzhiyun * in each chained packet element. If necessary, override the default 109*4882a593Smuzhiyun * here. 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun #define CVMX_HELPER_NOT_FIRST_MBUFF_SKIP 0 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* 114*4882a593Smuzhiyun * CVMX_HELPER_ENABLE_BACK_PRESSURE controls whether back pressure is 115*4882a593Smuzhiyun * enabled for all input ports. This controls if IPD sends 116*4882a593Smuzhiyun * backpressure to all ports if Octeon's FPA pools don't have enough 117*4882a593Smuzhiyun * packet or work queue entries. Even when this is off, it is still 118*4882a593Smuzhiyun * possible to get backpressure from individual hardware ports. When 119*4882a593Smuzhiyun * configuring backpressure, also check 120*4882a593Smuzhiyun * CVMX_HELPER_DISABLE_*_BACKPRESSURE below. If necessary, override 121*4882a593Smuzhiyun * the default here. 122*4882a593Smuzhiyun */ 123*4882a593Smuzhiyun #define CVMX_HELPER_ENABLE_BACK_PRESSURE 1 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* 126*4882a593Smuzhiyun * CVMX_HELPER_ENABLE_IPD controls if the IPD is enabled in the helper 127*4882a593Smuzhiyun * function. Once it is enabled the hardware starts accepting 128*4882a593Smuzhiyun * packets. You might want to skip the IPD enable if configuration 129*4882a593Smuzhiyun * changes are need from the default helper setup. If necessary, 130*4882a593Smuzhiyun * override the default here. 131*4882a593Smuzhiyun */ 132*4882a593Smuzhiyun #define CVMX_HELPER_ENABLE_IPD 0 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* 135*4882a593Smuzhiyun * CVMX_HELPER_INPUT_TAG_TYPE selects the type of tag that the IPD assigns 136*4882a593Smuzhiyun * to incoming packets. 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_TYPE CVMX_POW_TAG_TYPE_ORDERED 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define CVMX_ENABLE_PARAMETER_CHECKING 0 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* 143*4882a593Smuzhiyun * The following select which fields are used by the PIP to generate 144*4882a593Smuzhiyun * the tag on INPUT 145*4882a593Smuzhiyun * 0: don't include 146*4882a593Smuzhiyun * 1: include 147*4882a593Smuzhiyun */ 148*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV6_SRC_IP 0 149*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV6_DST_IP 0 150*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV6_SRC_PORT 0 151*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV6_DST_PORT 0 152*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV6_NEXT_HEADER 0 153*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV4_SRC_IP 0 154*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV4_DST_IP 0 155*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV4_SRC_PORT 0 156*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV4_DST_PORT 0 157*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_IPV4_PROTOCOL 0 158*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_TAG_INPUT_PORT 1 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Select skip mode for input ports */ 161*4882a593Smuzhiyun #define CVMX_HELPER_INPUT_PORT_SKIP_MODE CVMX_PIP_PORT_CFG_MODE_SKIPL2 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* 164*4882a593Smuzhiyun * Force backpressure to be disabled. This overrides all other 165*4882a593Smuzhiyun * backpressure configuration. 166*4882a593Smuzhiyun */ 167*4882a593Smuzhiyun #define CVMX_HELPER_DISABLE_RGMII_BACKPRESSURE 0 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #endif /* __CVMX_CONFIG_H__ */ 170