1*4882a593Smuzhiyun /***********************license start*************** 2*4882a593Smuzhiyun * Author: Cavium Networks 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Contact: support@caviumnetworks.com 5*4882a593Smuzhiyun * This file is part of the OCTEON SDK 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2003-2009 Cavium Networks 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This file is free software; you can redistribute it and/or modify 10*4882a593Smuzhiyun * it under the terms of the GNU General Public License, Version 2, as 11*4882a593Smuzhiyun * published by the Free Software Foundation. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, but 14*4882a593Smuzhiyun * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15*4882a593Smuzhiyun * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 16*4882a593Smuzhiyun * NONINFRINGEMENT. See the GNU General Public License for more 17*4882a593Smuzhiyun * details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this file; if not, write to the Free Software 21*4882a593Smuzhiyun * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA 22*4882a593Smuzhiyun * or visit http://www.gnu.org/licenses/. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * This file may also be available under a different license from Cavium. 25*4882a593Smuzhiyun * Contact Cavium Networks for more information 26*4882a593Smuzhiyun ***********************license end**************************************/ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /** 29*4882a593Smuzhiyun * Typedefs and defines for working with Octeon physical addresses. 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun #ifndef __CVMX_ADDRESS_H__ 33*4882a593Smuzhiyun #define __CVMX_ADDRESS_H__ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #if 0 36*4882a593Smuzhiyun typedef enum { 37*4882a593Smuzhiyun CVMX_MIPS_SPACE_XKSEG = 3LL, 38*4882a593Smuzhiyun CVMX_MIPS_SPACE_XKPHYS = 2LL, 39*4882a593Smuzhiyun CVMX_MIPS_SPACE_XSSEG = 1LL, 40*4882a593Smuzhiyun CVMX_MIPS_SPACE_XUSEG = 0LL 41*4882a593Smuzhiyun } cvmx_mips_space_t; 42*4882a593Smuzhiyun #endif 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun typedef enum { 45*4882a593Smuzhiyun CVMX_MIPS_XKSEG_SPACE_KSEG0 = 0LL, 46*4882a593Smuzhiyun CVMX_MIPS_XKSEG_SPACE_KSEG1 = 1LL, 47*4882a593Smuzhiyun CVMX_MIPS_XKSEG_SPACE_SSEG = 2LL, 48*4882a593Smuzhiyun CVMX_MIPS_XKSEG_SPACE_KSEG3 = 3LL 49*4882a593Smuzhiyun } cvmx_mips_xkseg_space_t; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* decodes <14:13> of a kseg3 window address */ 52*4882a593Smuzhiyun typedef enum { 53*4882a593Smuzhiyun CVMX_ADD_WIN_SCR = 0L, 54*4882a593Smuzhiyun /* see cvmx_add_win_dma_dec_t for further decode */ 55*4882a593Smuzhiyun CVMX_ADD_WIN_DMA = 1L, 56*4882a593Smuzhiyun CVMX_ADD_WIN_UNUSED = 2L, 57*4882a593Smuzhiyun CVMX_ADD_WIN_UNUSED2 = 3L 58*4882a593Smuzhiyun } cvmx_add_win_dec_t; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* decode within DMA space */ 61*4882a593Smuzhiyun typedef enum { 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * Add store data to the write buffer entry, allocating it if 64*4882a593Smuzhiyun * necessary. 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun CVMX_ADD_WIN_DMA_ADD = 0L, 67*4882a593Smuzhiyun /* send out the write buffer entry to DRAM */ 68*4882a593Smuzhiyun CVMX_ADD_WIN_DMA_SENDMEM = 1L, 69*4882a593Smuzhiyun /* store data must be normal DRAM memory space address in this case */ 70*4882a593Smuzhiyun /* send out the write buffer entry as an IOBDMA command */ 71*4882a593Smuzhiyun CVMX_ADD_WIN_DMA_SENDDMA = 2L, 72*4882a593Smuzhiyun /* see CVMX_ADD_WIN_DMA_SEND_DEC for data contents */ 73*4882a593Smuzhiyun /* send out the write buffer entry as an IO write */ 74*4882a593Smuzhiyun CVMX_ADD_WIN_DMA_SENDIO = 3L, 75*4882a593Smuzhiyun /* store data must be normal IO space address in this case */ 76*4882a593Smuzhiyun /* send out a single-tick command on the NCB bus */ 77*4882a593Smuzhiyun CVMX_ADD_WIN_DMA_SENDSINGLE = 4L, 78*4882a593Smuzhiyun /* no write buffer data needed/used */ 79*4882a593Smuzhiyun } cvmx_add_win_dma_dec_t; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* 82*4882a593Smuzhiyun * Physical Address Decode 83*4882a593Smuzhiyun * 84*4882a593Smuzhiyun * Octeon-I HW never interprets this X (<39:36> reserved 85*4882a593Smuzhiyun * for future expansion), software should set to 0. 86*4882a593Smuzhiyun * 87*4882a593Smuzhiyun * - 0x0 XXX0 0000 0000 to DRAM Cached 88*4882a593Smuzhiyun * - 0x0 XXX0 0FFF FFFF 89*4882a593Smuzhiyun * 90*4882a593Smuzhiyun * - 0x0 XXX0 1000 0000 to Boot Bus Uncached (Converted to 0x1 00X0 1000 0000 91*4882a593Smuzhiyun * - 0x0 XXX0 1FFF FFFF + EJTAG to 0x1 00X0 1FFF FFFF) 92*4882a593Smuzhiyun * 93*4882a593Smuzhiyun * - 0x0 XXX0 2000 0000 to DRAM Cached 94*4882a593Smuzhiyun * - 0x0 XXXF FFFF FFFF 95*4882a593Smuzhiyun * 96*4882a593Smuzhiyun * - 0x1 00X0 0000 0000 to Boot Bus Uncached 97*4882a593Smuzhiyun * - 0x1 00XF FFFF FFFF 98*4882a593Smuzhiyun * 99*4882a593Smuzhiyun * - 0x1 01X0 0000 0000 to Other NCB Uncached 100*4882a593Smuzhiyun * - 0x1 FFXF FFFF FFFF devices 101*4882a593Smuzhiyun * 102*4882a593Smuzhiyun * Decode of all Octeon addresses 103*4882a593Smuzhiyun */ 104*4882a593Smuzhiyun typedef union { 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun uint64_t u64; 107*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD 108*4882a593Smuzhiyun /* mapped or unmapped virtual address */ 109*4882a593Smuzhiyun struct { 110*4882a593Smuzhiyun uint64_t R:2; 111*4882a593Smuzhiyun uint64_t offset:62; 112*4882a593Smuzhiyun } sva; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* mapped USEG virtual addresses (typically) */ 115*4882a593Smuzhiyun struct { 116*4882a593Smuzhiyun uint64_t zeroes:33; 117*4882a593Smuzhiyun uint64_t offset:31; 118*4882a593Smuzhiyun } suseg; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* mapped or unmapped virtual address */ 121*4882a593Smuzhiyun struct { 122*4882a593Smuzhiyun uint64_t ones:33; 123*4882a593Smuzhiyun uint64_t sp:2; 124*4882a593Smuzhiyun uint64_t offset:29; 125*4882a593Smuzhiyun } sxkseg; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* 128*4882a593Smuzhiyun * physical address accessed through xkphys unmapped virtual 129*4882a593Smuzhiyun * address. 130*4882a593Smuzhiyun */ 131*4882a593Smuzhiyun struct { 132*4882a593Smuzhiyun uint64_t R:2; /* CVMX_MIPS_SPACE_XKPHYS in this case */ 133*4882a593Smuzhiyun uint64_t cca:3; /* ignored by octeon */ 134*4882a593Smuzhiyun uint64_t mbz:10; 135*4882a593Smuzhiyun uint64_t pa:49; /* physical address */ 136*4882a593Smuzhiyun } sxkphys; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* physical address */ 139*4882a593Smuzhiyun struct { 140*4882a593Smuzhiyun uint64_t mbz:15; 141*4882a593Smuzhiyun /* if set, the address is uncached and resides on MCB bus */ 142*4882a593Smuzhiyun uint64_t is_io:1; 143*4882a593Smuzhiyun /* 144*4882a593Smuzhiyun * the hardware ignores this field when is_io==0, else 145*4882a593Smuzhiyun * device ID. 146*4882a593Smuzhiyun */ 147*4882a593Smuzhiyun uint64_t did:8; 148*4882a593Smuzhiyun /* the hardware ignores <39:36> in Octeon I */ 149*4882a593Smuzhiyun uint64_t unaddr:4; 150*4882a593Smuzhiyun uint64_t offset:36; 151*4882a593Smuzhiyun } sphys; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* physical mem address */ 154*4882a593Smuzhiyun struct { 155*4882a593Smuzhiyun /* techically, <47:40> are dont-cares */ 156*4882a593Smuzhiyun uint64_t zeroes:24; 157*4882a593Smuzhiyun /* the hardware ignores <39:36> in Octeon I */ 158*4882a593Smuzhiyun uint64_t unaddr:4; 159*4882a593Smuzhiyun uint64_t offset:36; 160*4882a593Smuzhiyun } smem; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* physical IO address */ 163*4882a593Smuzhiyun struct { 164*4882a593Smuzhiyun uint64_t mem_region:2; 165*4882a593Smuzhiyun uint64_t mbz:13; 166*4882a593Smuzhiyun /* 1 in this case */ 167*4882a593Smuzhiyun uint64_t is_io:1; 168*4882a593Smuzhiyun /* 169*4882a593Smuzhiyun * The hardware ignores this field when is_io==0, else 170*4882a593Smuzhiyun * device ID. 171*4882a593Smuzhiyun */ 172*4882a593Smuzhiyun uint64_t did:8; 173*4882a593Smuzhiyun /* the hardware ignores <39:36> in Octeon I */ 174*4882a593Smuzhiyun uint64_t unaddr:4; 175*4882a593Smuzhiyun uint64_t offset:36; 176*4882a593Smuzhiyun } sio; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* 179*4882a593Smuzhiyun * Scratchpad virtual address - accessed through a window at 180*4882a593Smuzhiyun * the end of kseg3 181*4882a593Smuzhiyun */ 182*4882a593Smuzhiyun struct { 183*4882a593Smuzhiyun uint64_t ones:49; 184*4882a593Smuzhiyun /* CVMX_ADD_WIN_SCR (0) in this case */ 185*4882a593Smuzhiyun cvmx_add_win_dec_t csrdec:2; 186*4882a593Smuzhiyun uint64_t addr:13; 187*4882a593Smuzhiyun } sscr; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* there should only be stores to IOBDMA space, no loads */ 190*4882a593Smuzhiyun /* 191*4882a593Smuzhiyun * IOBDMA virtual address - accessed through a window at the 192*4882a593Smuzhiyun * end of kseg3 193*4882a593Smuzhiyun */ 194*4882a593Smuzhiyun struct { 195*4882a593Smuzhiyun uint64_t ones:49; 196*4882a593Smuzhiyun uint64_t csrdec:2; /* CVMX_ADD_WIN_DMA (1) in this case */ 197*4882a593Smuzhiyun uint64_t unused2:3; 198*4882a593Smuzhiyun uint64_t type:3; 199*4882a593Smuzhiyun uint64_t addr:7; 200*4882a593Smuzhiyun } sdma; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun struct { 203*4882a593Smuzhiyun uint64_t didspace:24; 204*4882a593Smuzhiyun uint64_t unused:40; 205*4882a593Smuzhiyun } sfilldidspace; 206*4882a593Smuzhiyun #else 207*4882a593Smuzhiyun struct { 208*4882a593Smuzhiyun uint64_t offset:62; 209*4882a593Smuzhiyun uint64_t R:2; 210*4882a593Smuzhiyun } sva; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun struct { 213*4882a593Smuzhiyun uint64_t offset:31; 214*4882a593Smuzhiyun uint64_t zeroes:33; 215*4882a593Smuzhiyun } suseg; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun struct { 218*4882a593Smuzhiyun uint64_t offset:29; 219*4882a593Smuzhiyun uint64_t sp:2; 220*4882a593Smuzhiyun uint64_t ones:33; 221*4882a593Smuzhiyun } sxkseg; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun struct { 224*4882a593Smuzhiyun uint64_t pa:49; 225*4882a593Smuzhiyun uint64_t mbz:10; 226*4882a593Smuzhiyun uint64_t cca:3; 227*4882a593Smuzhiyun uint64_t R:2; 228*4882a593Smuzhiyun } sxkphys; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun struct { 231*4882a593Smuzhiyun uint64_t offset:36; 232*4882a593Smuzhiyun uint64_t unaddr:4; 233*4882a593Smuzhiyun uint64_t did:8; 234*4882a593Smuzhiyun uint64_t is_io:1; 235*4882a593Smuzhiyun uint64_t mbz:15; 236*4882a593Smuzhiyun } sphys; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun struct { 239*4882a593Smuzhiyun uint64_t offset:36; 240*4882a593Smuzhiyun uint64_t unaddr:4; 241*4882a593Smuzhiyun uint64_t zeroes:24; 242*4882a593Smuzhiyun } smem; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun struct { 245*4882a593Smuzhiyun uint64_t offset:36; 246*4882a593Smuzhiyun uint64_t unaddr:4; 247*4882a593Smuzhiyun uint64_t did:8; 248*4882a593Smuzhiyun uint64_t is_io:1; 249*4882a593Smuzhiyun uint64_t mbz:13; 250*4882a593Smuzhiyun uint64_t mem_region:2; 251*4882a593Smuzhiyun } sio; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun struct { 254*4882a593Smuzhiyun uint64_t addr:13; 255*4882a593Smuzhiyun cvmx_add_win_dec_t csrdec:2; 256*4882a593Smuzhiyun uint64_t ones:49; 257*4882a593Smuzhiyun } sscr; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun struct { 260*4882a593Smuzhiyun uint64_t addr:7; 261*4882a593Smuzhiyun uint64_t type:3; 262*4882a593Smuzhiyun uint64_t unused2:3; 263*4882a593Smuzhiyun uint64_t csrdec:2; 264*4882a593Smuzhiyun uint64_t ones:49; 265*4882a593Smuzhiyun } sdma; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun struct { 268*4882a593Smuzhiyun uint64_t unused:40; 269*4882a593Smuzhiyun uint64_t didspace:24; 270*4882a593Smuzhiyun } sfilldidspace; 271*4882a593Smuzhiyun #endif 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun } cvmx_addr_t; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* These macros for used by 32 bit applications */ 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define CVMX_MIPS32_SPACE_KSEG0 1l 278*4882a593Smuzhiyun #define CVMX_ADD_SEG32(segment, add) \ 279*4882a593Smuzhiyun (((int32_t)segment << 31) | (int32_t)(add)) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* 282*4882a593Smuzhiyun * Currently all IOs are performed using XKPHYS addressing. Linux uses 283*4882a593Smuzhiyun * the CvmMemCtl register to enable XKPHYS addressing to IO space from 284*4882a593Smuzhiyun * user mode. Future OSes may need to change the upper bits of IO 285*4882a593Smuzhiyun * addresses. The following define controls the upper two bits for all 286*4882a593Smuzhiyun * IO addresses generated by the simple executive library. 287*4882a593Smuzhiyun */ 288*4882a593Smuzhiyun #define CVMX_IO_SEG CVMX_MIPS_SPACE_XKPHYS 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun /* These macros simplify the process of creating common IO addresses */ 291*4882a593Smuzhiyun #define CVMX_ADD_SEG(segment, add) ((((uint64_t)segment) << 62) | (add)) 292*4882a593Smuzhiyun #ifndef CVMX_ADD_IO_SEG 293*4882a593Smuzhiyun #define CVMX_ADD_IO_SEG(add) CVMX_ADD_SEG(CVMX_IO_SEG, (add)) 294*4882a593Smuzhiyun #endif 295*4882a593Smuzhiyun #define CVMX_ADDR_DIDSPACE(did) (((CVMX_IO_SEG) << 22) | ((1ULL) << 8) | (did)) 296*4882a593Smuzhiyun #define CVMX_ADDR_DID(did) (CVMX_ADDR_DIDSPACE(did) << 40) 297*4882a593Smuzhiyun #define CVMX_FULL_DID(did, subdid) (((did) << 3) | (subdid)) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* from include/ncb_rsl_id.v */ 300*4882a593Smuzhiyun #define CVMX_OCT_DID_MIS 0ULL /* misc stuff */ 301*4882a593Smuzhiyun #define CVMX_OCT_DID_GMX0 1ULL 302*4882a593Smuzhiyun #define CVMX_OCT_DID_GMX1 2ULL 303*4882a593Smuzhiyun #define CVMX_OCT_DID_PCI 3ULL 304*4882a593Smuzhiyun #define CVMX_OCT_DID_KEY 4ULL 305*4882a593Smuzhiyun #define CVMX_OCT_DID_FPA 5ULL 306*4882a593Smuzhiyun #define CVMX_OCT_DID_DFA 6ULL 307*4882a593Smuzhiyun #define CVMX_OCT_DID_ZIP 7ULL 308*4882a593Smuzhiyun #define CVMX_OCT_DID_RNG 8ULL 309*4882a593Smuzhiyun #define CVMX_OCT_DID_IPD 9ULL 310*4882a593Smuzhiyun #define CVMX_OCT_DID_PKT 10ULL 311*4882a593Smuzhiyun #define CVMX_OCT_DID_TIM 11ULL 312*4882a593Smuzhiyun #define CVMX_OCT_DID_TAG 12ULL 313*4882a593Smuzhiyun /* the rest are not on the IO bus */ 314*4882a593Smuzhiyun #define CVMX_OCT_DID_L2C 16ULL 315*4882a593Smuzhiyun #define CVMX_OCT_DID_LMC 17ULL 316*4882a593Smuzhiyun #define CVMX_OCT_DID_SPX0 18ULL 317*4882a593Smuzhiyun #define CVMX_OCT_DID_SPX1 19ULL 318*4882a593Smuzhiyun #define CVMX_OCT_DID_PIP 20ULL 319*4882a593Smuzhiyun #define CVMX_OCT_DID_ASX0 22ULL 320*4882a593Smuzhiyun #define CVMX_OCT_DID_ASX1 23ULL 321*4882a593Smuzhiyun #define CVMX_OCT_DID_IOB 30ULL 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define CVMX_OCT_DID_PKT_SEND CVMX_FULL_DID(CVMX_OCT_DID_PKT, 2ULL) 324*4882a593Smuzhiyun #define CVMX_OCT_DID_TAG_SWTAG CVMX_FULL_DID(CVMX_OCT_DID_TAG, 0ULL) 325*4882a593Smuzhiyun #define CVMX_OCT_DID_TAG_TAG1 CVMX_FULL_DID(CVMX_OCT_DID_TAG, 1ULL) 326*4882a593Smuzhiyun #define CVMX_OCT_DID_TAG_TAG2 CVMX_FULL_DID(CVMX_OCT_DID_TAG, 2ULL) 327*4882a593Smuzhiyun #define CVMX_OCT_DID_TAG_TAG3 CVMX_FULL_DID(CVMX_OCT_DID_TAG, 3ULL) 328*4882a593Smuzhiyun #define CVMX_OCT_DID_TAG_NULL_RD CVMX_FULL_DID(CVMX_OCT_DID_TAG, 4ULL) 329*4882a593Smuzhiyun #define CVMX_OCT_DID_TAG_CSR CVMX_FULL_DID(CVMX_OCT_DID_TAG, 7ULL) 330*4882a593Smuzhiyun #define CVMX_OCT_DID_FAU_FAI CVMX_FULL_DID(CVMX_OCT_DID_IOB, 0ULL) 331*4882a593Smuzhiyun #define CVMX_OCT_DID_TIM_CSR CVMX_FULL_DID(CVMX_OCT_DID_TIM, 0ULL) 332*4882a593Smuzhiyun #define CVMX_OCT_DID_KEY_RW CVMX_FULL_DID(CVMX_OCT_DID_KEY, 0ULL) 333*4882a593Smuzhiyun #define CVMX_OCT_DID_PCI_6 CVMX_FULL_DID(CVMX_OCT_DID_PCI, 6ULL) 334*4882a593Smuzhiyun #define CVMX_OCT_DID_MIS_BOO CVMX_FULL_DID(CVMX_OCT_DID_MIS, 0ULL) 335*4882a593Smuzhiyun #define CVMX_OCT_DID_PCI_RML CVMX_FULL_DID(CVMX_OCT_DID_PCI, 0ULL) 336*4882a593Smuzhiyun #define CVMX_OCT_DID_IPD_CSR CVMX_FULL_DID(CVMX_OCT_DID_IPD, 7ULL) 337*4882a593Smuzhiyun #define CVMX_OCT_DID_DFA_CSR CVMX_FULL_DID(CVMX_OCT_DID_DFA, 7ULL) 338*4882a593Smuzhiyun #define CVMX_OCT_DID_MIS_CSR CVMX_FULL_DID(CVMX_OCT_DID_MIS, 7ULL) 339*4882a593Smuzhiyun #define CVMX_OCT_DID_ZIP_CSR CVMX_FULL_DID(CVMX_OCT_DID_ZIP, 0ULL) 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #endif /* __CVMX_ADDRESS_H__ */ 342