xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/netlogic/xlp-hal/sys.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3*4882a593Smuzhiyun  * reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the NetLogic
9*4882a593Smuzhiyun  * license below:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
12*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
13*4882a593Smuzhiyun  * are met:
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * 1. Redistributions of source code must retain the above copyright
16*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer.
17*4882a593Smuzhiyun  * 2. Redistributions in binary form must reproduce the above copyright
18*4882a593Smuzhiyun  *    notice, this list of conditions and the following disclaimer in
19*4882a593Smuzhiyun  *    the documentation and/or other materials provided with the
20*4882a593Smuzhiyun  *    distribution.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23*4882a593Smuzhiyun  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24*4882a593Smuzhiyun  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25*4882a593Smuzhiyun  * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26*4882a593Smuzhiyun  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27*4882a593Smuzhiyun  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28*4882a593Smuzhiyun  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29*4882a593Smuzhiyun  * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30*4882a593Smuzhiyun  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31*4882a593Smuzhiyun  * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32*4882a593Smuzhiyun  * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef __NLM_HAL_SYS_H__
36*4882a593Smuzhiyun #define __NLM_HAL_SYS_H__
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /**
39*4882a593Smuzhiyun * @file_name sys.h
40*4882a593Smuzhiyun * @author Netlogic Microsystems
41*4882a593Smuzhiyun * @brief HAL for System configuration registers
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun #define SYS_CHIP_RESET				0x00
44*4882a593Smuzhiyun #define SYS_POWER_ON_RESET_CFG			0x01
45*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG_STATUS0		0x02
46*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG_STATUS1		0x03
47*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG_STATUS2		0x04
48*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG3			0x05
49*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG4			0x06
50*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG5			0x07
51*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG6			0x08
52*4882a593Smuzhiyun #define SYS_EFUSE_DEVICE_CFG7			0x09
53*4882a593Smuzhiyun #define SYS_PLL_CTRL				0x0a
54*4882a593Smuzhiyun #define SYS_CPU_RESET				0x0b
55*4882a593Smuzhiyun #define SYS_CPU_NONCOHERENT_MODE		0x0d
56*4882a593Smuzhiyun #define SYS_CORE_DFS_DIS_CTRL			0x0e
57*4882a593Smuzhiyun #define SYS_CORE_DFS_RST_CTRL			0x0f
58*4882a593Smuzhiyun #define SYS_CORE_DFS_BYP_CTRL			0x10
59*4882a593Smuzhiyun #define SYS_CORE_DFS_PHA_CTRL			0x11
60*4882a593Smuzhiyun #define SYS_CORE_DFS_DIV_INC_CTRL		0x12
61*4882a593Smuzhiyun #define SYS_CORE_DFS_DIV_DEC_CTRL		0x13
62*4882a593Smuzhiyun #define SYS_CORE_DFS_DIV_VALUE			0x14
63*4882a593Smuzhiyun #define SYS_RESET				0x15
64*4882a593Smuzhiyun #define SYS_DFS_DIS_CTRL			0x16
65*4882a593Smuzhiyun #define SYS_DFS_RST_CTRL			0x17
66*4882a593Smuzhiyun #define SYS_DFS_BYP_CTRL			0x18
67*4882a593Smuzhiyun #define SYS_DFS_DIV_INC_CTRL			0x19
68*4882a593Smuzhiyun #define SYS_DFS_DIV_DEC_CTRL			0x1a
69*4882a593Smuzhiyun #define SYS_DFS_DIV_VALUE0			0x1b
70*4882a593Smuzhiyun #define SYS_DFS_DIV_VALUE1			0x1c
71*4882a593Smuzhiyun #define SYS_SENSE_AMP_DLY			0x1d
72*4882a593Smuzhiyun #define SYS_SOC_SENSE_AMP_DLY			0x1e
73*4882a593Smuzhiyun #define SYS_CTRL0				0x1f
74*4882a593Smuzhiyun #define SYS_CTRL1				0x20
75*4882a593Smuzhiyun #define SYS_TIMEOUT_BS1				0x21
76*4882a593Smuzhiyun #define SYS_BYTE_SWAP				0x22
77*4882a593Smuzhiyun #define SYS_VRM_VID				0x23
78*4882a593Smuzhiyun #define SYS_PWR_RAM_CMD				0x24
79*4882a593Smuzhiyun #define SYS_PWR_RAM_ADDR			0x25
80*4882a593Smuzhiyun #define SYS_PWR_RAM_DATA0			0x26
81*4882a593Smuzhiyun #define SYS_PWR_RAM_DATA1			0x27
82*4882a593Smuzhiyun #define SYS_PWR_RAM_DATA2			0x28
83*4882a593Smuzhiyun #define SYS_PWR_UCODE				0x29
84*4882a593Smuzhiyun #define SYS_CPU0_PWR_STATUS			0x2a
85*4882a593Smuzhiyun #define SYS_CPU1_PWR_STATUS			0x2b
86*4882a593Smuzhiyun #define SYS_CPU2_PWR_STATUS			0x2c
87*4882a593Smuzhiyun #define SYS_CPU3_PWR_STATUS			0x2d
88*4882a593Smuzhiyun #define SYS_CPU4_PWR_STATUS			0x2e
89*4882a593Smuzhiyun #define SYS_CPU5_PWR_STATUS			0x2f
90*4882a593Smuzhiyun #define SYS_CPU6_PWR_STATUS			0x30
91*4882a593Smuzhiyun #define SYS_CPU7_PWR_STATUS			0x31
92*4882a593Smuzhiyun #define SYS_STATUS				0x32
93*4882a593Smuzhiyun #define SYS_INT_POL				0x33
94*4882a593Smuzhiyun #define SYS_INT_TYPE				0x34
95*4882a593Smuzhiyun #define SYS_INT_STATUS				0x35
96*4882a593Smuzhiyun #define SYS_INT_MASK0				0x36
97*4882a593Smuzhiyun #define SYS_INT_MASK1				0x37
98*4882a593Smuzhiyun #define SYS_UCO_S_ECC				0x38
99*4882a593Smuzhiyun #define SYS_UCO_M_ECC				0x39
100*4882a593Smuzhiyun #define SYS_UCO_ADDR				0x3a
101*4882a593Smuzhiyun #define SYS_UCO_INSTR				0x3b
102*4882a593Smuzhiyun #define SYS_MEM_BIST0				0x3c
103*4882a593Smuzhiyun #define SYS_MEM_BIST1				0x3d
104*4882a593Smuzhiyun #define SYS_MEM_BIST2				0x3e
105*4882a593Smuzhiyun #define SYS_MEM_BIST3				0x3f
106*4882a593Smuzhiyun #define SYS_MEM_BIST4				0x40
107*4882a593Smuzhiyun #define SYS_MEM_BIST5				0x41
108*4882a593Smuzhiyun #define SYS_MEM_BIST6				0x42
109*4882a593Smuzhiyun #define SYS_MEM_BIST7				0x43
110*4882a593Smuzhiyun #define SYS_MEM_BIST8				0x44
111*4882a593Smuzhiyun #define SYS_MEM_BIST9				0x45
112*4882a593Smuzhiyun #define SYS_MEM_BIST10				0x46
113*4882a593Smuzhiyun #define SYS_MEM_BIST11				0x47
114*4882a593Smuzhiyun #define SYS_MEM_BIST12				0x48
115*4882a593Smuzhiyun #define SYS_SCRTCH0				0x49
116*4882a593Smuzhiyun #define SYS_SCRTCH1				0x4a
117*4882a593Smuzhiyun #define SYS_SCRTCH2				0x4b
118*4882a593Smuzhiyun #define SYS_SCRTCH3				0x4c
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* PLL registers XLP2XX */
121*4882a593Smuzhiyun #define SYS_CPU_PLL_CTRL0(core)			(0x1c0 + (core * 4))
122*4882a593Smuzhiyun #define SYS_CPU_PLL_CTRL1(core)			(0x1c1 + (core * 4))
123*4882a593Smuzhiyun #define SYS_CPU_PLL_CTRL2(core)			(0x1c2 + (core * 4))
124*4882a593Smuzhiyun #define SYS_CPU_PLL_CTRL3(core)			(0x1c3 + (core * 4))
125*4882a593Smuzhiyun #define SYS_PLL_CTRL0				0x240
126*4882a593Smuzhiyun #define SYS_PLL_CTRL1				0x241
127*4882a593Smuzhiyun #define SYS_PLL_CTRL2				0x242
128*4882a593Smuzhiyun #define SYS_PLL_CTRL3				0x243
129*4882a593Smuzhiyun #define SYS_DMC_PLL_CTRL0			0x244
130*4882a593Smuzhiyun #define SYS_DMC_PLL_CTRL1			0x245
131*4882a593Smuzhiyun #define SYS_DMC_PLL_CTRL2			0x246
132*4882a593Smuzhiyun #define SYS_DMC_PLL_CTRL3			0x247
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define SYS_PLL_CTRL0_DEVX(x)			(0x248 + (x) * 4)
135*4882a593Smuzhiyun #define SYS_PLL_CTRL1_DEVX(x)			(0x249 + (x) * 4)
136*4882a593Smuzhiyun #define SYS_PLL_CTRL2_DEVX(x)			(0x24a + (x) * 4)
137*4882a593Smuzhiyun #define SYS_PLL_CTRL3_DEVX(x)			(0x24b + (x) * 4)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define SYS_CPU_PLL_CHG_CTRL			0x288
140*4882a593Smuzhiyun #define SYS_PLL_CHG_CTRL			0x289
141*4882a593Smuzhiyun #define SYS_CLK_DEV_DIS				0x28a
142*4882a593Smuzhiyun #define SYS_CLK_DEV_SEL				0x28b
143*4882a593Smuzhiyun #define SYS_CLK_DEV_DIV				0x28c
144*4882a593Smuzhiyun #define SYS_CLK_DEV_CHG				0x28d
145*4882a593Smuzhiyun #define SYS_CLK_DEV_SEL_REG			0x28e
146*4882a593Smuzhiyun #define SYS_CLK_DEV_DIV_REG			0x28f
147*4882a593Smuzhiyun #define SYS_CPU_PLL_LOCK			0x29f
148*4882a593Smuzhiyun #define SYS_SYS_PLL_LOCK			0x2a0
149*4882a593Smuzhiyun #define SYS_PLL_MEM_CMD				0x2a1
150*4882a593Smuzhiyun #define SYS_CPU_PLL_MEM_REQ			0x2a2
151*4882a593Smuzhiyun #define SYS_SYS_PLL_MEM_REQ			0x2a3
152*4882a593Smuzhiyun #define SYS_PLL_MEM_STAT			0x2a4
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* PLL registers XLP9XX */
155*4882a593Smuzhiyun #define SYS_9XX_CPU_PLL_CTRL0(core)		(0xc0 + (core * 4))
156*4882a593Smuzhiyun #define SYS_9XX_CPU_PLL_CTRL1(core)		(0xc1 + (core * 4))
157*4882a593Smuzhiyun #define SYS_9XX_CPU_PLL_CTRL2(core)		(0xc2 + (core * 4))
158*4882a593Smuzhiyun #define SYS_9XX_CPU_PLL_CTRL3(core)		(0xc3 + (core * 4))
159*4882a593Smuzhiyun #define SYS_9XX_DMC_PLL_CTRL0			0x140
160*4882a593Smuzhiyun #define SYS_9XX_DMC_PLL_CTRL1			0x141
161*4882a593Smuzhiyun #define SYS_9XX_DMC_PLL_CTRL2			0x142
162*4882a593Smuzhiyun #define SYS_9XX_DMC_PLL_CTRL3			0x143
163*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL0			0x144
164*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL1			0x145
165*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL2			0x146
166*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL3			0x147
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL0_DEVX(x)		(0x148 + (x) * 4)
169*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL1_DEVX(x)		(0x149 + (x) * 4)
170*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL2_DEVX(x)		(0x14a + (x) * 4)
171*4882a593Smuzhiyun #define SYS_9XX_PLL_CTRL3_DEVX(x)		(0x14b + (x) * 4)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define SYS_9XX_CPU_PLL_CHG_CTRL		0x188
174*4882a593Smuzhiyun #define SYS_9XX_PLL_CHG_CTRL			0x189
175*4882a593Smuzhiyun #define SYS_9XX_CLK_DEV_DIS			0x18a
176*4882a593Smuzhiyun #define SYS_9XX_CLK_DEV_SEL			0x18b
177*4882a593Smuzhiyun #define SYS_9XX_CLK_DEV_DIV			0x18d
178*4882a593Smuzhiyun #define SYS_9XX_CLK_DEV_CHG			0x18f
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define SYS_9XX_CLK_DEV_SEL_REG			0x1a4
181*4882a593Smuzhiyun #define SYS_9XX_CLK_DEV_DIV_REG			0x1a6
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Registers changed on 9XX */
184*4882a593Smuzhiyun #define SYS_9XX_POWER_ON_RESET_CFG		0x00
185*4882a593Smuzhiyun #define SYS_9XX_CHIP_RESET			0x01
186*4882a593Smuzhiyun #define SYS_9XX_CPU_RESET			0x02
187*4882a593Smuzhiyun #define SYS_9XX_CPU_NONCOHERENT_MODE		0x03
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* XLP 9XX fuse block registers */
190*4882a593Smuzhiyun #define FUSE_9XX_DEVCFG6			0xc6
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #ifndef __ASSEMBLY__
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define nlm_read_sys_reg(b, r)		nlm_read_reg(b, r)
195*4882a593Smuzhiyun #define nlm_write_sys_reg(b, r, v)	nlm_write_reg(b, r, v)
196*4882a593Smuzhiyun #define nlm_get_sys_pcibase(node)	nlm_pcicfg_base(cpu_is_xlp9xx() ? \
197*4882a593Smuzhiyun 		XLP9XX_IO_SYS_OFFSET(node) : XLP_IO_SYS_OFFSET(node))
198*4882a593Smuzhiyun #define nlm_get_sys_regbase(node) (nlm_get_sys_pcibase(node) + XLP_IO_PCI_HDRSZ)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* XLP9XX fuse block */
201*4882a593Smuzhiyun #define nlm_get_fuse_pcibase(node)	\
202*4882a593Smuzhiyun 			nlm_pcicfg_base(XLP9XX_IO_FUSE_OFFSET(node))
203*4882a593Smuzhiyun #define nlm_get_fuse_regbase(node)	\
204*4882a593Smuzhiyun 			(nlm_get_fuse_pcibase(node) + XLP_IO_PCI_HDRSZ)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define nlm_get_clock_pcibase(node)	\
207*4882a593Smuzhiyun 			nlm_pcicfg_base(XLP9XX_IO_CLOCK_OFFSET(node))
208*4882a593Smuzhiyun #define nlm_get_clock_regbase(node)	\
209*4882a593Smuzhiyun 			(nlm_get_clock_pcibase(node) + XLP_IO_PCI_HDRSZ)
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun unsigned int nlm_get_pic_frequency(int node);
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun #endif
214