1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3*4882a593Smuzhiyun * reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the NetLogic
9*4882a593Smuzhiyun * license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
12*4882a593Smuzhiyun * modification, are permitted provided that the following conditions
13*4882a593Smuzhiyun * are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * 1. Redistributions of source code must retain the above copyright
16*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
17*4882a593Smuzhiyun * 2. Redistributions in binary form must reproduce the above copyright
18*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in
19*4882a593Smuzhiyun * the documentation and/or other materials provided with the
20*4882a593Smuzhiyun * distribution.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23*4882a593Smuzhiyun * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26*4882a593Smuzhiyun * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29*4882a593Smuzhiyun * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30*4882a593Smuzhiyun * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31*4882a593Smuzhiyun * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32*4882a593Smuzhiyun * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifndef __NLM_HAL_HALDEFS_H__
36*4882a593Smuzhiyun #define __NLM_HAL_HALDEFS_H__
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/irqflags.h> /* for local_irq_disable */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * This file contains platform specific memory mapped IO implementation
42*4882a593Smuzhiyun * and will provide a way to read 32/64 bit memory mapped registers in
43*4882a593Smuzhiyun * all ABIs
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun static inline uint32_t
nlm_read_reg(uint64_t base,uint32_t reg)46*4882a593Smuzhiyun nlm_read_reg(uint64_t base, uint32_t reg)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun volatile uint32_t *addr = (volatile uint32_t *)(long)base + reg;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return *addr;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static inline void
nlm_write_reg(uint64_t base,uint32_t reg,uint32_t val)54*4882a593Smuzhiyun nlm_write_reg(uint64_t base, uint32_t reg, uint32_t val)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun volatile uint32_t *addr = (volatile uint32_t *)(long)base + reg;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun *addr = val;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * For o32 compilation, we have to disable interrupts to access 64 bit
63*4882a593Smuzhiyun * registers
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun * We need to disable interrupts because we save just the lower 32 bits of
66*4882a593Smuzhiyun * registers in interrupt handling. So if we get hit by an interrupt while
67*4882a593Smuzhiyun * using the upper 32 bits of a register, we lose.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static inline uint64_t
nlm_read_reg64(uint64_t base,uint32_t reg)71*4882a593Smuzhiyun nlm_read_reg64(uint64_t base, uint32_t reg)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun uint64_t addr = base + (reg >> 1) * sizeof(uint64_t);
74*4882a593Smuzhiyun volatile uint64_t *ptr = (volatile uint64_t *)(long)addr;
75*4882a593Smuzhiyun uint64_t val;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if (sizeof(unsigned long) == 4) {
78*4882a593Smuzhiyun unsigned long flags;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun local_irq_save(flags);
81*4882a593Smuzhiyun __asm__ __volatile__(
82*4882a593Smuzhiyun ".set push" "\n\t"
83*4882a593Smuzhiyun ".set mips64" "\n\t"
84*4882a593Smuzhiyun "ld %L0, %1" "\n\t"
85*4882a593Smuzhiyun "dsra32 %M0, %L0, 0" "\n\t"
86*4882a593Smuzhiyun "sll %L0, %L0, 0" "\n\t"
87*4882a593Smuzhiyun ".set pop" "\n"
88*4882a593Smuzhiyun : "=r" (val)
89*4882a593Smuzhiyun : "m" (*ptr));
90*4882a593Smuzhiyun local_irq_restore(flags);
91*4882a593Smuzhiyun } else
92*4882a593Smuzhiyun val = *ptr;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return val;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static inline void
nlm_write_reg64(uint64_t base,uint32_t reg,uint64_t val)98*4882a593Smuzhiyun nlm_write_reg64(uint64_t base, uint32_t reg, uint64_t val)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun uint64_t addr = base + (reg >> 1) * sizeof(uint64_t);
101*4882a593Smuzhiyun volatile uint64_t *ptr = (volatile uint64_t *)(long)addr;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (sizeof(unsigned long) == 4) {
104*4882a593Smuzhiyun unsigned long flags;
105*4882a593Smuzhiyun uint64_t tmp;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun local_irq_save(flags);
108*4882a593Smuzhiyun __asm__ __volatile__(
109*4882a593Smuzhiyun ".set push" "\n\t"
110*4882a593Smuzhiyun ".set mips64" "\n\t"
111*4882a593Smuzhiyun "dsll32 %L0, %L0, 0" "\n\t"
112*4882a593Smuzhiyun "dsrl32 %L0, %L0, 0" "\n\t"
113*4882a593Smuzhiyun "dsll32 %M0, %M0, 0" "\n\t"
114*4882a593Smuzhiyun "or %L0, %L0, %M0" "\n\t"
115*4882a593Smuzhiyun "sd %L0, %2" "\n\t"
116*4882a593Smuzhiyun ".set pop" "\n"
117*4882a593Smuzhiyun : "=r" (tmp)
118*4882a593Smuzhiyun : "0" (val), "m" (*ptr));
119*4882a593Smuzhiyun local_irq_restore(flags);
120*4882a593Smuzhiyun } else
121*4882a593Smuzhiyun *ptr = val;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Routines to store 32/64 bit values to 64 bit addresses,
126*4882a593Smuzhiyun * used when going thru XKPHYS to access registers
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun static inline uint32_t
nlm_read_reg_xkphys(uint64_t base,uint32_t reg)129*4882a593Smuzhiyun nlm_read_reg_xkphys(uint64_t base, uint32_t reg)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun return nlm_read_reg(base, reg);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static inline void
nlm_write_reg_xkphys(uint64_t base,uint32_t reg,uint32_t val)135*4882a593Smuzhiyun nlm_write_reg_xkphys(uint64_t base, uint32_t reg, uint32_t val)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun nlm_write_reg(base, reg, val);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static inline uint64_t
nlm_read_reg64_xkphys(uint64_t base,uint32_t reg)141*4882a593Smuzhiyun nlm_read_reg64_xkphys(uint64_t base, uint32_t reg)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun return nlm_read_reg64(base, reg);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static inline void
nlm_write_reg64_xkphys(uint64_t base,uint32_t reg,uint64_t val)147*4882a593Smuzhiyun nlm_write_reg64_xkphys(uint64_t base, uint32_t reg, uint64_t val)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun nlm_write_reg64(base, reg, val);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Location where IO base is mapped */
153*4882a593Smuzhiyun extern uint64_t nlm_io_base;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #if defined(CONFIG_CPU_XLP)
156*4882a593Smuzhiyun static inline uint64_t
nlm_pcicfg_base(uint32_t devoffset)157*4882a593Smuzhiyun nlm_pcicfg_base(uint32_t devoffset)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun return nlm_io_base + devoffset;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #elif defined(CONFIG_CPU_XLR)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static inline uint64_t
nlm_mmio_base(uint32_t devoffset)165*4882a593Smuzhiyun nlm_mmio_base(uint32_t devoffset)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun return nlm_io_base + devoffset;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #endif
172