xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/mipsregs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7*4882a593Smuzhiyun  * Copyright (C) 2000 Silicon Graphics, Inc.
8*4882a593Smuzhiyun  * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9*4882a593Smuzhiyun  * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
10*4882a593Smuzhiyun  * Copyright (C) 2000, 07 MIPS Technologies, Inc.
11*4882a593Smuzhiyun  * Copyright (C) 2003, 2004  Maciej W. Rozycki
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #ifndef _ASM_MIPSREGS_H
14*4882a593Smuzhiyun #define _ASM_MIPSREGS_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/linkage.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <asm/hazards.h>
19*4882a593Smuzhiyun #include <asm/isa-rev.h>
20*4882a593Smuzhiyun #include <asm/war.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * The following macros are especially useful for __asm__
24*4882a593Smuzhiyun  * inline assembler.
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun #ifndef __STR
27*4882a593Smuzhiyun #define __STR(x) #x
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun #ifndef STR
30*4882a593Smuzhiyun #define STR(x) __STR(x)
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  *  Configure language
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #ifdef __ASSEMBLY__
37*4882a593Smuzhiyun #define _ULCAST_
38*4882a593Smuzhiyun #define _U64CAST_
39*4882a593Smuzhiyun #else
40*4882a593Smuzhiyun #define _ULCAST_ (unsigned long)
41*4882a593Smuzhiyun #define _U64CAST_ (u64)
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * Coprocessor 0 register names
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun #define CP0_INDEX $0
48*4882a593Smuzhiyun #define CP0_RANDOM $1
49*4882a593Smuzhiyun #define CP0_ENTRYLO0 $2
50*4882a593Smuzhiyun #define CP0_ENTRYLO1 $3
51*4882a593Smuzhiyun #define CP0_CONF $3
52*4882a593Smuzhiyun #define CP0_GLOBALNUMBER $3, 1
53*4882a593Smuzhiyun #define CP0_CONTEXT $4
54*4882a593Smuzhiyun #define CP0_PAGEMASK $5
55*4882a593Smuzhiyun #define CP0_PAGEGRAIN $5, 1
56*4882a593Smuzhiyun #define CP0_SEGCTL0 $5, 2
57*4882a593Smuzhiyun #define CP0_SEGCTL1 $5, 3
58*4882a593Smuzhiyun #define CP0_SEGCTL2 $5, 4
59*4882a593Smuzhiyun #define CP0_WIRED $6
60*4882a593Smuzhiyun #define CP0_INFO $7
61*4882a593Smuzhiyun #define CP0_HWRENA $7
62*4882a593Smuzhiyun #define CP0_BADVADDR $8
63*4882a593Smuzhiyun #define CP0_BADINSTR $8, 1
64*4882a593Smuzhiyun #define CP0_COUNT $9
65*4882a593Smuzhiyun #define CP0_ENTRYHI $10
66*4882a593Smuzhiyun #define CP0_GUESTCTL1 $10, 4
67*4882a593Smuzhiyun #define CP0_GUESTCTL2 $10, 5
68*4882a593Smuzhiyun #define CP0_GUESTCTL3 $10, 6
69*4882a593Smuzhiyun #define CP0_COMPARE $11
70*4882a593Smuzhiyun #define CP0_GUESTCTL0EXT $11, 4
71*4882a593Smuzhiyun #define CP0_STATUS $12
72*4882a593Smuzhiyun #define CP0_GUESTCTL0 $12, 6
73*4882a593Smuzhiyun #define CP0_GTOFFSET $12, 7
74*4882a593Smuzhiyun #define CP0_CAUSE $13
75*4882a593Smuzhiyun #define CP0_EPC $14
76*4882a593Smuzhiyun #define CP0_PRID $15
77*4882a593Smuzhiyun #define CP0_EBASE $15, 1
78*4882a593Smuzhiyun #define CP0_CMGCRBASE $15, 3
79*4882a593Smuzhiyun #define CP0_CONFIG $16
80*4882a593Smuzhiyun #define CP0_CONFIG3 $16, 3
81*4882a593Smuzhiyun #define CP0_CONFIG5 $16, 5
82*4882a593Smuzhiyun #define CP0_CONFIG6 $16, 6
83*4882a593Smuzhiyun #define CP0_LLADDR $17
84*4882a593Smuzhiyun #define CP0_WATCHLO $18
85*4882a593Smuzhiyun #define CP0_WATCHHI $19
86*4882a593Smuzhiyun #define CP0_XCONTEXT $20
87*4882a593Smuzhiyun #define CP0_FRAMEMASK $21
88*4882a593Smuzhiyun #define CP0_DIAGNOSTIC $22
89*4882a593Smuzhiyun #define CP0_DIAGNOSTIC1 $22, 1
90*4882a593Smuzhiyun #define CP0_DEBUG $23
91*4882a593Smuzhiyun #define CP0_DEPC $24
92*4882a593Smuzhiyun #define CP0_PERFORMANCE $25
93*4882a593Smuzhiyun #define CP0_ECC $26
94*4882a593Smuzhiyun #define CP0_CACHEERR $27
95*4882a593Smuzhiyun #define CP0_TAGLO $28
96*4882a593Smuzhiyun #define CP0_TAGHI $29
97*4882a593Smuzhiyun #define CP0_ERROREPC $30
98*4882a593Smuzhiyun #define CP0_DESAVE $31
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun  * R4640/R4650 cp0 register names.  These registers are listed
102*4882a593Smuzhiyun  * here only for completeness; without MMU these CPUs are not useable
103*4882a593Smuzhiyun  * by Linux.  A future ELKS port might take make Linux run on them
104*4882a593Smuzhiyun  * though ...
105*4882a593Smuzhiyun  */
106*4882a593Smuzhiyun #define CP0_IBASE $0
107*4882a593Smuzhiyun #define CP0_IBOUND $1
108*4882a593Smuzhiyun #define CP0_DBASE $2
109*4882a593Smuzhiyun #define CP0_DBOUND $3
110*4882a593Smuzhiyun #define CP0_CALG $17
111*4882a593Smuzhiyun #define CP0_IWATCH $18
112*4882a593Smuzhiyun #define CP0_DWATCH $19
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun  * Coprocessor 0 Set 1 register names
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun #define CP0_S1_DERRADDR0  $26
118*4882a593Smuzhiyun #define CP0_S1_DERRADDR1  $27
119*4882a593Smuzhiyun #define CP0_S1_INTCONTROL $20
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Coprocessor 0 Set 2 register names
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define CP0_S2_SRSCTL	  $12	/* MIPSR2 */
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  * Coprocessor 0 Set 3 register names
128*4882a593Smuzhiyun  */
129*4882a593Smuzhiyun #define CP0_S3_SRSMAP	  $12	/* MIPSR2 */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  *  TX39 Series
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define CP0_TX39_CACHE	$7
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* Generic EntryLo bit definitions */
138*4882a593Smuzhiyun #define ENTRYLO_G		(_ULCAST_(1) << 0)
139*4882a593Smuzhiyun #define ENTRYLO_V		(_ULCAST_(1) << 1)
140*4882a593Smuzhiyun #define ENTRYLO_D		(_ULCAST_(1) << 2)
141*4882a593Smuzhiyun #define ENTRYLO_C_SHIFT		3
142*4882a593Smuzhiyun #define ENTRYLO_C		(_ULCAST_(7) << ENTRYLO_C_SHIFT)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* R3000 EntryLo bit definitions */
145*4882a593Smuzhiyun #define R3K_ENTRYLO_G		(_ULCAST_(1) << 8)
146*4882a593Smuzhiyun #define R3K_ENTRYLO_V		(_ULCAST_(1) << 9)
147*4882a593Smuzhiyun #define R3K_ENTRYLO_D		(_ULCAST_(1) << 10)
148*4882a593Smuzhiyun #define R3K_ENTRYLO_N		(_ULCAST_(1) << 11)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* MIPS32/64 EntryLo bit definitions */
151*4882a593Smuzhiyun #define MIPS_ENTRYLO_PFN_SHIFT	6
152*4882a593Smuzhiyun #define MIPS_ENTRYLO_XI		(_ULCAST_(1) << (BITS_PER_LONG - 2))
153*4882a593Smuzhiyun #define MIPS_ENTRYLO_RI		(_ULCAST_(1) << (BITS_PER_LONG - 1))
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun  * MIPSr6+ GlobalNumber register definitions
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun #define MIPS_GLOBALNUMBER_VP_SHF	0
159*4882a593Smuzhiyun #define MIPS_GLOBALNUMBER_VP		(_ULCAST_(0xff) << MIPS_GLOBALNUMBER_VP_SHF)
160*4882a593Smuzhiyun #define MIPS_GLOBALNUMBER_CORE_SHF	8
161*4882a593Smuzhiyun #define MIPS_GLOBALNUMBER_CORE		(_ULCAST_(0xff) << MIPS_GLOBALNUMBER_CORE_SHF)
162*4882a593Smuzhiyun #define MIPS_GLOBALNUMBER_CLUSTER_SHF	16
163*4882a593Smuzhiyun #define MIPS_GLOBALNUMBER_CLUSTER	(_ULCAST_(0xf) << MIPS_GLOBALNUMBER_CLUSTER_SHF)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * Values for PageMask register
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun #ifdef CONFIG_CPU_VR41XX
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* Why doesn't stupidity hurt ... */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define PM_1K		0x00000000
173*4882a593Smuzhiyun #define PM_4K		0x00001800
174*4882a593Smuzhiyun #define PM_16K		0x00007800
175*4882a593Smuzhiyun #define PM_64K		0x0001f800
176*4882a593Smuzhiyun #define PM_256K		0x0007f800
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #else
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define PM_4K		0x00000000
181*4882a593Smuzhiyun #define PM_8K		0x00002000
182*4882a593Smuzhiyun #define PM_16K		0x00006000
183*4882a593Smuzhiyun #define PM_32K		0x0000e000
184*4882a593Smuzhiyun #define PM_64K		0x0001e000
185*4882a593Smuzhiyun #define PM_128K		0x0003e000
186*4882a593Smuzhiyun #define PM_256K		0x0007e000
187*4882a593Smuzhiyun #define PM_512K		0x000fe000
188*4882a593Smuzhiyun #define PM_1M		0x001fe000
189*4882a593Smuzhiyun #define PM_2M		0x003fe000
190*4882a593Smuzhiyun #define PM_4M		0x007fe000
191*4882a593Smuzhiyun #define PM_8M		0x00ffe000
192*4882a593Smuzhiyun #define PM_16M		0x01ffe000
193*4882a593Smuzhiyun #define PM_32M		0x03ffe000
194*4882a593Smuzhiyun #define PM_64M		0x07ffe000
195*4882a593Smuzhiyun #define PM_256M		0x1fffe000
196*4882a593Smuzhiyun #define PM_1G		0x7fffe000
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * Default page size for a given kernel configuration
202*4882a593Smuzhiyun  */
203*4882a593Smuzhiyun #ifdef CONFIG_PAGE_SIZE_4KB
204*4882a593Smuzhiyun #define PM_DEFAULT_MASK PM_4K
205*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_8KB)
206*4882a593Smuzhiyun #define PM_DEFAULT_MASK PM_8K
207*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_16KB)
208*4882a593Smuzhiyun #define PM_DEFAULT_MASK PM_16K
209*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_32KB)
210*4882a593Smuzhiyun #define PM_DEFAULT_MASK PM_32K
211*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_64KB)
212*4882a593Smuzhiyun #define PM_DEFAULT_MASK PM_64K
213*4882a593Smuzhiyun #else
214*4882a593Smuzhiyun #error Bad page size configuration!
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun  * Default huge tlb size for a given kernel configuration
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun #ifdef CONFIG_PAGE_SIZE_4KB
221*4882a593Smuzhiyun #define PM_HUGE_MASK	PM_1M
222*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_8KB)
223*4882a593Smuzhiyun #define PM_HUGE_MASK	PM_4M
224*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_16KB)
225*4882a593Smuzhiyun #define PM_HUGE_MASK	PM_16M
226*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_32KB)
227*4882a593Smuzhiyun #define PM_HUGE_MASK	PM_64M
228*4882a593Smuzhiyun #elif defined(CONFIG_PAGE_SIZE_64KB)
229*4882a593Smuzhiyun #define PM_HUGE_MASK	PM_256M
230*4882a593Smuzhiyun #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
231*4882a593Smuzhiyun #error Bad page size configuration for hugetlbfs!
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * Wired register bits
236*4882a593Smuzhiyun  */
237*4882a593Smuzhiyun #define MIPSR6_WIRED_LIMIT_SHIFT 16
238*4882a593Smuzhiyun #define MIPSR6_WIRED_LIMIT	(_ULCAST_(0xffff) << MIPSR6_WIRED_LIMIT_SHIFT)
239*4882a593Smuzhiyun #define MIPSR6_WIRED_WIRED_SHIFT 0
240*4882a593Smuzhiyun #define MIPSR6_WIRED_WIRED	(_ULCAST_(0xffff) << MIPSR6_WIRED_WIRED_SHIFT)
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun  * Values used for computation of new tlb entries
244*4882a593Smuzhiyun  */
245*4882a593Smuzhiyun #define PL_4K		12
246*4882a593Smuzhiyun #define PL_16K		14
247*4882a593Smuzhiyun #define PL_64K		16
248*4882a593Smuzhiyun #define PL_256K		18
249*4882a593Smuzhiyun #define PL_1M		20
250*4882a593Smuzhiyun #define PL_4M		22
251*4882a593Smuzhiyun #define PL_16M		24
252*4882a593Smuzhiyun #define PL_64M		26
253*4882a593Smuzhiyun #define PL_256M		28
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun  * PageGrain bits
257*4882a593Smuzhiyun  */
258*4882a593Smuzhiyun #define PG_RIE		(_ULCAST_(1) <<	 31)
259*4882a593Smuzhiyun #define PG_XIE		(_ULCAST_(1) <<	 30)
260*4882a593Smuzhiyun #define PG_ELPA		(_ULCAST_(1) <<	 29)
261*4882a593Smuzhiyun #define PG_ESP		(_ULCAST_(1) <<	 28)
262*4882a593Smuzhiyun #define PG_IEC		(_ULCAST_(1) <<  27)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* MIPS32/64 EntryHI bit definitions */
265*4882a593Smuzhiyun #define MIPS_ENTRYHI_EHINV	(_ULCAST_(1) << 10)
266*4882a593Smuzhiyun #define MIPS_ENTRYHI_ASIDX	(_ULCAST_(0x3) << 8)
267*4882a593Smuzhiyun #define MIPS_ENTRYHI_ASID	(_ULCAST_(0xff) << 0)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /*
270*4882a593Smuzhiyun  * R4x00 interrupt enable / cause bits
271*4882a593Smuzhiyun  */
272*4882a593Smuzhiyun #define IE_SW0		(_ULCAST_(1) <<	 8)
273*4882a593Smuzhiyun #define IE_SW1		(_ULCAST_(1) <<	 9)
274*4882a593Smuzhiyun #define IE_IRQ0		(_ULCAST_(1) << 10)
275*4882a593Smuzhiyun #define IE_IRQ1		(_ULCAST_(1) << 11)
276*4882a593Smuzhiyun #define IE_IRQ2		(_ULCAST_(1) << 12)
277*4882a593Smuzhiyun #define IE_IRQ3		(_ULCAST_(1) << 13)
278*4882a593Smuzhiyun #define IE_IRQ4		(_ULCAST_(1) << 14)
279*4882a593Smuzhiyun #define IE_IRQ5		(_ULCAST_(1) << 15)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun  * R4x00 interrupt cause bits
283*4882a593Smuzhiyun  */
284*4882a593Smuzhiyun #define C_SW0		(_ULCAST_(1) <<	 8)
285*4882a593Smuzhiyun #define C_SW1		(_ULCAST_(1) <<	 9)
286*4882a593Smuzhiyun #define C_IRQ0		(_ULCAST_(1) << 10)
287*4882a593Smuzhiyun #define C_IRQ1		(_ULCAST_(1) << 11)
288*4882a593Smuzhiyun #define C_IRQ2		(_ULCAST_(1) << 12)
289*4882a593Smuzhiyun #define C_IRQ3		(_ULCAST_(1) << 13)
290*4882a593Smuzhiyun #define C_IRQ4		(_ULCAST_(1) << 14)
291*4882a593Smuzhiyun #define C_IRQ5		(_ULCAST_(1) << 15)
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /*
294*4882a593Smuzhiyun  * Bitfields in the R4xx0 cp0 status register
295*4882a593Smuzhiyun  */
296*4882a593Smuzhiyun #define ST0_IE			0x00000001
297*4882a593Smuzhiyun #define ST0_EXL			0x00000002
298*4882a593Smuzhiyun #define ST0_ERL			0x00000004
299*4882a593Smuzhiyun #define ST0_KSU			0x00000018
300*4882a593Smuzhiyun #  define KSU_USER		0x00000010
301*4882a593Smuzhiyun #  define KSU_SUPERVISOR	0x00000008
302*4882a593Smuzhiyun #  define KSU_KERNEL		0x00000000
303*4882a593Smuzhiyun #define ST0_UX			0x00000020
304*4882a593Smuzhiyun #define ST0_SX			0x00000040
305*4882a593Smuzhiyun #define ST0_KX			0x00000080
306*4882a593Smuzhiyun #define ST0_DE			0x00010000
307*4882a593Smuzhiyun #define ST0_CE			0x00020000
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun  * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
311*4882a593Smuzhiyun  * cacheops in userspace.  This bit exists only on RM7000 and RM9000
312*4882a593Smuzhiyun  * processors.
313*4882a593Smuzhiyun  */
314*4882a593Smuzhiyun #define ST0_CO			0x08000000
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun  * Bitfields in the R[23]000 cp0 status register.
318*4882a593Smuzhiyun  */
319*4882a593Smuzhiyun #define ST0_IEC			0x00000001
320*4882a593Smuzhiyun #define ST0_KUC			0x00000002
321*4882a593Smuzhiyun #define ST0_IEP			0x00000004
322*4882a593Smuzhiyun #define ST0_KUP			0x00000008
323*4882a593Smuzhiyun #define ST0_IEO			0x00000010
324*4882a593Smuzhiyun #define ST0_KUO			0x00000020
325*4882a593Smuzhiyun /* bits 6 & 7 are reserved on R[23]000 */
326*4882a593Smuzhiyun #define ST0_ISC			0x00010000
327*4882a593Smuzhiyun #define ST0_SWC			0x00020000
328*4882a593Smuzhiyun #define ST0_CM			0x00080000
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun  * Bits specific to the R4640/R4650
332*4882a593Smuzhiyun  */
333*4882a593Smuzhiyun #define ST0_UM			(_ULCAST_(1) <<	 4)
334*4882a593Smuzhiyun #define ST0_IL			(_ULCAST_(1) << 23)
335*4882a593Smuzhiyun #define ST0_DL			(_ULCAST_(1) << 24)
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun  * Enable the MIPS MDMX and DSP ASEs
339*4882a593Smuzhiyun  */
340*4882a593Smuzhiyun #define ST0_MX			0x01000000
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun  * Status register bits available in all MIPS CPUs.
344*4882a593Smuzhiyun  */
345*4882a593Smuzhiyun #define ST0_IM			0x0000ff00
346*4882a593Smuzhiyun #define	 STATUSB_IP0		8
347*4882a593Smuzhiyun #define	 STATUSF_IP0		(_ULCAST_(1) <<	 8)
348*4882a593Smuzhiyun #define	 STATUSB_IP1		9
349*4882a593Smuzhiyun #define	 STATUSF_IP1		(_ULCAST_(1) <<	 9)
350*4882a593Smuzhiyun #define	 STATUSB_IP2		10
351*4882a593Smuzhiyun #define	 STATUSF_IP2		(_ULCAST_(1) << 10)
352*4882a593Smuzhiyun #define	 STATUSB_IP3		11
353*4882a593Smuzhiyun #define	 STATUSF_IP3		(_ULCAST_(1) << 11)
354*4882a593Smuzhiyun #define	 STATUSB_IP4		12
355*4882a593Smuzhiyun #define	 STATUSF_IP4		(_ULCAST_(1) << 12)
356*4882a593Smuzhiyun #define	 STATUSB_IP5		13
357*4882a593Smuzhiyun #define	 STATUSF_IP5		(_ULCAST_(1) << 13)
358*4882a593Smuzhiyun #define	 STATUSB_IP6		14
359*4882a593Smuzhiyun #define	 STATUSF_IP6		(_ULCAST_(1) << 14)
360*4882a593Smuzhiyun #define	 STATUSB_IP7		15
361*4882a593Smuzhiyun #define	 STATUSF_IP7		(_ULCAST_(1) << 15)
362*4882a593Smuzhiyun #define	 STATUSB_IP8		0
363*4882a593Smuzhiyun #define	 STATUSF_IP8		(_ULCAST_(1) <<	 0)
364*4882a593Smuzhiyun #define	 STATUSB_IP9		1
365*4882a593Smuzhiyun #define	 STATUSF_IP9		(_ULCAST_(1) <<	 1)
366*4882a593Smuzhiyun #define	 STATUSB_IP10		2
367*4882a593Smuzhiyun #define	 STATUSF_IP10		(_ULCAST_(1) <<	 2)
368*4882a593Smuzhiyun #define	 STATUSB_IP11		3
369*4882a593Smuzhiyun #define	 STATUSF_IP11		(_ULCAST_(1) <<	 3)
370*4882a593Smuzhiyun #define	 STATUSB_IP12		4
371*4882a593Smuzhiyun #define	 STATUSF_IP12		(_ULCAST_(1) <<	 4)
372*4882a593Smuzhiyun #define	 STATUSB_IP13		5
373*4882a593Smuzhiyun #define	 STATUSF_IP13		(_ULCAST_(1) <<	 5)
374*4882a593Smuzhiyun #define	 STATUSB_IP14		6
375*4882a593Smuzhiyun #define	 STATUSF_IP14		(_ULCAST_(1) <<	 6)
376*4882a593Smuzhiyun #define	 STATUSB_IP15		7
377*4882a593Smuzhiyun #define	 STATUSF_IP15		(_ULCAST_(1) <<	 7)
378*4882a593Smuzhiyun #define ST0_CH			0x00040000
379*4882a593Smuzhiyun #define ST0_NMI			0x00080000
380*4882a593Smuzhiyun #define ST0_SR			0x00100000
381*4882a593Smuzhiyun #define ST0_TS			0x00200000
382*4882a593Smuzhiyun #define ST0_BEV			0x00400000
383*4882a593Smuzhiyun #define ST0_RE			0x02000000
384*4882a593Smuzhiyun #define ST0_FR			0x04000000
385*4882a593Smuzhiyun #define ST0_CU			0xf0000000
386*4882a593Smuzhiyun #define ST0_CU0			0x10000000
387*4882a593Smuzhiyun #define ST0_CU1			0x20000000
388*4882a593Smuzhiyun #define ST0_CU2			0x40000000
389*4882a593Smuzhiyun #define ST0_CU3			0x80000000
390*4882a593Smuzhiyun #define ST0_XX			0x80000000	/* MIPS IV naming */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* in-kernel enabled CUs */
393*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
394*4882a593Smuzhiyun #define ST0_KERNEL_CUMASK      (ST0_CU0 | ST0_CU2)
395*4882a593Smuzhiyun #else
396*4882a593Smuzhiyun #define ST0_KERNEL_CUMASK      ST0_CU0
397*4882a593Smuzhiyun #endif
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun  * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
401*4882a593Smuzhiyun  */
402*4882a593Smuzhiyun #define INTCTLB_IPFDC		23
403*4882a593Smuzhiyun #define INTCTLF_IPFDC		(_ULCAST_(7) << INTCTLB_IPFDC)
404*4882a593Smuzhiyun #define INTCTLB_IPPCI		26
405*4882a593Smuzhiyun #define INTCTLF_IPPCI		(_ULCAST_(7) << INTCTLB_IPPCI)
406*4882a593Smuzhiyun #define INTCTLB_IPTI		29
407*4882a593Smuzhiyun #define INTCTLF_IPTI		(_ULCAST_(7) << INTCTLB_IPTI)
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun  * Bitfields and bit numbers in the coprocessor 0 cause register.
411*4882a593Smuzhiyun  *
412*4882a593Smuzhiyun  * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
413*4882a593Smuzhiyun  */
414*4882a593Smuzhiyun #define CAUSEB_EXCCODE		2
415*4882a593Smuzhiyun #define CAUSEF_EXCCODE		(_ULCAST_(31)  <<  2)
416*4882a593Smuzhiyun #define CAUSEB_IP		8
417*4882a593Smuzhiyun #define CAUSEF_IP		(_ULCAST_(255) <<  8)
418*4882a593Smuzhiyun #define	 CAUSEB_IP0		8
419*4882a593Smuzhiyun #define	 CAUSEF_IP0		(_ULCAST_(1)   <<  8)
420*4882a593Smuzhiyun #define	 CAUSEB_IP1		9
421*4882a593Smuzhiyun #define	 CAUSEF_IP1		(_ULCAST_(1)   <<  9)
422*4882a593Smuzhiyun #define	 CAUSEB_IP2		10
423*4882a593Smuzhiyun #define	 CAUSEF_IP2		(_ULCAST_(1)   << 10)
424*4882a593Smuzhiyun #define	 CAUSEB_IP3		11
425*4882a593Smuzhiyun #define	 CAUSEF_IP3		(_ULCAST_(1)   << 11)
426*4882a593Smuzhiyun #define	 CAUSEB_IP4		12
427*4882a593Smuzhiyun #define	 CAUSEF_IP4		(_ULCAST_(1)   << 12)
428*4882a593Smuzhiyun #define	 CAUSEB_IP5		13
429*4882a593Smuzhiyun #define	 CAUSEF_IP5		(_ULCAST_(1)   << 13)
430*4882a593Smuzhiyun #define	 CAUSEB_IP6		14
431*4882a593Smuzhiyun #define	 CAUSEF_IP6		(_ULCAST_(1)   << 14)
432*4882a593Smuzhiyun #define	 CAUSEB_IP7		15
433*4882a593Smuzhiyun #define	 CAUSEF_IP7		(_ULCAST_(1)   << 15)
434*4882a593Smuzhiyun #define CAUSEB_FDCI		21
435*4882a593Smuzhiyun #define CAUSEF_FDCI		(_ULCAST_(1)   << 21)
436*4882a593Smuzhiyun #define CAUSEB_WP		22
437*4882a593Smuzhiyun #define CAUSEF_WP		(_ULCAST_(1)   << 22)
438*4882a593Smuzhiyun #define CAUSEB_IV		23
439*4882a593Smuzhiyun #define CAUSEF_IV		(_ULCAST_(1)   << 23)
440*4882a593Smuzhiyun #define CAUSEB_PCI		26
441*4882a593Smuzhiyun #define CAUSEF_PCI		(_ULCAST_(1)   << 26)
442*4882a593Smuzhiyun #define CAUSEB_DC		27
443*4882a593Smuzhiyun #define CAUSEF_DC		(_ULCAST_(1)   << 27)
444*4882a593Smuzhiyun #define CAUSEB_CE		28
445*4882a593Smuzhiyun #define CAUSEF_CE		(_ULCAST_(3)   << 28)
446*4882a593Smuzhiyun #define CAUSEB_TI		30
447*4882a593Smuzhiyun #define CAUSEF_TI		(_ULCAST_(1)   << 30)
448*4882a593Smuzhiyun #define CAUSEB_BD		31
449*4882a593Smuzhiyun #define CAUSEF_BD		(_ULCAST_(1)   << 31)
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun  * Cause.ExcCode trap codes.
453*4882a593Smuzhiyun  */
454*4882a593Smuzhiyun #define EXCCODE_INT		0	/* Interrupt pending */
455*4882a593Smuzhiyun #define EXCCODE_MOD		1	/* TLB modified fault */
456*4882a593Smuzhiyun #define EXCCODE_TLBL		2	/* TLB miss on load or ifetch */
457*4882a593Smuzhiyun #define EXCCODE_TLBS		3	/* TLB miss on a store */
458*4882a593Smuzhiyun #define EXCCODE_ADEL		4	/* Address error on a load or ifetch */
459*4882a593Smuzhiyun #define EXCCODE_ADES		5	/* Address error on a store */
460*4882a593Smuzhiyun #define EXCCODE_IBE		6	/* Bus error on an ifetch */
461*4882a593Smuzhiyun #define EXCCODE_DBE		7	/* Bus error on a load or store */
462*4882a593Smuzhiyun #define EXCCODE_SYS		8	/* System call */
463*4882a593Smuzhiyun #define EXCCODE_BP		9	/* Breakpoint */
464*4882a593Smuzhiyun #define EXCCODE_RI		10	/* Reserved instruction exception */
465*4882a593Smuzhiyun #define EXCCODE_CPU		11	/* Coprocessor unusable */
466*4882a593Smuzhiyun #define EXCCODE_OV		12	/* Arithmetic overflow */
467*4882a593Smuzhiyun #define EXCCODE_TR		13	/* Trap instruction */
468*4882a593Smuzhiyun #define EXCCODE_MSAFPE		14	/* MSA floating point exception */
469*4882a593Smuzhiyun #define EXCCODE_FPE		15	/* Floating point exception */
470*4882a593Smuzhiyun #define EXCCODE_TLBRI		19	/* TLB Read-Inhibit exception */
471*4882a593Smuzhiyun #define EXCCODE_TLBXI		20	/* TLB Execution-Inhibit exception */
472*4882a593Smuzhiyun #define EXCCODE_MSADIS		21	/* MSA disabled exception */
473*4882a593Smuzhiyun #define EXCCODE_MDMX		22	/* MDMX unusable exception */
474*4882a593Smuzhiyun #define EXCCODE_WATCH		23	/* Watch address reference */
475*4882a593Smuzhiyun #define EXCCODE_MCHECK		24	/* Machine check */
476*4882a593Smuzhiyun #define EXCCODE_THREAD		25	/* Thread exceptions (MT) */
477*4882a593Smuzhiyun #define EXCCODE_DSPDIS		26	/* DSP disabled exception */
478*4882a593Smuzhiyun #define EXCCODE_GE		27	/* Virtualized guest exception (VZ) */
479*4882a593Smuzhiyun #define EXCCODE_CACHEERR	30	/* Parity/ECC occured on a core */
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* Implementation specific trap codes used by MIPS cores */
482*4882a593Smuzhiyun #define MIPS_EXCCODE_TLBPAR	16	/* TLB parity error exception */
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* Implementation specific trap codes used by Loongson cores */
485*4882a593Smuzhiyun #define LOONGSON_EXCCODE_GSEXC	16	/* Loongson-specific exception */
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun  * Bits in the coprocessor 0 config register.
489*4882a593Smuzhiyun  */
490*4882a593Smuzhiyun /* Generic bits.  */
491*4882a593Smuzhiyun #define CONF_CM_CACHABLE_NO_WA		0
492*4882a593Smuzhiyun #define CONF_CM_CACHABLE_WA		1
493*4882a593Smuzhiyun #define CONF_CM_UNCACHED		2
494*4882a593Smuzhiyun #define CONF_CM_CACHABLE_NONCOHERENT	3
495*4882a593Smuzhiyun #define CONF_CM_CACHABLE_CE		4
496*4882a593Smuzhiyun #define CONF_CM_CACHABLE_COW		5
497*4882a593Smuzhiyun #define CONF_CM_CACHABLE_CUW		6
498*4882a593Smuzhiyun #define CONF_CM_CACHABLE_ACCELERATED	7
499*4882a593Smuzhiyun #define CONF_CM_CMASK			7
500*4882a593Smuzhiyun #define CONF_BE			(_ULCAST_(1) << 15)
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* Bits common to various processors.  */
503*4882a593Smuzhiyun #define CONF_CU			(_ULCAST_(1) <<	 3)
504*4882a593Smuzhiyun #define CONF_DB			(_ULCAST_(1) <<	 4)
505*4882a593Smuzhiyun #define CONF_IB			(_ULCAST_(1) <<	 5)
506*4882a593Smuzhiyun #define CONF_DC			(_ULCAST_(7) <<	 6)
507*4882a593Smuzhiyun #define CONF_IC			(_ULCAST_(7) <<	 9)
508*4882a593Smuzhiyun #define CONF_EB			(_ULCAST_(1) << 13)
509*4882a593Smuzhiyun #define CONF_EM			(_ULCAST_(1) << 14)
510*4882a593Smuzhiyun #define CONF_SM			(_ULCAST_(1) << 16)
511*4882a593Smuzhiyun #define CONF_SC			(_ULCAST_(1) << 17)
512*4882a593Smuzhiyun #define CONF_EW			(_ULCAST_(3) << 18)
513*4882a593Smuzhiyun #define CONF_EP			(_ULCAST_(15)<< 24)
514*4882a593Smuzhiyun #define CONF_EC			(_ULCAST_(7) << 28)
515*4882a593Smuzhiyun #define CONF_CM			(_ULCAST_(1) << 31)
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* Bits specific to the R4xx0.	*/
518*4882a593Smuzhiyun #define R4K_CONF_SW		(_ULCAST_(1) << 20)
519*4882a593Smuzhiyun #define R4K_CONF_SS		(_ULCAST_(1) << 21)
520*4882a593Smuzhiyun #define R4K_CONF_SB		(_ULCAST_(3) << 22)
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun /* Bits specific to the R5000.	*/
523*4882a593Smuzhiyun #define R5K_CONF_SE		(_ULCAST_(1) << 12)
524*4882a593Smuzhiyun #define R5K_CONF_SS		(_ULCAST_(3) << 20)
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /* Bits specific to the RM7000.	 */
527*4882a593Smuzhiyun #define RM7K_CONF_SE		(_ULCAST_(1) <<	 3)
528*4882a593Smuzhiyun #define RM7K_CONF_TE		(_ULCAST_(1) << 12)
529*4882a593Smuzhiyun #define RM7K_CONF_CLK		(_ULCAST_(1) << 16)
530*4882a593Smuzhiyun #define RM7K_CONF_TC		(_ULCAST_(1) << 17)
531*4882a593Smuzhiyun #define RM7K_CONF_SI		(_ULCAST_(3) << 20)
532*4882a593Smuzhiyun #define RM7K_CONF_SC		(_ULCAST_(1) << 31)
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* Bits specific to the R10000.	 */
535*4882a593Smuzhiyun #define R10K_CONF_DN		(_ULCAST_(3) <<	 3)
536*4882a593Smuzhiyun #define R10K_CONF_CT		(_ULCAST_(1) <<	 5)
537*4882a593Smuzhiyun #define R10K_CONF_PE		(_ULCAST_(1) <<	 6)
538*4882a593Smuzhiyun #define R10K_CONF_PM		(_ULCAST_(3) <<	 7)
539*4882a593Smuzhiyun #define R10K_CONF_EC		(_ULCAST_(15)<<	 9)
540*4882a593Smuzhiyun #define R10K_CONF_SB		(_ULCAST_(1) << 13)
541*4882a593Smuzhiyun #define R10K_CONF_SK		(_ULCAST_(1) << 14)
542*4882a593Smuzhiyun #define R10K_CONF_SS		(_ULCAST_(7) << 16)
543*4882a593Smuzhiyun #define R10K_CONF_SC		(_ULCAST_(7) << 19)
544*4882a593Smuzhiyun #define R10K_CONF_DC		(_ULCAST_(7) << 26)
545*4882a593Smuzhiyun #define R10K_CONF_IC		(_ULCAST_(7) << 29)
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun /* Bits specific to the VR41xx.	 */
548*4882a593Smuzhiyun #define VR41_CONF_CS		(_ULCAST_(1) << 12)
549*4882a593Smuzhiyun #define VR41_CONF_P4K		(_ULCAST_(1) << 13)
550*4882a593Smuzhiyun #define VR41_CONF_BP		(_ULCAST_(1) << 16)
551*4882a593Smuzhiyun #define VR41_CONF_M16		(_ULCAST_(1) << 20)
552*4882a593Smuzhiyun #define VR41_CONF_AD		(_ULCAST_(1) << 23)
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /* Bits specific to the R30xx.	*/
555*4882a593Smuzhiyun #define R30XX_CONF_FDM		(_ULCAST_(1) << 19)
556*4882a593Smuzhiyun #define R30XX_CONF_REV		(_ULCAST_(1) << 22)
557*4882a593Smuzhiyun #define R30XX_CONF_AC		(_ULCAST_(1) << 23)
558*4882a593Smuzhiyun #define R30XX_CONF_RF		(_ULCAST_(1) << 24)
559*4882a593Smuzhiyun #define R30XX_CONF_HALT		(_ULCAST_(1) << 25)
560*4882a593Smuzhiyun #define R30XX_CONF_FPINT	(_ULCAST_(7) << 26)
561*4882a593Smuzhiyun #define R30XX_CONF_DBR		(_ULCAST_(1) << 29)
562*4882a593Smuzhiyun #define R30XX_CONF_SB		(_ULCAST_(1) << 30)
563*4882a593Smuzhiyun #define R30XX_CONF_LOCK		(_ULCAST_(1) << 31)
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun /* Bits specific to the TX49.  */
566*4882a593Smuzhiyun #define TX49_CONF_DC		(_ULCAST_(1) << 16)
567*4882a593Smuzhiyun #define TX49_CONF_IC		(_ULCAST_(1) << 17)  /* conflict with CONF_SC */
568*4882a593Smuzhiyun #define TX49_CONF_HALT		(_ULCAST_(1) << 18)
569*4882a593Smuzhiyun #define TX49_CONF_CWFON		(_ULCAST_(1) << 27)
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun /* Bits specific to the MIPS32/64 PRA.	*/
572*4882a593Smuzhiyun #define MIPS_CONF_VI		(_ULCAST_(1) <<  3)
573*4882a593Smuzhiyun #define MIPS_CONF_MT		(_ULCAST_(7) <<	 7)
574*4882a593Smuzhiyun #define MIPS_CONF_MT_TLB	(_ULCAST_(1) <<  7)
575*4882a593Smuzhiyun #define MIPS_CONF_MT_FTLB	(_ULCAST_(4) <<  7)
576*4882a593Smuzhiyun #define MIPS_CONF_AR		(_ULCAST_(7) << 10)
577*4882a593Smuzhiyun #define MIPS_CONF_AT		(_ULCAST_(3) << 13)
578*4882a593Smuzhiyun #define MIPS_CONF_BE		(_ULCAST_(1) << 15)
579*4882a593Smuzhiyun #define MIPS_CONF_BM		(_ULCAST_(1) << 16)
580*4882a593Smuzhiyun #define MIPS_CONF_MM		(_ULCAST_(3) << 17)
581*4882a593Smuzhiyun #define MIPS_CONF_MM_SYSAD	(_ULCAST_(1) << 17)
582*4882a593Smuzhiyun #define MIPS_CONF_MM_FULL	(_ULCAST_(2) << 17)
583*4882a593Smuzhiyun #define MIPS_CONF_SB		(_ULCAST_(1) << 21)
584*4882a593Smuzhiyun #define MIPS_CONF_UDI		(_ULCAST_(1) << 22)
585*4882a593Smuzhiyun #define MIPS_CONF_DSP		(_ULCAST_(1) << 23)
586*4882a593Smuzhiyun #define MIPS_CONF_ISP		(_ULCAST_(1) << 24)
587*4882a593Smuzhiyun #define MIPS_CONF_KU		(_ULCAST_(3) << 25)
588*4882a593Smuzhiyun #define MIPS_CONF_K23		(_ULCAST_(3) << 28)
589*4882a593Smuzhiyun #define MIPS_CONF_M		(_ULCAST_(1) << 31)
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun  * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
593*4882a593Smuzhiyun  */
594*4882a593Smuzhiyun #define MIPS_CONF1_FP		(_ULCAST_(1) <<	 0)
595*4882a593Smuzhiyun #define MIPS_CONF1_EP		(_ULCAST_(1) <<	 1)
596*4882a593Smuzhiyun #define MIPS_CONF1_CA		(_ULCAST_(1) <<	 2)
597*4882a593Smuzhiyun #define MIPS_CONF1_WR		(_ULCAST_(1) <<	 3)
598*4882a593Smuzhiyun #define MIPS_CONF1_PC		(_ULCAST_(1) <<	 4)
599*4882a593Smuzhiyun #define MIPS_CONF1_MD		(_ULCAST_(1) <<	 5)
600*4882a593Smuzhiyun #define MIPS_CONF1_C2		(_ULCAST_(1) <<	 6)
601*4882a593Smuzhiyun #define MIPS_CONF1_DA_SHF	7
602*4882a593Smuzhiyun #define MIPS_CONF1_DA_SZ	3
603*4882a593Smuzhiyun #define MIPS_CONF1_DA		(_ULCAST_(7) <<	 7)
604*4882a593Smuzhiyun #define MIPS_CONF1_DL_SHF	10
605*4882a593Smuzhiyun #define MIPS_CONF1_DL_SZ	3
606*4882a593Smuzhiyun #define MIPS_CONF1_DL		(_ULCAST_(7) << 10)
607*4882a593Smuzhiyun #define MIPS_CONF1_DS_SHF	13
608*4882a593Smuzhiyun #define MIPS_CONF1_DS_SZ	3
609*4882a593Smuzhiyun #define MIPS_CONF1_DS		(_ULCAST_(7) << 13)
610*4882a593Smuzhiyun #define MIPS_CONF1_IA_SHF	16
611*4882a593Smuzhiyun #define MIPS_CONF1_IA_SZ	3
612*4882a593Smuzhiyun #define MIPS_CONF1_IA		(_ULCAST_(7) << 16)
613*4882a593Smuzhiyun #define MIPS_CONF1_IL_SHF	19
614*4882a593Smuzhiyun #define MIPS_CONF1_IL_SZ	3
615*4882a593Smuzhiyun #define MIPS_CONF1_IL		(_ULCAST_(7) << 19)
616*4882a593Smuzhiyun #define MIPS_CONF1_IS_SHF	22
617*4882a593Smuzhiyun #define MIPS_CONF1_IS_SZ	3
618*4882a593Smuzhiyun #define MIPS_CONF1_IS		(_ULCAST_(7) << 22)
619*4882a593Smuzhiyun #define MIPS_CONF1_TLBS_SHIFT   (25)
620*4882a593Smuzhiyun #define MIPS_CONF1_TLBS_SIZE    (6)
621*4882a593Smuzhiyun #define MIPS_CONF1_TLBS         (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun #define MIPS_CONF2_SA		(_ULCAST_(15)<<	 0)
624*4882a593Smuzhiyun #define MIPS_CONF2_SL		(_ULCAST_(15)<<	 4)
625*4882a593Smuzhiyun #define MIPS_CONF2_SS		(_ULCAST_(15)<<	 8)
626*4882a593Smuzhiyun #define MIPS_CONF2_SU		(_ULCAST_(15)<< 12)
627*4882a593Smuzhiyun #define MIPS_CONF2_TA		(_ULCAST_(15)<< 16)
628*4882a593Smuzhiyun #define MIPS_CONF2_TL		(_ULCAST_(15)<< 20)
629*4882a593Smuzhiyun #define MIPS_CONF2_TS		(_ULCAST_(15)<< 24)
630*4882a593Smuzhiyun #define MIPS_CONF2_TU		(_ULCAST_(7) << 28)
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun #define MIPS_CONF3_TL		(_ULCAST_(1) <<	 0)
633*4882a593Smuzhiyun #define MIPS_CONF3_SM		(_ULCAST_(1) <<	 1)
634*4882a593Smuzhiyun #define MIPS_CONF3_MT		(_ULCAST_(1) <<	 2)
635*4882a593Smuzhiyun #define MIPS_CONF3_CDMM		(_ULCAST_(1) <<	 3)
636*4882a593Smuzhiyun #define MIPS_CONF3_SP		(_ULCAST_(1) <<	 4)
637*4882a593Smuzhiyun #define MIPS_CONF3_VINT		(_ULCAST_(1) <<	 5)
638*4882a593Smuzhiyun #define MIPS_CONF3_VEIC		(_ULCAST_(1) <<	 6)
639*4882a593Smuzhiyun #define MIPS_CONF3_LPA		(_ULCAST_(1) <<	 7)
640*4882a593Smuzhiyun #define MIPS_CONF3_ITL		(_ULCAST_(1) <<	 8)
641*4882a593Smuzhiyun #define MIPS_CONF3_CTXTC	(_ULCAST_(1) <<	 9)
642*4882a593Smuzhiyun #define MIPS_CONF3_DSP		(_ULCAST_(1) << 10)
643*4882a593Smuzhiyun #define MIPS_CONF3_DSP2P	(_ULCAST_(1) << 11)
644*4882a593Smuzhiyun #define MIPS_CONF3_RXI		(_ULCAST_(1) << 12)
645*4882a593Smuzhiyun #define MIPS_CONF3_ULRI		(_ULCAST_(1) << 13)
646*4882a593Smuzhiyun #define MIPS_CONF3_ISA		(_ULCAST_(3) << 14)
647*4882a593Smuzhiyun #define MIPS_CONF3_ISA_OE	(_ULCAST_(1) << 16)
648*4882a593Smuzhiyun #define MIPS_CONF3_MCU		(_ULCAST_(1) << 17)
649*4882a593Smuzhiyun #define MIPS_CONF3_MMAR		(_ULCAST_(7) << 18)
650*4882a593Smuzhiyun #define MIPS_CONF3_IPLW		(_ULCAST_(3) << 21)
651*4882a593Smuzhiyun #define MIPS_CONF3_VZ		(_ULCAST_(1) << 23)
652*4882a593Smuzhiyun #define MIPS_CONF3_PW		(_ULCAST_(1) << 24)
653*4882a593Smuzhiyun #define MIPS_CONF3_SC		(_ULCAST_(1) << 25)
654*4882a593Smuzhiyun #define MIPS_CONF3_BI		(_ULCAST_(1) << 26)
655*4882a593Smuzhiyun #define MIPS_CONF3_BP		(_ULCAST_(1) << 27)
656*4882a593Smuzhiyun #define MIPS_CONF3_MSA		(_ULCAST_(1) << 28)
657*4882a593Smuzhiyun #define MIPS_CONF3_CMGCR	(_ULCAST_(1) << 29)
658*4882a593Smuzhiyun #define MIPS_CONF3_BPG		(_ULCAST_(1) << 30)
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun #define MIPS_CONF4_MMUSIZEEXT_SHIFT	(0)
661*4882a593Smuzhiyun #define MIPS_CONF4_MMUSIZEEXT	(_ULCAST_(255) << 0)
662*4882a593Smuzhiyun #define MIPS_CONF4_FTLBSETS_SHIFT	(0)
663*4882a593Smuzhiyun #define MIPS_CONF4_FTLBSETS	(_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
664*4882a593Smuzhiyun #define MIPS_CONF4_FTLBWAYS_SHIFT	(4)
665*4882a593Smuzhiyun #define MIPS_CONF4_FTLBWAYS	(_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
666*4882a593Smuzhiyun #define MIPS_CONF4_FTLBPAGESIZE_SHIFT	(8)
667*4882a593Smuzhiyun /* bits 10:8 in FTLB-only configurations */
668*4882a593Smuzhiyun #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
669*4882a593Smuzhiyun /* bits 12:8 in VTLB-FTLB only configurations */
670*4882a593Smuzhiyun #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
671*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF	(_ULCAST_(3) << 14)
672*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
673*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT	(_ULCAST_(2) << 14)
674*4882a593Smuzhiyun #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT	(_ULCAST_(3) << 14)
675*4882a593Smuzhiyun #define MIPS_CONF4_KSCREXIST_SHIFT	(16)
676*4882a593Smuzhiyun #define MIPS_CONF4_KSCREXIST	(_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
677*4882a593Smuzhiyun #define MIPS_CONF4_VTLBSIZEEXT_SHIFT	(24)
678*4882a593Smuzhiyun #define MIPS_CONF4_VTLBSIZEEXT	(_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
679*4882a593Smuzhiyun #define MIPS_CONF4_AE		(_ULCAST_(1) << 28)
680*4882a593Smuzhiyun #define MIPS_CONF4_IE		(_ULCAST_(3) << 29)
681*4882a593Smuzhiyun #define MIPS_CONF4_TLBINV	(_ULCAST_(2) << 29)
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun #define MIPS_CONF5_NF		(_ULCAST_(1) << 0)
684*4882a593Smuzhiyun #define MIPS_CONF5_UFR		(_ULCAST_(1) << 2)
685*4882a593Smuzhiyun #define MIPS_CONF5_MRP		(_ULCAST_(1) << 3)
686*4882a593Smuzhiyun #define MIPS_CONF5_LLB		(_ULCAST_(1) << 4)
687*4882a593Smuzhiyun #define MIPS_CONF5_MVH		(_ULCAST_(1) << 5)
688*4882a593Smuzhiyun #define MIPS_CONF5_VP		(_ULCAST_(1) << 7)
689*4882a593Smuzhiyun #define MIPS_CONF5_SBRI		(_ULCAST_(1) << 6)
690*4882a593Smuzhiyun #define MIPS_CONF5_FRE		(_ULCAST_(1) << 8)
691*4882a593Smuzhiyun #define MIPS_CONF5_UFE		(_ULCAST_(1) << 9)
692*4882a593Smuzhiyun #define MIPS_CONF5_CA2		(_ULCAST_(1) << 14)
693*4882a593Smuzhiyun #define MIPS_CONF5_MI		(_ULCAST_(1) << 17)
694*4882a593Smuzhiyun #define MIPS_CONF5_CRCP		(_ULCAST_(1) << 18)
695*4882a593Smuzhiyun #define MIPS_CONF5_MSAEN	(_ULCAST_(1) << 27)
696*4882a593Smuzhiyun #define MIPS_CONF5_EVA		(_ULCAST_(1) << 28)
697*4882a593Smuzhiyun #define MIPS_CONF5_CV		(_ULCAST_(1) << 29)
698*4882a593Smuzhiyun #define MIPS_CONF5_K		(_ULCAST_(1) << 30)
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun /* Config6 feature bits for proAptiv/P5600 */
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* Jump register cache prediction disable */
703*4882a593Smuzhiyun #define MTI_CONF6_JRCD		(_ULCAST_(1) << 0)
704*4882a593Smuzhiyun /* MIPSr6 extensions enable */
705*4882a593Smuzhiyun #define MTI_CONF6_R6		(_ULCAST_(1) << 2)
706*4882a593Smuzhiyun /* IFU Performance Control */
707*4882a593Smuzhiyun #define MTI_CONF6_IFUPERFCTL	(_ULCAST_(3) << 10)
708*4882a593Smuzhiyun #define MTI_CONF6_SYND		(_ULCAST_(1) << 13)
709*4882a593Smuzhiyun /* Sleep state performance counter disable */
710*4882a593Smuzhiyun #define MTI_CONF6_SPCD		(_ULCAST_(1) << 14)
711*4882a593Smuzhiyun /* proAptiv FTLB on/off bit */
712*4882a593Smuzhiyun #define MTI_CONF6_FTLBEN	(_ULCAST_(1) << 15)
713*4882a593Smuzhiyun /* Disable load/store bonding */
714*4882a593Smuzhiyun #define MTI_CONF6_DLSB		(_ULCAST_(1) << 21)
715*4882a593Smuzhiyun /* FTLB probability bits */
716*4882a593Smuzhiyun #define MTI_CONF6_FTLBP_SHIFT	(16)
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /* Config6 feature bits for Loongson-3 */
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun /* Loongson-3 internal timer bit */
721*4882a593Smuzhiyun #define LOONGSON_CONF6_INTIMER	(_ULCAST_(1) << 6)
722*4882a593Smuzhiyun /* Loongson-3 external timer bit */
723*4882a593Smuzhiyun #define LOONGSON_CONF6_EXTIMER	(_ULCAST_(1) << 7)
724*4882a593Smuzhiyun /* Loongson-3 SFB on/off bit, STFill in manual */
725*4882a593Smuzhiyun #define LOONGSON_CONF6_SFBEN	(_ULCAST_(1) << 8)
726*4882a593Smuzhiyun /* Loongson-3's LL on exclusive cacheline */
727*4882a593Smuzhiyun #define LOONGSON_CONF6_LLEXC	(_ULCAST_(1) << 16)
728*4882a593Smuzhiyun /* Loongson-3's SC has a random delay */
729*4882a593Smuzhiyun #define LOONGSON_CONF6_SCRAND	(_ULCAST_(1) << 17)
730*4882a593Smuzhiyun /* Loongson-3 FTLB on/off bit, VTLBOnly in manual */
731*4882a593Smuzhiyun #define LOONGSON_CONF6_FTLBDIS	(_ULCAST_(1) << 22)
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun #define MIPS_CONF7_WII		(_ULCAST_(1) << 31)
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun #define MIPS_CONF7_RPS		(_ULCAST_(1) << 2)
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun #define MIPS_CONF7_IAR		(_ULCAST_(1) << 10)
738*4882a593Smuzhiyun #define MIPS_CONF7_AR		(_ULCAST_(1) << 16)
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun /* Ingenic HPTLB off bits */
741*4882a593Smuzhiyun #define XBURST_PAGECTRL_HPTLB_DIS 0xa9000000
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /* Ingenic Config7 bits */
744*4882a593Smuzhiyun #define MIPS_CONF7_BTB_LOOP_EN	(_ULCAST_(1) << 4)
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /* Config7 Bits specific to MIPS Technologies. */
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /* Performance counters implemented Per TC */
749*4882a593Smuzhiyun #define MTI_CONF7_PTC		(_ULCAST_(1) << 19)
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /* WatchLo* register definitions */
752*4882a593Smuzhiyun #define MIPS_WATCHLO_IRW	(_ULCAST_(0x7) << 0)
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun /* WatchHi* register definitions */
755*4882a593Smuzhiyun #define MIPS_WATCHHI_M		(_ULCAST_(1) << 31)
756*4882a593Smuzhiyun #define MIPS_WATCHHI_G		(_ULCAST_(1) << 30)
757*4882a593Smuzhiyun #define MIPS_WATCHHI_WM		(_ULCAST_(0x3) << 28)
758*4882a593Smuzhiyun #define MIPS_WATCHHI_WM_R_RVA	(_ULCAST_(0) << 28)
759*4882a593Smuzhiyun #define MIPS_WATCHHI_WM_R_GPA	(_ULCAST_(1) << 28)
760*4882a593Smuzhiyun #define MIPS_WATCHHI_WM_G_GVA	(_ULCAST_(2) << 28)
761*4882a593Smuzhiyun #define MIPS_WATCHHI_EAS	(_ULCAST_(0x3) << 24)
762*4882a593Smuzhiyun #define MIPS_WATCHHI_ASID	(_ULCAST_(0xff) << 16)
763*4882a593Smuzhiyun #define MIPS_WATCHHI_MASK	(_ULCAST_(0x1ff) << 3)
764*4882a593Smuzhiyun #define MIPS_WATCHHI_I		(_ULCAST_(1) << 2)
765*4882a593Smuzhiyun #define MIPS_WATCHHI_R		(_ULCAST_(1) << 1)
766*4882a593Smuzhiyun #define MIPS_WATCHHI_W		(_ULCAST_(1) << 0)
767*4882a593Smuzhiyun #define MIPS_WATCHHI_IRW	(_ULCAST_(0x7) << 0)
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun /* PerfCnt control register definitions */
770*4882a593Smuzhiyun #define MIPS_PERFCTRL_EXL	(_ULCAST_(1) << 0)
771*4882a593Smuzhiyun #define MIPS_PERFCTRL_K		(_ULCAST_(1) << 1)
772*4882a593Smuzhiyun #define MIPS_PERFCTRL_S		(_ULCAST_(1) << 2)
773*4882a593Smuzhiyun #define MIPS_PERFCTRL_U		(_ULCAST_(1) << 3)
774*4882a593Smuzhiyun #define MIPS_PERFCTRL_IE	(_ULCAST_(1) << 4)
775*4882a593Smuzhiyun #define MIPS_PERFCTRL_EVENT_S	5
776*4882a593Smuzhiyun #define MIPS_PERFCTRL_EVENT	(_ULCAST_(0x3ff) << MIPS_PERFCTRL_EVENT_S)
777*4882a593Smuzhiyun #define MIPS_PERFCTRL_PCTD	(_ULCAST_(1) << 15)
778*4882a593Smuzhiyun #define MIPS_PERFCTRL_EC	(_ULCAST_(0x3) << 23)
779*4882a593Smuzhiyun #define MIPS_PERFCTRL_EC_R	(_ULCAST_(0) << 23)
780*4882a593Smuzhiyun #define MIPS_PERFCTRL_EC_RI	(_ULCAST_(1) << 23)
781*4882a593Smuzhiyun #define MIPS_PERFCTRL_EC_G	(_ULCAST_(2) << 23)
782*4882a593Smuzhiyun #define MIPS_PERFCTRL_EC_GRI	(_ULCAST_(3) << 23)
783*4882a593Smuzhiyun #define MIPS_PERFCTRL_W		(_ULCAST_(1) << 30)
784*4882a593Smuzhiyun #define MIPS_PERFCTRL_M		(_ULCAST_(1) << 31)
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /* PerfCnt control register MT extensions used by MIPS cores */
787*4882a593Smuzhiyun #define MIPS_PERFCTRL_VPEID_S	16
788*4882a593Smuzhiyun #define MIPS_PERFCTRL_VPEID	(_ULCAST_(0xf) << MIPS_PERFCTRL_VPEID_S)
789*4882a593Smuzhiyun #define MIPS_PERFCTRL_TCID_S	22
790*4882a593Smuzhiyun #define MIPS_PERFCTRL_TCID	(_ULCAST_(0xff) << MIPS_PERFCTRL_TCID_S)
791*4882a593Smuzhiyun #define MIPS_PERFCTRL_MT_EN	(_ULCAST_(0x3) << 20)
792*4882a593Smuzhiyun #define MIPS_PERFCTRL_MT_EN_ALL	(_ULCAST_(0) << 20)
793*4882a593Smuzhiyun #define MIPS_PERFCTRL_MT_EN_VPE	(_ULCAST_(1) << 20)
794*4882a593Smuzhiyun #define MIPS_PERFCTRL_MT_EN_TC	(_ULCAST_(2) << 20)
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun /* PerfCnt control register MT extensions used by BMIPS5000 */
797*4882a593Smuzhiyun #define BRCM_PERFCTRL_TC	(_ULCAST_(1) << 30)
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun /* PerfCnt control register MT extensions used by Netlogic XLR */
800*4882a593Smuzhiyun #define XLR_PERFCTRL_ALLTHREADS	(_ULCAST_(1) << 13)
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /* MAAR bit definitions */
803*4882a593Smuzhiyun #define MIPS_MAAR_VH		(_U64CAST_(1) << 63)
804*4882a593Smuzhiyun #define MIPS_MAAR_ADDR		GENMASK_ULL(55, 12)
805*4882a593Smuzhiyun #define MIPS_MAAR_ADDR_SHIFT	12
806*4882a593Smuzhiyun #define MIPS_MAAR_S		(_ULCAST_(1) << 1)
807*4882a593Smuzhiyun #define MIPS_MAAR_VL		(_ULCAST_(1) << 0)
808*4882a593Smuzhiyun #ifdef CONFIG_XPA
809*4882a593Smuzhiyun #define MIPS_MAAR_V		(MIPS_MAAR_VH | MIPS_MAAR_VL)
810*4882a593Smuzhiyun #else
811*4882a593Smuzhiyun #define MIPS_MAAR_V		MIPS_MAAR_VL
812*4882a593Smuzhiyun #endif
813*4882a593Smuzhiyun #define MIPS_MAARX_VH		(_ULCAST_(1) << 31)
814*4882a593Smuzhiyun #define MIPS_MAARX_ADDR		0xF
815*4882a593Smuzhiyun #define MIPS_MAARX_ADDR_SHIFT	32
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun /* MAARI bit definitions */
818*4882a593Smuzhiyun #define MIPS_MAARI_INDEX	(_ULCAST_(0x3f) << 0)
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun /* EBase bit definitions */
821*4882a593Smuzhiyun #define MIPS_EBASE_CPUNUM_SHIFT	0
822*4882a593Smuzhiyun #define MIPS_EBASE_CPUNUM	(_ULCAST_(0x3ff) << 0)
823*4882a593Smuzhiyun #define MIPS_EBASE_WG_SHIFT	11
824*4882a593Smuzhiyun #define MIPS_EBASE_WG		(_ULCAST_(1) << 11)
825*4882a593Smuzhiyun #define MIPS_EBASE_BASE_SHIFT	12
826*4882a593Smuzhiyun #define MIPS_EBASE_BASE		(~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun /* CMGCRBase bit definitions */
829*4882a593Smuzhiyun #define MIPS_CMGCRB_BASE	11
830*4882a593Smuzhiyun #define MIPS_CMGCRF_BASE	(~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun /* LLAddr bit definitions */
833*4882a593Smuzhiyun #define MIPS_LLADDR_LLB_SHIFT	0
834*4882a593Smuzhiyun #define MIPS_LLADDR_LLB		(_ULCAST_(1) << MIPS_LLADDR_LLB_SHIFT)
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun /*
837*4882a593Smuzhiyun  * Bits in the MIPS32 Memory Segmentation registers.
838*4882a593Smuzhiyun  */
839*4882a593Smuzhiyun #define MIPS_SEGCFG_PA_SHIFT	9
840*4882a593Smuzhiyun #define MIPS_SEGCFG_PA		(_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
841*4882a593Smuzhiyun #define MIPS_SEGCFG_AM_SHIFT	4
842*4882a593Smuzhiyun #define MIPS_SEGCFG_AM		(_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
843*4882a593Smuzhiyun #define MIPS_SEGCFG_EU_SHIFT	3
844*4882a593Smuzhiyun #define MIPS_SEGCFG_EU		(_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
845*4882a593Smuzhiyun #define MIPS_SEGCFG_C_SHIFT	0
846*4882a593Smuzhiyun #define MIPS_SEGCFG_C		(_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun #define MIPS_SEGCFG_UUSK	_ULCAST_(7)
849*4882a593Smuzhiyun #define MIPS_SEGCFG_USK		_ULCAST_(5)
850*4882a593Smuzhiyun #define MIPS_SEGCFG_MUSUK	_ULCAST_(4)
851*4882a593Smuzhiyun #define MIPS_SEGCFG_MUSK	_ULCAST_(3)
852*4882a593Smuzhiyun #define MIPS_SEGCFG_MSK		_ULCAST_(2)
853*4882a593Smuzhiyun #define MIPS_SEGCFG_MK		_ULCAST_(1)
854*4882a593Smuzhiyun #define MIPS_SEGCFG_UK		_ULCAST_(0)
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun #define MIPS_PWFIELD_GDI_SHIFT	24
857*4882a593Smuzhiyun #define MIPS_PWFIELD_GDI_MASK	0x3f000000
858*4882a593Smuzhiyun #define MIPS_PWFIELD_UDI_SHIFT	18
859*4882a593Smuzhiyun #define MIPS_PWFIELD_UDI_MASK	0x00fc0000
860*4882a593Smuzhiyun #define MIPS_PWFIELD_MDI_SHIFT	12
861*4882a593Smuzhiyun #define MIPS_PWFIELD_MDI_MASK	0x0003f000
862*4882a593Smuzhiyun #define MIPS_PWFIELD_PTI_SHIFT	6
863*4882a593Smuzhiyun #define MIPS_PWFIELD_PTI_MASK	0x00000fc0
864*4882a593Smuzhiyun #define MIPS_PWFIELD_PTEI_SHIFT	0
865*4882a593Smuzhiyun #define MIPS_PWFIELD_PTEI_MASK	0x0000003f
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun #define MIPS_PWSIZE_PS_SHIFT	30
868*4882a593Smuzhiyun #define MIPS_PWSIZE_PS_MASK	0x40000000
869*4882a593Smuzhiyun #define MIPS_PWSIZE_GDW_SHIFT	24
870*4882a593Smuzhiyun #define MIPS_PWSIZE_GDW_MASK	0x3f000000
871*4882a593Smuzhiyun #define MIPS_PWSIZE_UDW_SHIFT	18
872*4882a593Smuzhiyun #define MIPS_PWSIZE_UDW_MASK	0x00fc0000
873*4882a593Smuzhiyun #define MIPS_PWSIZE_MDW_SHIFT	12
874*4882a593Smuzhiyun #define MIPS_PWSIZE_MDW_MASK	0x0003f000
875*4882a593Smuzhiyun #define MIPS_PWSIZE_PTW_SHIFT	6
876*4882a593Smuzhiyun #define MIPS_PWSIZE_PTW_MASK	0x00000fc0
877*4882a593Smuzhiyun #define MIPS_PWSIZE_PTEW_SHIFT	0
878*4882a593Smuzhiyun #define MIPS_PWSIZE_PTEW_MASK	0x0000003f
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun #define MIPS_PWCTL_PWEN_SHIFT	31
881*4882a593Smuzhiyun #define MIPS_PWCTL_PWEN_MASK	0x80000000
882*4882a593Smuzhiyun #define MIPS_PWCTL_XK_SHIFT	28
883*4882a593Smuzhiyun #define MIPS_PWCTL_XK_MASK	0x10000000
884*4882a593Smuzhiyun #define MIPS_PWCTL_XS_SHIFT	27
885*4882a593Smuzhiyun #define MIPS_PWCTL_XS_MASK	0x08000000
886*4882a593Smuzhiyun #define MIPS_PWCTL_XU_SHIFT	26
887*4882a593Smuzhiyun #define MIPS_PWCTL_XU_MASK	0x04000000
888*4882a593Smuzhiyun #define MIPS_PWCTL_DPH_SHIFT	7
889*4882a593Smuzhiyun #define MIPS_PWCTL_DPH_MASK	0x00000080
890*4882a593Smuzhiyun #define MIPS_PWCTL_HUGEPG_SHIFT	6
891*4882a593Smuzhiyun #define MIPS_PWCTL_HUGEPG_MASK	0x00000060
892*4882a593Smuzhiyun #define MIPS_PWCTL_PSN_SHIFT	0
893*4882a593Smuzhiyun #define MIPS_PWCTL_PSN_MASK	0x0000003f
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun /* GuestCtl0 fields */
896*4882a593Smuzhiyun #define MIPS_GCTL0_GM_SHIFT	31
897*4882a593Smuzhiyun #define MIPS_GCTL0_GM		(_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
898*4882a593Smuzhiyun #define MIPS_GCTL0_RI_SHIFT	30
899*4882a593Smuzhiyun #define MIPS_GCTL0_RI		(_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
900*4882a593Smuzhiyun #define MIPS_GCTL0_MC_SHIFT	29
901*4882a593Smuzhiyun #define MIPS_GCTL0_MC		(_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
902*4882a593Smuzhiyun #define MIPS_GCTL0_CP0_SHIFT	28
903*4882a593Smuzhiyun #define MIPS_GCTL0_CP0		(_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
904*4882a593Smuzhiyun #define MIPS_GCTL0_AT_SHIFT	26
905*4882a593Smuzhiyun #define MIPS_GCTL0_AT		(_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
906*4882a593Smuzhiyun #define MIPS_GCTL0_GT_SHIFT	25
907*4882a593Smuzhiyun #define MIPS_GCTL0_GT		(_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
908*4882a593Smuzhiyun #define MIPS_GCTL0_CG_SHIFT	24
909*4882a593Smuzhiyun #define MIPS_GCTL0_CG		(_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
910*4882a593Smuzhiyun #define MIPS_GCTL0_CF_SHIFT	23
911*4882a593Smuzhiyun #define MIPS_GCTL0_CF		(_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
912*4882a593Smuzhiyun #define MIPS_GCTL0_G1_SHIFT	22
913*4882a593Smuzhiyun #define MIPS_GCTL0_G1		(_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
914*4882a593Smuzhiyun #define MIPS_GCTL0_G0E_SHIFT	19
915*4882a593Smuzhiyun #define MIPS_GCTL0_G0E		(_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
916*4882a593Smuzhiyun #define MIPS_GCTL0_PT_SHIFT	18
917*4882a593Smuzhiyun #define MIPS_GCTL0_PT		(_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
918*4882a593Smuzhiyun #define MIPS_GCTL0_RAD_SHIFT	9
919*4882a593Smuzhiyun #define MIPS_GCTL0_RAD		(_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
920*4882a593Smuzhiyun #define MIPS_GCTL0_DRG_SHIFT	8
921*4882a593Smuzhiyun #define MIPS_GCTL0_DRG		(_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
922*4882a593Smuzhiyun #define MIPS_GCTL0_G2_SHIFT	7
923*4882a593Smuzhiyun #define MIPS_GCTL0_G2		(_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
924*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_SHIFT	2
925*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC		(_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
926*4882a593Smuzhiyun #define MIPS_GCTL0_SFC2_SHIFT	1
927*4882a593Smuzhiyun #define MIPS_GCTL0_SFC2		(_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
928*4882a593Smuzhiyun #define MIPS_GCTL0_SFC1_SHIFT	0
929*4882a593Smuzhiyun #define MIPS_GCTL0_SFC1		(_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun /* GuestCtl0.AT Guest address translation control */
932*4882a593Smuzhiyun #define MIPS_GCTL0_AT_ROOT	1  /* Guest MMU under Root control */
933*4882a593Smuzhiyun #define MIPS_GCTL0_AT_GUEST	3  /* Guest MMU under Guest control */
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun /* GuestCtl0.GExcCode Hypervisor exception cause codes */
936*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_GPSI	0  /* Guest Privileged Sensitive Instruction */
937*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_GSFC	1  /* Guest Software Field Change */
938*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_HC	2  /* Hypercall */
939*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_GRR	3  /* Guest Reserved Instruction Redirect */
940*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_GVA	8  /* Guest Virtual Address available */
941*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_GHFC	9  /* Guest Hardware Field Change */
942*4882a593Smuzhiyun #define MIPS_GCTL0_GEXC_GPA	10 /* Guest Physical Address available */
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun /* GuestCtl0Ext fields */
945*4882a593Smuzhiyun #define MIPS_GCTL0EXT_RPW_SHIFT	8
946*4882a593Smuzhiyun #define MIPS_GCTL0EXT_RPW	(_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
947*4882a593Smuzhiyun #define MIPS_GCTL0EXT_NCC_SHIFT	6
948*4882a593Smuzhiyun #define MIPS_GCTL0EXT_NCC	(_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
949*4882a593Smuzhiyun #define MIPS_GCTL0EXT_CGI_SHIFT	4
950*4882a593Smuzhiyun #define MIPS_GCTL0EXT_CGI	(_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
951*4882a593Smuzhiyun #define MIPS_GCTL0EXT_FCD_SHIFT	3
952*4882a593Smuzhiyun #define MIPS_GCTL0EXT_FCD	(_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
953*4882a593Smuzhiyun #define MIPS_GCTL0EXT_OG_SHIFT	2
954*4882a593Smuzhiyun #define MIPS_GCTL0EXT_OG	(_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
955*4882a593Smuzhiyun #define MIPS_GCTL0EXT_BG_SHIFT	1
956*4882a593Smuzhiyun #define MIPS_GCTL0EXT_BG	(_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
957*4882a593Smuzhiyun #define MIPS_GCTL0EXT_MG_SHIFT	0
958*4882a593Smuzhiyun #define MIPS_GCTL0EXT_MG	(_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun /* GuestCtl0Ext.RPW Root page walk configuration */
961*4882a593Smuzhiyun #define MIPS_GCTL0EXT_RPW_BOTH	0  /* Root PW for GPA->RPA and RVA->RPA */
962*4882a593Smuzhiyun #define MIPS_GCTL0EXT_RPW_GPA	2  /* Root PW for GPA->RPA */
963*4882a593Smuzhiyun #define MIPS_GCTL0EXT_RPW_RVA	3  /* Root PW for RVA->RPA */
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun /* GuestCtl0Ext.NCC Nested cache coherency attributes */
966*4882a593Smuzhiyun #define MIPS_GCTL0EXT_NCC_IND	0  /* Guest CCA independent of Root CCA */
967*4882a593Smuzhiyun #define MIPS_GCTL0EXT_NCC_MOD	1  /* Guest CCA modified by Root CCA */
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun /* GuestCtl1 fields */
970*4882a593Smuzhiyun #define MIPS_GCTL1_ID_SHIFT	0
971*4882a593Smuzhiyun #define MIPS_GCTL1_ID_WIDTH	8
972*4882a593Smuzhiyun #define MIPS_GCTL1_ID		(_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
973*4882a593Smuzhiyun #define MIPS_GCTL1_RID_SHIFT	16
974*4882a593Smuzhiyun #define MIPS_GCTL1_RID_WIDTH	8
975*4882a593Smuzhiyun #define MIPS_GCTL1_RID		(_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
976*4882a593Smuzhiyun #define MIPS_GCTL1_EID_SHIFT	24
977*4882a593Smuzhiyun #define MIPS_GCTL1_EID_WIDTH	8
978*4882a593Smuzhiyun #define MIPS_GCTL1_EID		(_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun /* GuestID reserved for root context */
981*4882a593Smuzhiyun #define MIPS_GCTL1_ROOT_GUESTID	0
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun /* CDMMBase register bit definitions */
984*4882a593Smuzhiyun #define MIPS_CDMMBASE_SIZE_SHIFT 0
985*4882a593Smuzhiyun #define MIPS_CDMMBASE_SIZE	(_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
986*4882a593Smuzhiyun #define MIPS_CDMMBASE_CI	(_ULCAST_(1) << 9)
987*4882a593Smuzhiyun #define MIPS_CDMMBASE_EN	(_ULCAST_(1) << 10)
988*4882a593Smuzhiyun #define MIPS_CDMMBASE_ADDR_SHIFT 11
989*4882a593Smuzhiyun #define MIPS_CDMMBASE_ADDR_START 15
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun /* RDHWR register numbers */
992*4882a593Smuzhiyun #define MIPS_HWR_CPUNUM		0	/* CPU number */
993*4882a593Smuzhiyun #define MIPS_HWR_SYNCISTEP	1	/* SYNCI step size */
994*4882a593Smuzhiyun #define MIPS_HWR_CC		2	/* Cycle counter */
995*4882a593Smuzhiyun #define MIPS_HWR_CCRES		3	/* Cycle counter resolution */
996*4882a593Smuzhiyun #define MIPS_HWR_ULR		29	/* UserLocal */
997*4882a593Smuzhiyun #define MIPS_HWR_IMPL1		30	/* Implementation dependent */
998*4882a593Smuzhiyun #define MIPS_HWR_IMPL2		31	/* Implementation dependent */
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun /* Bits in HWREna register */
1001*4882a593Smuzhiyun #define MIPS_HWRENA_CPUNUM	(_ULCAST_(1) << MIPS_HWR_CPUNUM)
1002*4882a593Smuzhiyun #define MIPS_HWRENA_SYNCISTEP	(_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
1003*4882a593Smuzhiyun #define MIPS_HWRENA_CC		(_ULCAST_(1) << MIPS_HWR_CC)
1004*4882a593Smuzhiyun #define MIPS_HWRENA_CCRES	(_ULCAST_(1) << MIPS_HWR_CCRES)
1005*4882a593Smuzhiyun #define MIPS_HWRENA_ULR		(_ULCAST_(1) << MIPS_HWR_ULR)
1006*4882a593Smuzhiyun #define MIPS_HWRENA_IMPL1	(_ULCAST_(1) << MIPS_HWR_IMPL1)
1007*4882a593Smuzhiyun #define MIPS_HWRENA_IMPL2	(_ULCAST_(1) << MIPS_HWR_IMPL2)
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun  * Bitfields in the TX39 family CP0 Configuration Register 3
1011*4882a593Smuzhiyun  */
1012*4882a593Smuzhiyun #define TX39_CONF_ICS_SHIFT	19
1013*4882a593Smuzhiyun #define TX39_CONF_ICS_MASK	0x00380000
1014*4882a593Smuzhiyun #define TX39_CONF_ICS_1KB	0x00000000
1015*4882a593Smuzhiyun #define TX39_CONF_ICS_2KB	0x00080000
1016*4882a593Smuzhiyun #define TX39_CONF_ICS_4KB	0x00100000
1017*4882a593Smuzhiyun #define TX39_CONF_ICS_8KB	0x00180000
1018*4882a593Smuzhiyun #define TX39_CONF_ICS_16KB	0x00200000
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun #define TX39_CONF_DCS_SHIFT	16
1021*4882a593Smuzhiyun #define TX39_CONF_DCS_MASK	0x00070000
1022*4882a593Smuzhiyun #define TX39_CONF_DCS_1KB	0x00000000
1023*4882a593Smuzhiyun #define TX39_CONF_DCS_2KB	0x00010000
1024*4882a593Smuzhiyun #define TX39_CONF_DCS_4KB	0x00020000
1025*4882a593Smuzhiyun #define TX39_CONF_DCS_8KB	0x00030000
1026*4882a593Smuzhiyun #define TX39_CONF_DCS_16KB	0x00040000
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun #define TX39_CONF_CWFON		0x00004000
1029*4882a593Smuzhiyun #define TX39_CONF_WBON		0x00002000
1030*4882a593Smuzhiyun #define TX39_CONF_RF_SHIFT	10
1031*4882a593Smuzhiyun #define TX39_CONF_RF_MASK	0x00000c00
1032*4882a593Smuzhiyun #define TX39_CONF_DOZE		0x00000200
1033*4882a593Smuzhiyun #define TX39_CONF_HALT		0x00000100
1034*4882a593Smuzhiyun #define TX39_CONF_LOCK		0x00000080
1035*4882a593Smuzhiyun #define TX39_CONF_ICE		0x00000020
1036*4882a593Smuzhiyun #define TX39_CONF_DCE		0x00000010
1037*4882a593Smuzhiyun #define TX39_CONF_IRSIZE_SHIFT	2
1038*4882a593Smuzhiyun #define TX39_CONF_IRSIZE_MASK	0x0000000c
1039*4882a593Smuzhiyun #define TX39_CONF_DRSIZE_SHIFT	0
1040*4882a593Smuzhiyun #define TX39_CONF_DRSIZE_MASK	0x00000003
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun /*
1043*4882a593Smuzhiyun  * Interesting Bits in the R10K CP0 Branch Diagnostic Register
1044*4882a593Smuzhiyun  */
1045*4882a593Smuzhiyun /* Disable Branch Target Address Cache */
1046*4882a593Smuzhiyun #define R10K_DIAG_D_BTAC	(_ULCAST_(1) << 27)
1047*4882a593Smuzhiyun /* Enable Branch Prediction Global History */
1048*4882a593Smuzhiyun #define R10K_DIAG_E_GHIST	(_ULCAST_(1) << 26)
1049*4882a593Smuzhiyun /* Disable Branch Return Cache */
1050*4882a593Smuzhiyun #define R10K_DIAG_D_BRC		(_ULCAST_(1) << 22)
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun /* Flush BTB */
1053*4882a593Smuzhiyun #define LOONGSON_DIAG_BTB	(_ULCAST_(1) << 1)
1054*4882a593Smuzhiyun /* Flush ITLB */
1055*4882a593Smuzhiyun #define LOONGSON_DIAG_ITLB	(_ULCAST_(1) << 2)
1056*4882a593Smuzhiyun /* Flush DTLB */
1057*4882a593Smuzhiyun #define LOONGSON_DIAG_DTLB	(_ULCAST_(1) << 3)
1058*4882a593Smuzhiyun /* Allow some CACHE instructions (CACHE0, 1, 3, 21 and 23) in user mode */
1059*4882a593Smuzhiyun #define LOONGSON_DIAG_UCAC	(_ULCAST_(1) << 8)
1060*4882a593Smuzhiyun /* Flush VTLB */
1061*4882a593Smuzhiyun #define LOONGSON_DIAG_VTLB	(_ULCAST_(1) << 12)
1062*4882a593Smuzhiyun /* Flush FTLB */
1063*4882a593Smuzhiyun #define LOONGSON_DIAG_FTLB	(_ULCAST_(1) << 13)
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun /*
1066*4882a593Smuzhiyun  * Diag1 (GSCause in Loongson-speak) fields
1067*4882a593Smuzhiyun  */
1068*4882a593Smuzhiyun /* Loongson-specific exception code (GSExcCode) */
1069*4882a593Smuzhiyun #define LOONGSON_DIAG1_EXCCODE_SHIFT	2
1070*4882a593Smuzhiyun #define LOONGSON_DIAG1_EXCCODE		GENMASK(6, 2)
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun /* CvmCtl register field definitions */
1073*4882a593Smuzhiyun #define CVMCTL_IPPCI_SHIFT	7
1074*4882a593Smuzhiyun #define CVMCTL_IPPCI		(_U64CAST_(0x7) << CVMCTL_IPPCI_SHIFT)
1075*4882a593Smuzhiyun #define CVMCTL_IPTI_SHIFT	4
1076*4882a593Smuzhiyun #define CVMCTL_IPTI		(_U64CAST_(0x7) << CVMCTL_IPTI_SHIFT)
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun /* CvmMemCtl2 register field definitions */
1079*4882a593Smuzhiyun #define CVMMEMCTL2_INHIBITTS	(_U64CAST_(1) << 17)
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun /* CvmVMConfig register field definitions */
1082*4882a593Smuzhiyun #define CVMVMCONF_DGHT		(_U64CAST_(1) << 60)
1083*4882a593Smuzhiyun #define CVMVMCONF_MMUSIZEM1_S	12
1084*4882a593Smuzhiyun #define CVMVMCONF_MMUSIZEM1	(_U64CAST_(0xff) << CVMVMCONF_MMUSIZEM1_S)
1085*4882a593Smuzhiyun #define CVMVMCONF_RMMUSIZEM1_S	0
1086*4882a593Smuzhiyun #define CVMVMCONF_RMMUSIZEM1	(_U64CAST_(0xff) << CVMVMCONF_RMMUSIZEM1_S)
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun /*
1089*4882a593Smuzhiyun  * Coprocessor 1 (FPU) register names
1090*4882a593Smuzhiyun  */
1091*4882a593Smuzhiyun #define CP1_REVISION	$0
1092*4882a593Smuzhiyun #define CP1_UFR		$1
1093*4882a593Smuzhiyun #define CP1_UNFR	$4
1094*4882a593Smuzhiyun #define CP1_FCCR	$25
1095*4882a593Smuzhiyun #define CP1_FEXR	$26
1096*4882a593Smuzhiyun #define CP1_FENR	$28
1097*4882a593Smuzhiyun #define CP1_STATUS	$31
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun /*
1101*4882a593Smuzhiyun  * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
1102*4882a593Smuzhiyun  */
1103*4882a593Smuzhiyun #define MIPS_FPIR_S		(_ULCAST_(1) << 16)
1104*4882a593Smuzhiyun #define MIPS_FPIR_D		(_ULCAST_(1) << 17)
1105*4882a593Smuzhiyun #define MIPS_FPIR_PS		(_ULCAST_(1) << 18)
1106*4882a593Smuzhiyun #define MIPS_FPIR_3D		(_ULCAST_(1) << 19)
1107*4882a593Smuzhiyun #define MIPS_FPIR_W		(_ULCAST_(1) << 20)
1108*4882a593Smuzhiyun #define MIPS_FPIR_L		(_ULCAST_(1) << 21)
1109*4882a593Smuzhiyun #define MIPS_FPIR_F64		(_ULCAST_(1) << 22)
1110*4882a593Smuzhiyun #define MIPS_FPIR_HAS2008	(_ULCAST_(1) << 23)
1111*4882a593Smuzhiyun #define MIPS_FPIR_UFRP		(_ULCAST_(1) << 28)
1112*4882a593Smuzhiyun #define MIPS_FPIR_FREP		(_ULCAST_(1) << 29)
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun /*
1115*4882a593Smuzhiyun  * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
1116*4882a593Smuzhiyun  */
1117*4882a593Smuzhiyun #define MIPS_FCCR_CONDX_S	0
1118*4882a593Smuzhiyun #define MIPS_FCCR_CONDX		(_ULCAST_(255) << MIPS_FCCR_CONDX_S)
1119*4882a593Smuzhiyun #define MIPS_FCCR_COND0_S	0
1120*4882a593Smuzhiyun #define MIPS_FCCR_COND0		(_ULCAST_(1) << MIPS_FCCR_COND0_S)
1121*4882a593Smuzhiyun #define MIPS_FCCR_COND1_S	1
1122*4882a593Smuzhiyun #define MIPS_FCCR_COND1		(_ULCAST_(1) << MIPS_FCCR_COND1_S)
1123*4882a593Smuzhiyun #define MIPS_FCCR_COND2_S	2
1124*4882a593Smuzhiyun #define MIPS_FCCR_COND2		(_ULCAST_(1) << MIPS_FCCR_COND2_S)
1125*4882a593Smuzhiyun #define MIPS_FCCR_COND3_S	3
1126*4882a593Smuzhiyun #define MIPS_FCCR_COND3		(_ULCAST_(1) << MIPS_FCCR_COND3_S)
1127*4882a593Smuzhiyun #define MIPS_FCCR_COND4_S	4
1128*4882a593Smuzhiyun #define MIPS_FCCR_COND4		(_ULCAST_(1) << MIPS_FCCR_COND4_S)
1129*4882a593Smuzhiyun #define MIPS_FCCR_COND5_S	5
1130*4882a593Smuzhiyun #define MIPS_FCCR_COND5		(_ULCAST_(1) << MIPS_FCCR_COND5_S)
1131*4882a593Smuzhiyun #define MIPS_FCCR_COND6_S	6
1132*4882a593Smuzhiyun #define MIPS_FCCR_COND6		(_ULCAST_(1) << MIPS_FCCR_COND6_S)
1133*4882a593Smuzhiyun #define MIPS_FCCR_COND7_S	7
1134*4882a593Smuzhiyun #define MIPS_FCCR_COND7		(_ULCAST_(1) << MIPS_FCCR_COND7_S)
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun /*
1137*4882a593Smuzhiyun  * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
1138*4882a593Smuzhiyun  */
1139*4882a593Smuzhiyun #define MIPS_FENR_FS_S		2
1140*4882a593Smuzhiyun #define MIPS_FENR_FS		(_ULCAST_(1) << MIPS_FENR_FS_S)
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun /*
1143*4882a593Smuzhiyun  * FPU Status Register Values
1144*4882a593Smuzhiyun  */
1145*4882a593Smuzhiyun #define FPU_CSR_COND_S	23					/* $fcc0 */
1146*4882a593Smuzhiyun #define FPU_CSR_COND	(_ULCAST_(1) << FPU_CSR_COND_S)
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #define FPU_CSR_FS_S	24		/* flush denormalised results to 0 */
1149*4882a593Smuzhiyun #define FPU_CSR_FS	(_ULCAST_(1) << FPU_CSR_FS_S)
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun #define FPU_CSR_CONDX_S	25					/* $fcc[7:1] */
1152*4882a593Smuzhiyun #define FPU_CSR_CONDX	(_ULCAST_(127) << FPU_CSR_CONDX_S)
1153*4882a593Smuzhiyun #define FPU_CSR_COND1_S	25					/* $fcc1 */
1154*4882a593Smuzhiyun #define FPU_CSR_COND1	(_ULCAST_(1) << FPU_CSR_COND1_S)
1155*4882a593Smuzhiyun #define FPU_CSR_COND2_S	26					/* $fcc2 */
1156*4882a593Smuzhiyun #define FPU_CSR_COND2	(_ULCAST_(1) << FPU_CSR_COND2_S)
1157*4882a593Smuzhiyun #define FPU_CSR_COND3_S	27					/* $fcc3 */
1158*4882a593Smuzhiyun #define FPU_CSR_COND3	(_ULCAST_(1) << FPU_CSR_COND3_S)
1159*4882a593Smuzhiyun #define FPU_CSR_COND4_S	28					/* $fcc4 */
1160*4882a593Smuzhiyun #define FPU_CSR_COND4	(_ULCAST_(1) << FPU_CSR_COND4_S)
1161*4882a593Smuzhiyun #define FPU_CSR_COND5_S	29					/* $fcc5 */
1162*4882a593Smuzhiyun #define FPU_CSR_COND5	(_ULCAST_(1) << FPU_CSR_COND5_S)
1163*4882a593Smuzhiyun #define FPU_CSR_COND6_S	30					/* $fcc6 */
1164*4882a593Smuzhiyun #define FPU_CSR_COND6	(_ULCAST_(1) << FPU_CSR_COND6_S)
1165*4882a593Smuzhiyun #define FPU_CSR_COND7_S	31					/* $fcc7 */
1166*4882a593Smuzhiyun #define FPU_CSR_COND7	(_ULCAST_(1) << FPU_CSR_COND7_S)
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun /*
1169*4882a593Smuzhiyun  * Bits 22:20 of the FPU Status Register will be read as 0,
1170*4882a593Smuzhiyun  * and should be written as zero.
1171*4882a593Smuzhiyun  * MAC2008 was removed in Release 5 so we still treat it as
1172*4882a593Smuzhiyun  * reserved.
1173*4882a593Smuzhiyun  */
1174*4882a593Smuzhiyun #define FPU_CSR_RSVD	(_ULCAST_(7) << 20)
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun #define FPU_CSR_MAC2008	(_ULCAST_(1) << 20)
1177*4882a593Smuzhiyun #define FPU_CSR_ABS2008	(_ULCAST_(1) << 19)
1178*4882a593Smuzhiyun #define FPU_CSR_NAN2008	(_ULCAST_(1) << 18)
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun  * X the exception cause indicator
1182*4882a593Smuzhiyun  * E the exception enable
1183*4882a593Smuzhiyun  * S the sticky/flag bit
1184*4882a593Smuzhiyun */
1185*4882a593Smuzhiyun #define FPU_CSR_ALL_X	0x0003f000
1186*4882a593Smuzhiyun #define FPU_CSR_UNI_X	0x00020000
1187*4882a593Smuzhiyun #define FPU_CSR_INV_X	0x00010000
1188*4882a593Smuzhiyun #define FPU_CSR_DIV_X	0x00008000
1189*4882a593Smuzhiyun #define FPU_CSR_OVF_X	0x00004000
1190*4882a593Smuzhiyun #define FPU_CSR_UDF_X	0x00002000
1191*4882a593Smuzhiyun #define FPU_CSR_INE_X	0x00001000
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun #define FPU_CSR_ALL_E	0x00000f80
1194*4882a593Smuzhiyun #define FPU_CSR_INV_E	0x00000800
1195*4882a593Smuzhiyun #define FPU_CSR_DIV_E	0x00000400
1196*4882a593Smuzhiyun #define FPU_CSR_OVF_E	0x00000200
1197*4882a593Smuzhiyun #define FPU_CSR_UDF_E	0x00000100
1198*4882a593Smuzhiyun #define FPU_CSR_INE_E	0x00000080
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun #define FPU_CSR_ALL_S	0x0000007c
1201*4882a593Smuzhiyun #define FPU_CSR_INV_S	0x00000040
1202*4882a593Smuzhiyun #define FPU_CSR_DIV_S	0x00000020
1203*4882a593Smuzhiyun #define FPU_CSR_OVF_S	0x00000010
1204*4882a593Smuzhiyun #define FPU_CSR_UDF_S	0x00000008
1205*4882a593Smuzhiyun #define FPU_CSR_INE_S	0x00000004
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1208*4882a593Smuzhiyun #define FPU_CSR_RM	0x00000003
1209*4882a593Smuzhiyun #define FPU_CSR_RN	0x0	/* nearest */
1210*4882a593Smuzhiyun #define FPU_CSR_RZ	0x1	/* towards zero */
1211*4882a593Smuzhiyun #define FPU_CSR_RU	0x2	/* towards +Infinity */
1212*4882a593Smuzhiyun #define FPU_CSR_RD	0x3	/* towards -Infinity */
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun #ifndef __ASSEMBLY__
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun /*
1218*4882a593Smuzhiyun  * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
1219*4882a593Smuzhiyun  */
1220*4882a593Smuzhiyun #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1221*4882a593Smuzhiyun     defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
1222*4882a593Smuzhiyun #define get_isa16_mode(x)		((x) & 0x1)
1223*4882a593Smuzhiyun #define msk_isa16_mode(x)		((x) & ~0x1)
1224*4882a593Smuzhiyun #define set_isa16_mode(x)		do { (x) |= 0x1; } while(0)
1225*4882a593Smuzhiyun #else
1226*4882a593Smuzhiyun #define get_isa16_mode(x)		0
1227*4882a593Smuzhiyun #define msk_isa16_mode(x)		(x)
1228*4882a593Smuzhiyun #define set_isa16_mode(x)		do { } while(0)
1229*4882a593Smuzhiyun #endif
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun /*
1232*4882a593Smuzhiyun  * microMIPS instructions can be 16-bit or 32-bit in length. This
1233*4882a593Smuzhiyun  * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1234*4882a593Smuzhiyun  */
mm_insn_16bit(u16 insn)1235*4882a593Smuzhiyun static inline int mm_insn_16bit(u16 insn)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	u16 opcode = (insn >> 10) & 0x7;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun /*
1243*4882a593Smuzhiyun  * Helper macros for generating raw instruction encodings in inline asm.
1244*4882a593Smuzhiyun  */
1245*4882a593Smuzhiyun #ifdef CONFIG_CPU_MICROMIPS
1246*4882a593Smuzhiyun #define _ASM_INSN16_IF_MM(_enc)			\
1247*4882a593Smuzhiyun 	".insn\n\t"				\
1248*4882a593Smuzhiyun 	".hword (" #_enc ")\n\t"
1249*4882a593Smuzhiyun #define _ASM_INSN32_IF_MM(_enc)			\
1250*4882a593Smuzhiyun 	".insn\n\t"				\
1251*4882a593Smuzhiyun 	".hword ((" #_enc ") >> 16)\n\t"	\
1252*4882a593Smuzhiyun 	".hword ((" #_enc ") & 0xffff)\n\t"
1253*4882a593Smuzhiyun #else
1254*4882a593Smuzhiyun #define _ASM_INSN_IF_MIPS(_enc)			\
1255*4882a593Smuzhiyun 	".insn\n\t"				\
1256*4882a593Smuzhiyun 	".word (" #_enc ")\n\t"
1257*4882a593Smuzhiyun #endif
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun #ifndef _ASM_INSN16_IF_MM
1260*4882a593Smuzhiyun #define _ASM_INSN16_IF_MM(_enc)
1261*4882a593Smuzhiyun #endif
1262*4882a593Smuzhiyun #ifndef _ASM_INSN32_IF_MM
1263*4882a593Smuzhiyun #define _ASM_INSN32_IF_MM(_enc)
1264*4882a593Smuzhiyun #endif
1265*4882a593Smuzhiyun #ifndef _ASM_INSN_IF_MIPS
1266*4882a593Smuzhiyun #define _ASM_INSN_IF_MIPS(_enc)
1267*4882a593Smuzhiyun #endif
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun /*
1270*4882a593Smuzhiyun  * parse_r var, r - Helper assembler macro for parsing register names.
1271*4882a593Smuzhiyun  *
1272*4882a593Smuzhiyun  * This converts the register name in $n form provided in \r to the
1273*4882a593Smuzhiyun  * corresponding register number, which is assigned to the variable \var. It is
1274*4882a593Smuzhiyun  * needed to allow explicit encoding of instructions in inline assembly where
1275*4882a593Smuzhiyun  * registers are chosen by the compiler in $n form, allowing us to avoid using
1276*4882a593Smuzhiyun  * fixed register numbers.
1277*4882a593Smuzhiyun  *
1278*4882a593Smuzhiyun  * It also allows newer instructions (not implemented by the assembler) to be
1279*4882a593Smuzhiyun  * transparently implemented using assembler macros, instead of needing separate
1280*4882a593Smuzhiyun  * cases depending on toolchain support.
1281*4882a593Smuzhiyun  *
1282*4882a593Smuzhiyun  * Simple usage example:
1283*4882a593Smuzhiyun  * __asm__ __volatile__("parse_r __rt, %0\n\t"
1284*4882a593Smuzhiyun  *			".insn\n\t"
1285*4882a593Smuzhiyun  *			"# di    %0\n\t"
1286*4882a593Smuzhiyun  *			".word   (0x41606000 | (__rt << 16))"
1287*4882a593Smuzhiyun  *			: "=r" (status);
1288*4882a593Smuzhiyun  */
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun /* Match an individual register number and assign to \var */
1291*4882a593Smuzhiyun #define _IFC_REG(n)				\
1292*4882a593Smuzhiyun 	".ifc	\\r, $" #n "\n\t"		\
1293*4882a593Smuzhiyun 	"\\var	= " #n "\n\t"			\
1294*4882a593Smuzhiyun 	".endif\n\t"
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun __asm__(".macro	parse_r var r\n\t"
1297*4882a593Smuzhiyun 	"\\var	= -1\n\t"
1298*4882a593Smuzhiyun 	_IFC_REG(0)  _IFC_REG(1)  _IFC_REG(2)  _IFC_REG(3)
1299*4882a593Smuzhiyun 	_IFC_REG(4)  _IFC_REG(5)  _IFC_REG(6)  _IFC_REG(7)
1300*4882a593Smuzhiyun 	_IFC_REG(8)  _IFC_REG(9)  _IFC_REG(10) _IFC_REG(11)
1301*4882a593Smuzhiyun 	_IFC_REG(12) _IFC_REG(13) _IFC_REG(14) _IFC_REG(15)
1302*4882a593Smuzhiyun 	_IFC_REG(16) _IFC_REG(17) _IFC_REG(18) _IFC_REG(19)
1303*4882a593Smuzhiyun 	_IFC_REG(20) _IFC_REG(21) _IFC_REG(22) _IFC_REG(23)
1304*4882a593Smuzhiyun 	_IFC_REG(24) _IFC_REG(25) _IFC_REG(26) _IFC_REG(27)
1305*4882a593Smuzhiyun 	_IFC_REG(28) _IFC_REG(29) _IFC_REG(30) _IFC_REG(31)
1306*4882a593Smuzhiyun 	".iflt	\\var\n\t"
1307*4882a593Smuzhiyun 	".error	\"Unable to parse register name \\r\"\n\t"
1308*4882a593Smuzhiyun 	".endif\n\t"
1309*4882a593Smuzhiyun 	".endm");
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun #undef _IFC_REG
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun /*
1314*4882a593Smuzhiyun  * C macros for generating assembler macros for common instruction formats.
1315*4882a593Smuzhiyun  *
1316*4882a593Smuzhiyun  * The names of the operands can be chosen by the caller, and the encoding of
1317*4882a593Smuzhiyun  * register operand \<Rn> is assigned to __<Rn> where it can be accessed from
1318*4882a593Smuzhiyun  * the ENC encodings.
1319*4882a593Smuzhiyun  */
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun /* Instructions with no operands */
1322*4882a593Smuzhiyun #define _ASM_MACRO_0(OP, ENC)						\
1323*4882a593Smuzhiyun 	__asm__(".macro	" #OP "\n\t"					\
1324*4882a593Smuzhiyun 		ENC							\
1325*4882a593Smuzhiyun 		".endm")
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun /* Instructions with 1 register operand & 1 immediate operand */
1328*4882a593Smuzhiyun #define _ASM_MACRO_1R1I(OP, R1, I2, ENC)				\
1329*4882a593Smuzhiyun 	__asm__(".macro	" #OP " " #R1 ", " #I2 "\n\t"			\
1330*4882a593Smuzhiyun 		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1331*4882a593Smuzhiyun 		ENC							\
1332*4882a593Smuzhiyun 		".endm")
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun /* Instructions with 2 register operands */
1335*4882a593Smuzhiyun #define _ASM_MACRO_2R(OP, R1, R2, ENC)					\
1336*4882a593Smuzhiyun 	__asm__(".macro	" #OP " " #R1 ", " #R2 "\n\t"			\
1337*4882a593Smuzhiyun 		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1338*4882a593Smuzhiyun 		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1339*4882a593Smuzhiyun 		ENC							\
1340*4882a593Smuzhiyun 		".endm")
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun /* Instructions with 3 register operands */
1343*4882a593Smuzhiyun #define _ASM_MACRO_3R(OP, R1, R2, R3, ENC)				\
1344*4882a593Smuzhiyun 	__asm__(".macro	" #OP " " #R1 ", " #R2 ", " #R3 "\n\t"		\
1345*4882a593Smuzhiyun 		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1346*4882a593Smuzhiyun 		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1347*4882a593Smuzhiyun 		"parse_r __" #R3 ", \\" #R3 "\n\t"			\
1348*4882a593Smuzhiyun 		ENC							\
1349*4882a593Smuzhiyun 		".endm")
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun /* Instructions with 2 register operands and 1 optional select operand */
1352*4882a593Smuzhiyun #define _ASM_MACRO_2R_1S(OP, R1, R2, SEL3, ENC)				\
1353*4882a593Smuzhiyun 	__asm__(".macro	" #OP " " #R1 ", " #R2 ", " #SEL3 " = 0\n\t"	\
1354*4882a593Smuzhiyun 		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1355*4882a593Smuzhiyun 		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1356*4882a593Smuzhiyun 		ENC							\
1357*4882a593Smuzhiyun 		".endm")
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun /*
1360*4882a593Smuzhiyun  * TLB Invalidate Flush
1361*4882a593Smuzhiyun  */
tlbinvf(void)1362*4882a593Smuzhiyun static inline void tlbinvf(void)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	__asm__ __volatile__(
1365*4882a593Smuzhiyun 		".set push\n\t"
1366*4882a593Smuzhiyun 		".set noreorder\n\t"
1367*4882a593Smuzhiyun 		"# tlbinvf\n\t"
1368*4882a593Smuzhiyun 		_ASM_INSN_IF_MIPS(0x42000004)
1369*4882a593Smuzhiyun 		_ASM_INSN32_IF_MM(0x0000537c)
1370*4882a593Smuzhiyun 		".set pop");
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun /*
1375*4882a593Smuzhiyun  * Functions to access the R10000 performance counters.	 These are basically
1376*4882a593Smuzhiyun  * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1377*4882a593Smuzhiyun  * performance counter number encoded into bits 1 ... 5 of the instruction.
1378*4882a593Smuzhiyun  * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1379*4882a593Smuzhiyun  * disassembler these will look like an access to sel 0 or 1.
1380*4882a593Smuzhiyun  */
1381*4882a593Smuzhiyun #define read_r10k_perf_cntr(counter)				\
1382*4882a593Smuzhiyun ({								\
1383*4882a593Smuzhiyun 	unsigned int __res;					\
1384*4882a593Smuzhiyun 	__asm__ __volatile__(					\
1385*4882a593Smuzhiyun 	"mfpc\t%0, %1"						\
1386*4882a593Smuzhiyun 	: "=r" (__res)						\
1387*4882a593Smuzhiyun 	: "i" (counter));					\
1388*4882a593Smuzhiyun 								\
1389*4882a593Smuzhiyun 	__res;							\
1390*4882a593Smuzhiyun })
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun #define write_r10k_perf_cntr(counter,val)			\
1393*4882a593Smuzhiyun do {								\
1394*4882a593Smuzhiyun 	__asm__ __volatile__(					\
1395*4882a593Smuzhiyun 	"mtpc\t%0, %1"						\
1396*4882a593Smuzhiyun 	:							\
1397*4882a593Smuzhiyun 	: "r" (val), "i" (counter));				\
1398*4882a593Smuzhiyun } while (0)
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun #define read_r10k_perf_event(counter)				\
1401*4882a593Smuzhiyun ({								\
1402*4882a593Smuzhiyun 	unsigned int __res;					\
1403*4882a593Smuzhiyun 	__asm__ __volatile__(					\
1404*4882a593Smuzhiyun 	"mfps\t%0, %1"						\
1405*4882a593Smuzhiyun 	: "=r" (__res)						\
1406*4882a593Smuzhiyun 	: "i" (counter));					\
1407*4882a593Smuzhiyun 								\
1408*4882a593Smuzhiyun 	__res;							\
1409*4882a593Smuzhiyun })
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun #define write_r10k_perf_cntl(counter,val)			\
1412*4882a593Smuzhiyun do {								\
1413*4882a593Smuzhiyun 	__asm__ __volatile__(					\
1414*4882a593Smuzhiyun 	"mtps\t%0, %1"						\
1415*4882a593Smuzhiyun 	:							\
1416*4882a593Smuzhiyun 	: "r" (val), "i" (counter));				\
1417*4882a593Smuzhiyun } while (0)
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun /*
1421*4882a593Smuzhiyun  * Macros to access the system control coprocessor
1422*4882a593Smuzhiyun  */
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun #define ___read_32bit_c0_register(source, sel, vol)			\
1425*4882a593Smuzhiyun ({ unsigned int __res;							\
1426*4882a593Smuzhiyun 	if (sel == 0)							\
1427*4882a593Smuzhiyun 		__asm__ vol(						\
1428*4882a593Smuzhiyun 			"mfc0\t%0, " #source "\n\t"			\
1429*4882a593Smuzhiyun 			: "=r" (__res));				\
1430*4882a593Smuzhiyun 	else								\
1431*4882a593Smuzhiyun 		__asm__ vol(						\
1432*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1433*4882a593Smuzhiyun 			".set\tmips32\n\t"				\
1434*4882a593Smuzhiyun 			"mfc0\t%0, " #source ", " #sel "\n\t"		\
1435*4882a593Smuzhiyun 			".set\tpop\n\t"					\
1436*4882a593Smuzhiyun 			: "=r" (__res));				\
1437*4882a593Smuzhiyun 	__res;								\
1438*4882a593Smuzhiyun })
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun #define ___read_64bit_c0_register(source, sel, vol)			\
1441*4882a593Smuzhiyun ({ unsigned long long __res;						\
1442*4882a593Smuzhiyun 	if (sizeof(unsigned long) == 4)					\
1443*4882a593Smuzhiyun 		__res = __read_64bit_c0_split(source, sel, vol);	\
1444*4882a593Smuzhiyun 	else if (sel == 0)						\
1445*4882a593Smuzhiyun 		__asm__ vol(						\
1446*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1447*4882a593Smuzhiyun 			".set\tmips3\n\t"				\
1448*4882a593Smuzhiyun 			"dmfc0\t%0, " #source "\n\t"			\
1449*4882a593Smuzhiyun 			".set\tpop"					\
1450*4882a593Smuzhiyun 			: "=r" (__res));				\
1451*4882a593Smuzhiyun 	else								\
1452*4882a593Smuzhiyun 		__asm__ vol(						\
1453*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1454*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1455*4882a593Smuzhiyun 			"dmfc0\t%0, " #source ", " #sel "\n\t"		\
1456*4882a593Smuzhiyun 			".set\tpop"					\
1457*4882a593Smuzhiyun 			: "=r" (__res));				\
1458*4882a593Smuzhiyun 	__res;								\
1459*4882a593Smuzhiyun })
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun #define __read_32bit_c0_register(source, sel)				\
1462*4882a593Smuzhiyun 	___read_32bit_c0_register(source, sel, __volatile__)
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun #define __read_const_32bit_c0_register(source, sel)			\
1465*4882a593Smuzhiyun 	___read_32bit_c0_register(source, sel,)
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun #define __read_64bit_c0_register(source, sel)				\
1468*4882a593Smuzhiyun 	___read_64bit_c0_register(source, sel, __volatile__)
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun #define __read_const_64bit_c0_register(source, sel)			\
1471*4882a593Smuzhiyun 	___read_64bit_c0_register(source, sel,)
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun #define __write_32bit_c0_register(register, sel, value)			\
1474*4882a593Smuzhiyun do {									\
1475*4882a593Smuzhiyun 	if (sel == 0)							\
1476*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1477*4882a593Smuzhiyun 			"mtc0\t%z0, " #register "\n\t"			\
1478*4882a593Smuzhiyun 			: : "Jr" ((unsigned int)(value)));		\
1479*4882a593Smuzhiyun 	else								\
1480*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1481*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1482*4882a593Smuzhiyun 			".set\tmips32\n\t"				\
1483*4882a593Smuzhiyun 			"mtc0\t%z0, " #register ", " #sel "\n\t"	\
1484*4882a593Smuzhiyun 			".set\tpop"					\
1485*4882a593Smuzhiyun 			: : "Jr" ((unsigned int)(value)));		\
1486*4882a593Smuzhiyun } while (0)
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun #define __write_64bit_c0_register(register, sel, value)			\
1489*4882a593Smuzhiyun do {									\
1490*4882a593Smuzhiyun 	if (sizeof(unsigned long) == 4)					\
1491*4882a593Smuzhiyun 		__write_64bit_c0_split(register, sel, value);		\
1492*4882a593Smuzhiyun 	else if (sel == 0)						\
1493*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1494*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1495*4882a593Smuzhiyun 			".set\tmips3\n\t"				\
1496*4882a593Smuzhiyun 			"dmtc0\t%z0, " #register "\n\t"			\
1497*4882a593Smuzhiyun 			".set\tpop"					\
1498*4882a593Smuzhiyun 			: : "Jr" (value));				\
1499*4882a593Smuzhiyun 	else								\
1500*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1501*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1502*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1503*4882a593Smuzhiyun 			"dmtc0\t%z0, " #register ", " #sel "\n\t"	\
1504*4882a593Smuzhiyun 			".set\tpop"					\
1505*4882a593Smuzhiyun 			: : "Jr" (value));				\
1506*4882a593Smuzhiyun } while (0)
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun #define __read_ulong_c0_register(reg, sel)				\
1509*4882a593Smuzhiyun 	((sizeof(unsigned long) == 4) ?					\
1510*4882a593Smuzhiyun 	(unsigned long) __read_32bit_c0_register(reg, sel) :		\
1511*4882a593Smuzhiyun 	(unsigned long) __read_64bit_c0_register(reg, sel))
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun #define __read_const_ulong_c0_register(reg, sel)			\
1514*4882a593Smuzhiyun 	((sizeof(unsigned long) == 4) ?					\
1515*4882a593Smuzhiyun 	(unsigned long) __read_const_32bit_c0_register(reg, sel) :	\
1516*4882a593Smuzhiyun 	(unsigned long) __read_const_64bit_c0_register(reg, sel))
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun #define __write_ulong_c0_register(reg, sel, val)			\
1519*4882a593Smuzhiyun do {									\
1520*4882a593Smuzhiyun 	if (sizeof(unsigned long) == 4)					\
1521*4882a593Smuzhiyun 		__write_32bit_c0_register(reg, sel, val);		\
1522*4882a593Smuzhiyun 	else								\
1523*4882a593Smuzhiyun 		__write_64bit_c0_register(reg, sel, val);		\
1524*4882a593Smuzhiyun } while (0)
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun /*
1527*4882a593Smuzhiyun  * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1528*4882a593Smuzhiyun  */
1529*4882a593Smuzhiyun #define __read_32bit_c0_ctrl_register(source)				\
1530*4882a593Smuzhiyun ({ unsigned int __res;							\
1531*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1532*4882a593Smuzhiyun 		"cfc0\t%0, " #source "\n\t"				\
1533*4882a593Smuzhiyun 		: "=r" (__res));					\
1534*4882a593Smuzhiyun 	__res;								\
1535*4882a593Smuzhiyun })
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun #define __write_32bit_c0_ctrl_register(register, value)			\
1538*4882a593Smuzhiyun do {									\
1539*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1540*4882a593Smuzhiyun 		"ctc0\t%z0, " #register "\n\t"				\
1541*4882a593Smuzhiyun 		: : "Jr" ((unsigned int)(value)));			\
1542*4882a593Smuzhiyun } while (0)
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun /*
1545*4882a593Smuzhiyun  * These versions are only needed for systems with more than 38 bits of
1546*4882a593Smuzhiyun  * physical address space running the 32-bit kernel.  That's none atm :-)
1547*4882a593Smuzhiyun  */
1548*4882a593Smuzhiyun #define __read_64bit_c0_split(source, sel, vol)				\
1549*4882a593Smuzhiyun ({									\
1550*4882a593Smuzhiyun 	unsigned long long __val;					\
1551*4882a593Smuzhiyun 	unsigned long __flags;						\
1552*4882a593Smuzhiyun 									\
1553*4882a593Smuzhiyun 	local_irq_save(__flags);					\
1554*4882a593Smuzhiyun 	if (sel == 0)							\
1555*4882a593Smuzhiyun 		__asm__ vol(						\
1556*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1557*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1558*4882a593Smuzhiyun 			"dmfc0\t%L0, " #source "\n\t"			\
1559*4882a593Smuzhiyun 			"dsra\t%M0, %L0, 32\n\t"			\
1560*4882a593Smuzhiyun 			"sll\t%L0, %L0, 0\n\t"				\
1561*4882a593Smuzhiyun 			".set\tpop"					\
1562*4882a593Smuzhiyun 			: "=r" (__val));				\
1563*4882a593Smuzhiyun 	else								\
1564*4882a593Smuzhiyun 		__asm__ vol(						\
1565*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1566*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1567*4882a593Smuzhiyun 			"dmfc0\t%L0, " #source ", " #sel "\n\t"		\
1568*4882a593Smuzhiyun 			"dsra\t%M0, %L0, 32\n\t"			\
1569*4882a593Smuzhiyun 			"sll\t%L0, %L0, 0\n\t"				\
1570*4882a593Smuzhiyun 			".set\tpop"					\
1571*4882a593Smuzhiyun 			: "=r" (__val));				\
1572*4882a593Smuzhiyun 	local_irq_restore(__flags);					\
1573*4882a593Smuzhiyun 									\
1574*4882a593Smuzhiyun 	__val;								\
1575*4882a593Smuzhiyun })
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun #define __write_64bit_c0_split(source, sel, val)			\
1578*4882a593Smuzhiyun do {									\
1579*4882a593Smuzhiyun 	unsigned long long __tmp = (val);				\
1580*4882a593Smuzhiyun 	unsigned long __flags;						\
1581*4882a593Smuzhiyun 									\
1582*4882a593Smuzhiyun 	local_irq_save(__flags);					\
1583*4882a593Smuzhiyun 	if (MIPS_ISA_REV >= 2)						\
1584*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1585*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1586*4882a593Smuzhiyun 			".set\t" MIPS_ISA_LEVEL "\n\t"			\
1587*4882a593Smuzhiyun 			"dins\t%L0, %M0, 32, 32\n\t"			\
1588*4882a593Smuzhiyun 			"dmtc0\t%L0, " #source ", " #sel "\n\t"		\
1589*4882a593Smuzhiyun 			".set\tpop"					\
1590*4882a593Smuzhiyun 			: "+r" (__tmp));				\
1591*4882a593Smuzhiyun 	else if (sel == 0)						\
1592*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1593*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1594*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1595*4882a593Smuzhiyun 			"dsll\t%L0, %L0, 32\n\t"			\
1596*4882a593Smuzhiyun 			"dsrl\t%L0, %L0, 32\n\t"			\
1597*4882a593Smuzhiyun 			"dsll\t%M0, %M0, 32\n\t"			\
1598*4882a593Smuzhiyun 			"or\t%L0, %L0, %M0\n\t"				\
1599*4882a593Smuzhiyun 			"dmtc0\t%L0, " #source "\n\t"			\
1600*4882a593Smuzhiyun 			".set\tpop"					\
1601*4882a593Smuzhiyun 			: "+r" (__tmp));				\
1602*4882a593Smuzhiyun 	else								\
1603*4882a593Smuzhiyun 		__asm__ __volatile__(					\
1604*4882a593Smuzhiyun 			".set\tpush\n\t"				\
1605*4882a593Smuzhiyun 			".set\tmips64\n\t"				\
1606*4882a593Smuzhiyun 			"dsll\t%L0, %L0, 32\n\t"			\
1607*4882a593Smuzhiyun 			"dsrl\t%L0, %L0, 32\n\t"			\
1608*4882a593Smuzhiyun 			"dsll\t%M0, %M0, 32\n\t"			\
1609*4882a593Smuzhiyun 			"or\t%L0, %L0, %M0\n\t"				\
1610*4882a593Smuzhiyun 			"dmtc0\t%L0, " #source ", " #sel "\n\t"		\
1611*4882a593Smuzhiyun 			".set\tpop"					\
1612*4882a593Smuzhiyun 			: "+r" (__tmp));				\
1613*4882a593Smuzhiyun 	local_irq_restore(__flags);					\
1614*4882a593Smuzhiyun } while (0)
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun #ifndef TOOLCHAIN_SUPPORTS_XPA
1617*4882a593Smuzhiyun _ASM_MACRO_2R_1S(mfhc0, rt, rs, sel,
1618*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x40400000 | __rt << 16 | __rs << 11 | \\sel)
1619*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x000000f4 | __rt << 21 | __rs << 16 | \\sel << 11));
1620*4882a593Smuzhiyun _ASM_MACRO_2R_1S(mthc0, rt, rd, sel,
1621*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x40c00000 | __rt << 16 | __rd << 11 | \\sel)
1622*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x000002f4 | __rt << 21 | __rd << 16 | \\sel << 11));
1623*4882a593Smuzhiyun #define _ASM_SET_XPA ""
1624*4882a593Smuzhiyun #else	/* !TOOLCHAIN_SUPPORTS_XPA */
1625*4882a593Smuzhiyun #define _ASM_SET_XPA ".set\txpa\n\t"
1626*4882a593Smuzhiyun #endif
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun #define __readx_32bit_c0_register(source, sel)				\
1629*4882a593Smuzhiyun ({									\
1630*4882a593Smuzhiyun 	unsigned int __res;						\
1631*4882a593Smuzhiyun 									\
1632*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1633*4882a593Smuzhiyun 	"	.set	push					\n"	\
1634*4882a593Smuzhiyun 	"	.set	mips32r2				\n"	\
1635*4882a593Smuzhiyun 	_ASM_SET_XPA							\
1636*4882a593Smuzhiyun 	"	mfhc0	%0, " #source ", %1			\n"	\
1637*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1638*4882a593Smuzhiyun 	: "=r" (__res)							\
1639*4882a593Smuzhiyun 	: "i" (sel));							\
1640*4882a593Smuzhiyun 	__res;								\
1641*4882a593Smuzhiyun })
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun #define __writex_32bit_c0_register(register, sel, value)		\
1644*4882a593Smuzhiyun do {									\
1645*4882a593Smuzhiyun 	__asm__ __volatile__(						\
1646*4882a593Smuzhiyun 	"	.set	push					\n"	\
1647*4882a593Smuzhiyun 	"	.set	mips32r2				\n"	\
1648*4882a593Smuzhiyun 	_ASM_SET_XPA							\
1649*4882a593Smuzhiyun 	"	mthc0	%z0, " #register ", %1			\n"	\
1650*4882a593Smuzhiyun 	"	.set	pop					\n"	\
1651*4882a593Smuzhiyun 	:								\
1652*4882a593Smuzhiyun 	: "Jr" (value), "i" (sel));					\
1653*4882a593Smuzhiyun } while (0)
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun #define read_c0_index()		__read_32bit_c0_register($0, 0)
1656*4882a593Smuzhiyun #define write_c0_index(val)	__write_32bit_c0_register($0, 0, val)
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun #define read_c0_random()	__read_32bit_c0_register($1, 0)
1659*4882a593Smuzhiyun #define write_c0_random(val)	__write_32bit_c0_register($1, 0, val)
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun #define read_c0_entrylo0()	__read_ulong_c0_register($2, 0)
1662*4882a593Smuzhiyun #define write_c0_entrylo0(val)	__write_ulong_c0_register($2, 0, val)
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun #define readx_c0_entrylo0()	__readx_32bit_c0_register($2, 0)
1665*4882a593Smuzhiyun #define writex_c0_entrylo0(val)	__writex_32bit_c0_register($2, 0, val)
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun #define read_c0_entrylo1()	__read_ulong_c0_register($3, 0)
1668*4882a593Smuzhiyun #define write_c0_entrylo1(val)	__write_ulong_c0_register($3, 0, val)
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun #define readx_c0_entrylo1()	__readx_32bit_c0_register($3, 0)
1671*4882a593Smuzhiyun #define writex_c0_entrylo1(val)	__writex_32bit_c0_register($3, 0, val)
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun #define read_c0_conf()		__read_32bit_c0_register($3, 0)
1674*4882a593Smuzhiyun #define write_c0_conf(val)	__write_32bit_c0_register($3, 0, val)
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun #define read_c0_globalnumber()	__read_32bit_c0_register($3, 1)
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun #define read_c0_context()	__read_ulong_c0_register($4, 0)
1679*4882a593Smuzhiyun #define write_c0_context(val)	__write_ulong_c0_register($4, 0, val)
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun #define read_c0_contextconfig()		__read_32bit_c0_register($4, 1)
1682*4882a593Smuzhiyun #define write_c0_contextconfig(val)	__write_32bit_c0_register($4, 1, val)
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun #define read_c0_userlocal()	__read_ulong_c0_register($4, 2)
1685*4882a593Smuzhiyun #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun #define read_c0_xcontextconfig()	__read_ulong_c0_register($4, 3)
1688*4882a593Smuzhiyun #define write_c0_xcontextconfig(val)	__write_ulong_c0_register($4, 3, val)
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun #define read_c0_memorymapid()		__read_32bit_c0_register($4, 5)
1691*4882a593Smuzhiyun #define write_c0_memorymapid(val)	__write_32bit_c0_register($4, 5, val)
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun #define read_c0_pagemask()	__read_32bit_c0_register($5, 0)
1694*4882a593Smuzhiyun #define write_c0_pagemask(val)	__write_32bit_c0_register($5, 0, val)
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun #define read_c0_pagegrain()	__read_32bit_c0_register($5, 1)
1697*4882a593Smuzhiyun #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun #define read_c0_wired()		__read_32bit_c0_register($6, 0)
1700*4882a593Smuzhiyun #define write_c0_wired(val)	__write_32bit_c0_register($6, 0, val)
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun #define read_c0_info()		__read_32bit_c0_register($7, 0)
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun #define read_c0_cache()		__read_32bit_c0_register($7, 0) /* TX39xx */
1705*4882a593Smuzhiyun #define write_c0_cache(val)	__write_32bit_c0_register($7, 0, val)
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun #define read_c0_badvaddr()	__read_ulong_c0_register($8, 0)
1708*4882a593Smuzhiyun #define write_c0_badvaddr(val)	__write_ulong_c0_register($8, 0, val)
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun #define read_c0_badinstr()	__read_32bit_c0_register($8, 1)
1711*4882a593Smuzhiyun #define read_c0_badinstrp()	__read_32bit_c0_register($8, 2)
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun #define read_c0_count()		__read_32bit_c0_register($9, 0)
1714*4882a593Smuzhiyun #define write_c0_count(val)	__write_32bit_c0_register($9, 0, val)
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun #define read_c0_entryhi()	__read_ulong_c0_register($10, 0)
1717*4882a593Smuzhiyun #define write_c0_entryhi(val)	__write_ulong_c0_register($10, 0, val)
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun #define read_c0_guestctl1()	__read_32bit_c0_register($10, 4)
1720*4882a593Smuzhiyun #define write_c0_guestctl1(val)	__write_32bit_c0_register($10, 4, val)
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun #define read_c0_guestctl2()	__read_32bit_c0_register($10, 5)
1723*4882a593Smuzhiyun #define write_c0_guestctl2(val)	__write_32bit_c0_register($10, 5, val)
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun #define read_c0_guestctl3()	__read_32bit_c0_register($10, 6)
1726*4882a593Smuzhiyun #define write_c0_guestctl3(val)	__write_32bit_c0_register($10, 6, val)
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun #define read_c0_compare()	__read_32bit_c0_register($11, 0)
1729*4882a593Smuzhiyun #define write_c0_compare(val)	__write_32bit_c0_register($11, 0, val)
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun #define read_c0_guestctl0ext()	__read_32bit_c0_register($11, 4)
1732*4882a593Smuzhiyun #define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun #define read_c0_status()	__read_32bit_c0_register($12, 0)
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun #define write_c0_status(val)	__write_32bit_c0_register($12, 0, val)
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun #define read_c0_guestctl0()	__read_32bit_c0_register($12, 6)
1739*4882a593Smuzhiyun #define write_c0_guestctl0(val)	__write_32bit_c0_register($12, 6, val)
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun #define read_c0_gtoffset()	__read_32bit_c0_register($12, 7)
1742*4882a593Smuzhiyun #define write_c0_gtoffset(val)	__write_32bit_c0_register($12, 7, val)
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun #define read_c0_cause()		__read_32bit_c0_register($13, 0)
1745*4882a593Smuzhiyun #define write_c0_cause(val)	__write_32bit_c0_register($13, 0, val)
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun #define read_c0_epc()		__read_ulong_c0_register($14, 0)
1748*4882a593Smuzhiyun #define write_c0_epc(val)	__write_ulong_c0_register($14, 0, val)
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun #define read_c0_prid()		__read_const_32bit_c0_register($15, 0)
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun #define read_c0_cmgcrbase()	__read_ulong_c0_register($15, 3)
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun #define read_c0_config()	__read_32bit_c0_register($16, 0)
1755*4882a593Smuzhiyun #define read_c0_config1()	__read_32bit_c0_register($16, 1)
1756*4882a593Smuzhiyun #define read_c0_config2()	__read_32bit_c0_register($16, 2)
1757*4882a593Smuzhiyun #define read_c0_config3()	__read_32bit_c0_register($16, 3)
1758*4882a593Smuzhiyun #define read_c0_config4()	__read_32bit_c0_register($16, 4)
1759*4882a593Smuzhiyun #define read_c0_config5()	__read_32bit_c0_register($16, 5)
1760*4882a593Smuzhiyun #define read_c0_config6()	__read_32bit_c0_register($16, 6)
1761*4882a593Smuzhiyun #define read_c0_config7()	__read_32bit_c0_register($16, 7)
1762*4882a593Smuzhiyun #define write_c0_config(val)	__write_32bit_c0_register($16, 0, val)
1763*4882a593Smuzhiyun #define write_c0_config1(val)	__write_32bit_c0_register($16, 1, val)
1764*4882a593Smuzhiyun #define write_c0_config2(val)	__write_32bit_c0_register($16, 2, val)
1765*4882a593Smuzhiyun #define write_c0_config3(val)	__write_32bit_c0_register($16, 3, val)
1766*4882a593Smuzhiyun #define write_c0_config4(val)	__write_32bit_c0_register($16, 4, val)
1767*4882a593Smuzhiyun #define write_c0_config5(val)	__write_32bit_c0_register($16, 5, val)
1768*4882a593Smuzhiyun #define write_c0_config6(val)	__write_32bit_c0_register($16, 6, val)
1769*4882a593Smuzhiyun #define write_c0_config7(val)	__write_32bit_c0_register($16, 7, val)
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun #define read_c0_lladdr()	__read_ulong_c0_register($17, 0)
1772*4882a593Smuzhiyun #define write_c0_lladdr(val)	__write_ulong_c0_register($17, 0, val)
1773*4882a593Smuzhiyun #define read_c0_maar()		__read_ulong_c0_register($17, 1)
1774*4882a593Smuzhiyun #define write_c0_maar(val)	__write_ulong_c0_register($17, 1, val)
1775*4882a593Smuzhiyun #define readx_c0_maar()		__readx_32bit_c0_register($17, 1)
1776*4882a593Smuzhiyun #define writex_c0_maar(val)	__writex_32bit_c0_register($17, 1, val)
1777*4882a593Smuzhiyun #define read_c0_maari()		__read_32bit_c0_register($17, 2)
1778*4882a593Smuzhiyun #define write_c0_maari(val)	__write_32bit_c0_register($17, 2, val)
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun /*
1781*4882a593Smuzhiyun  * The WatchLo register.  There may be up to 8 of them.
1782*4882a593Smuzhiyun  */
1783*4882a593Smuzhiyun #define read_c0_watchlo0()	__read_ulong_c0_register($18, 0)
1784*4882a593Smuzhiyun #define read_c0_watchlo1()	__read_ulong_c0_register($18, 1)
1785*4882a593Smuzhiyun #define read_c0_watchlo2()	__read_ulong_c0_register($18, 2)
1786*4882a593Smuzhiyun #define read_c0_watchlo3()	__read_ulong_c0_register($18, 3)
1787*4882a593Smuzhiyun #define read_c0_watchlo4()	__read_ulong_c0_register($18, 4)
1788*4882a593Smuzhiyun #define read_c0_watchlo5()	__read_ulong_c0_register($18, 5)
1789*4882a593Smuzhiyun #define read_c0_watchlo6()	__read_ulong_c0_register($18, 6)
1790*4882a593Smuzhiyun #define read_c0_watchlo7()	__read_ulong_c0_register($18, 7)
1791*4882a593Smuzhiyun #define write_c0_watchlo0(val)	__write_ulong_c0_register($18, 0, val)
1792*4882a593Smuzhiyun #define write_c0_watchlo1(val)	__write_ulong_c0_register($18, 1, val)
1793*4882a593Smuzhiyun #define write_c0_watchlo2(val)	__write_ulong_c0_register($18, 2, val)
1794*4882a593Smuzhiyun #define write_c0_watchlo3(val)	__write_ulong_c0_register($18, 3, val)
1795*4882a593Smuzhiyun #define write_c0_watchlo4(val)	__write_ulong_c0_register($18, 4, val)
1796*4882a593Smuzhiyun #define write_c0_watchlo5(val)	__write_ulong_c0_register($18, 5, val)
1797*4882a593Smuzhiyun #define write_c0_watchlo6(val)	__write_ulong_c0_register($18, 6, val)
1798*4882a593Smuzhiyun #define write_c0_watchlo7(val)	__write_ulong_c0_register($18, 7, val)
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun /*
1801*4882a593Smuzhiyun  * The WatchHi register.  There may be up to 8 of them.
1802*4882a593Smuzhiyun  */
1803*4882a593Smuzhiyun #define read_c0_watchhi0()	__read_32bit_c0_register($19, 0)
1804*4882a593Smuzhiyun #define read_c0_watchhi1()	__read_32bit_c0_register($19, 1)
1805*4882a593Smuzhiyun #define read_c0_watchhi2()	__read_32bit_c0_register($19, 2)
1806*4882a593Smuzhiyun #define read_c0_watchhi3()	__read_32bit_c0_register($19, 3)
1807*4882a593Smuzhiyun #define read_c0_watchhi4()	__read_32bit_c0_register($19, 4)
1808*4882a593Smuzhiyun #define read_c0_watchhi5()	__read_32bit_c0_register($19, 5)
1809*4882a593Smuzhiyun #define read_c0_watchhi6()	__read_32bit_c0_register($19, 6)
1810*4882a593Smuzhiyun #define read_c0_watchhi7()	__read_32bit_c0_register($19, 7)
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun #define write_c0_watchhi0(val)	__write_32bit_c0_register($19, 0, val)
1813*4882a593Smuzhiyun #define write_c0_watchhi1(val)	__write_32bit_c0_register($19, 1, val)
1814*4882a593Smuzhiyun #define write_c0_watchhi2(val)	__write_32bit_c0_register($19, 2, val)
1815*4882a593Smuzhiyun #define write_c0_watchhi3(val)	__write_32bit_c0_register($19, 3, val)
1816*4882a593Smuzhiyun #define write_c0_watchhi4(val)	__write_32bit_c0_register($19, 4, val)
1817*4882a593Smuzhiyun #define write_c0_watchhi5(val)	__write_32bit_c0_register($19, 5, val)
1818*4882a593Smuzhiyun #define write_c0_watchhi6(val)	__write_32bit_c0_register($19, 6, val)
1819*4882a593Smuzhiyun #define write_c0_watchhi7(val)	__write_32bit_c0_register($19, 7, val)
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun #define read_c0_xcontext()	__read_ulong_c0_register($20, 0)
1822*4882a593Smuzhiyun #define write_c0_xcontext(val)	__write_ulong_c0_register($20, 0, val)
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun #define read_c0_intcontrol()	__read_32bit_c0_ctrl_register($20)
1825*4882a593Smuzhiyun #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun #define read_c0_framemask()	__read_32bit_c0_register($21, 0)
1828*4882a593Smuzhiyun #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun #define read_c0_diag()		__read_32bit_c0_register($22, 0)
1831*4882a593Smuzhiyun #define write_c0_diag(val)	__write_32bit_c0_register($22, 0, val)
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun /* R10K CP0 Branch Diagnostic register is 64bits wide */
1834*4882a593Smuzhiyun #define read_c0_r10k_diag()	__read_64bit_c0_register($22, 0)
1835*4882a593Smuzhiyun #define write_c0_r10k_diag(val)	__write_64bit_c0_register($22, 0, val)
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun #define read_c0_diag1()		__read_32bit_c0_register($22, 1)
1838*4882a593Smuzhiyun #define write_c0_diag1(val)	__write_32bit_c0_register($22, 1, val)
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun #define read_c0_diag2()		__read_32bit_c0_register($22, 2)
1841*4882a593Smuzhiyun #define write_c0_diag2(val)	__write_32bit_c0_register($22, 2, val)
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun #define read_c0_diag3()		__read_32bit_c0_register($22, 3)
1844*4882a593Smuzhiyun #define write_c0_diag3(val)	__write_32bit_c0_register($22, 3, val)
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun #define read_c0_diag4()		__read_32bit_c0_register($22, 4)
1847*4882a593Smuzhiyun #define write_c0_diag4(val)	__write_32bit_c0_register($22, 4, val)
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun #define read_c0_diag5()		__read_32bit_c0_register($22, 5)
1850*4882a593Smuzhiyun #define write_c0_diag5(val)	__write_32bit_c0_register($22, 5, val)
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun #define read_c0_debug()		__read_32bit_c0_register($23, 0)
1853*4882a593Smuzhiyun #define write_c0_debug(val)	__write_32bit_c0_register($23, 0, val)
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun #define read_c0_depc()		__read_ulong_c0_register($24, 0)
1856*4882a593Smuzhiyun #define write_c0_depc(val)	__write_ulong_c0_register($24, 0, val)
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun /*
1859*4882a593Smuzhiyun  * MIPS32 / MIPS64 performance counters
1860*4882a593Smuzhiyun  */
1861*4882a593Smuzhiyun #define read_c0_perfctrl0()	__read_32bit_c0_register($25, 0)
1862*4882a593Smuzhiyun #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1863*4882a593Smuzhiyun #define read_c0_perfcntr0()	__read_32bit_c0_register($25, 1)
1864*4882a593Smuzhiyun #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
1865*4882a593Smuzhiyun #define read_c0_perfcntr0_64()	__read_64bit_c0_register($25, 1)
1866*4882a593Smuzhiyun #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1867*4882a593Smuzhiyun #define read_c0_perfctrl1()	__read_32bit_c0_register($25, 2)
1868*4882a593Smuzhiyun #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1869*4882a593Smuzhiyun #define read_c0_perfcntr1()	__read_32bit_c0_register($25, 3)
1870*4882a593Smuzhiyun #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
1871*4882a593Smuzhiyun #define read_c0_perfcntr1_64()	__read_64bit_c0_register($25, 3)
1872*4882a593Smuzhiyun #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1873*4882a593Smuzhiyun #define read_c0_perfctrl2()	__read_32bit_c0_register($25, 4)
1874*4882a593Smuzhiyun #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1875*4882a593Smuzhiyun #define read_c0_perfcntr2()	__read_32bit_c0_register($25, 5)
1876*4882a593Smuzhiyun #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
1877*4882a593Smuzhiyun #define read_c0_perfcntr2_64()	__read_64bit_c0_register($25, 5)
1878*4882a593Smuzhiyun #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1879*4882a593Smuzhiyun #define read_c0_perfctrl3()	__read_32bit_c0_register($25, 6)
1880*4882a593Smuzhiyun #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1881*4882a593Smuzhiyun #define read_c0_perfcntr3()	__read_32bit_c0_register($25, 7)
1882*4882a593Smuzhiyun #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
1883*4882a593Smuzhiyun #define read_c0_perfcntr3_64()	__read_64bit_c0_register($25, 7)
1884*4882a593Smuzhiyun #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun #define read_c0_ecc()		__read_32bit_c0_register($26, 0)
1887*4882a593Smuzhiyun #define write_c0_ecc(val)	__write_32bit_c0_register($26, 0, val)
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun #define read_c0_derraddr0()	__read_ulong_c0_register($26, 1)
1890*4882a593Smuzhiyun #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun #define read_c0_cacheerr()	__read_32bit_c0_register($27, 0)
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun #define read_c0_derraddr1()	__read_ulong_c0_register($27, 1)
1895*4882a593Smuzhiyun #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun #define read_c0_taglo()		__read_32bit_c0_register($28, 0)
1898*4882a593Smuzhiyun #define write_c0_taglo(val)	__write_32bit_c0_register($28, 0, val)
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun #define read_c0_dtaglo()	__read_32bit_c0_register($28, 2)
1901*4882a593Smuzhiyun #define write_c0_dtaglo(val)	__write_32bit_c0_register($28, 2, val)
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun #define read_c0_ddatalo()	__read_32bit_c0_register($28, 3)
1904*4882a593Smuzhiyun #define write_c0_ddatalo(val)	__write_32bit_c0_register($28, 3, val)
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun #define read_c0_staglo()	__read_32bit_c0_register($28, 4)
1907*4882a593Smuzhiyun #define write_c0_staglo(val)	__write_32bit_c0_register($28, 4, val)
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun #define read_c0_taghi()		__read_32bit_c0_register($29, 0)
1910*4882a593Smuzhiyun #define write_c0_taghi(val)	__write_32bit_c0_register($29, 0, val)
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun #define read_c0_errorepc()	__read_ulong_c0_register($30, 0)
1913*4882a593Smuzhiyun #define write_c0_errorepc(val)	__write_ulong_c0_register($30, 0, val)
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun /* MIPSR2 */
1916*4882a593Smuzhiyun #define read_c0_hwrena()	__read_32bit_c0_register($7, 0)
1917*4882a593Smuzhiyun #define write_c0_hwrena(val)	__write_32bit_c0_register($7, 0, val)
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun #define read_c0_intctl()	__read_32bit_c0_register($12, 1)
1920*4882a593Smuzhiyun #define write_c0_intctl(val)	__write_32bit_c0_register($12, 1, val)
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun #define read_c0_srsctl()	__read_32bit_c0_register($12, 2)
1923*4882a593Smuzhiyun #define write_c0_srsctl(val)	__write_32bit_c0_register($12, 2, val)
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun #define read_c0_srsmap()	__read_32bit_c0_register($12, 3)
1926*4882a593Smuzhiyun #define write_c0_srsmap(val)	__write_32bit_c0_register($12, 3, val)
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun #define read_c0_ebase()		__read_32bit_c0_register($15, 1)
1929*4882a593Smuzhiyun #define write_c0_ebase(val)	__write_32bit_c0_register($15, 1, val)
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun #define read_c0_ebase_64()	__read_64bit_c0_register($15, 1)
1932*4882a593Smuzhiyun #define write_c0_ebase_64(val)	__write_64bit_c0_register($15, 1, val)
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun #define read_c0_cdmmbase()	__read_ulong_c0_register($15, 2)
1935*4882a593Smuzhiyun #define write_c0_cdmmbase(val)	__write_ulong_c0_register($15, 2, val)
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun /* MIPSR3 */
1938*4882a593Smuzhiyun #define read_c0_segctl0()	__read_32bit_c0_register($5, 2)
1939*4882a593Smuzhiyun #define write_c0_segctl0(val)	__write_32bit_c0_register($5, 2, val)
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun #define read_c0_segctl1()	__read_32bit_c0_register($5, 3)
1942*4882a593Smuzhiyun #define write_c0_segctl1(val)	__write_32bit_c0_register($5, 3, val)
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun #define read_c0_segctl2()	__read_32bit_c0_register($5, 4)
1945*4882a593Smuzhiyun #define write_c0_segctl2(val)	__write_32bit_c0_register($5, 4, val)
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun /* Hardware Page Table Walker */
1948*4882a593Smuzhiyun #define read_c0_pwbase()	__read_ulong_c0_register($5, 5)
1949*4882a593Smuzhiyun #define write_c0_pwbase(val)	__write_ulong_c0_register($5, 5, val)
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun #define read_c0_pwfield()	__read_ulong_c0_register($5, 6)
1952*4882a593Smuzhiyun #define write_c0_pwfield(val)	__write_ulong_c0_register($5, 6, val)
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun #define read_c0_pwsize()	__read_ulong_c0_register($5, 7)
1955*4882a593Smuzhiyun #define write_c0_pwsize(val)	__write_ulong_c0_register($5, 7, val)
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun #define read_c0_pwctl()		__read_32bit_c0_register($6, 6)
1958*4882a593Smuzhiyun #define write_c0_pwctl(val)	__write_32bit_c0_register($6, 6, val)
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun #define read_c0_pgd()		__read_64bit_c0_register($9, 7)
1961*4882a593Smuzhiyun #define write_c0_pgd(val)	__write_64bit_c0_register($9, 7, val)
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun #define read_c0_kpgd()		__read_64bit_c0_register($31, 7)
1964*4882a593Smuzhiyun #define write_c0_kpgd(val)	__write_64bit_c0_register($31, 7, val)
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun /* Cavium OCTEON (cnMIPS) */
1967*4882a593Smuzhiyun #define read_c0_cvmcount()	__read_ulong_c0_register($9, 6)
1968*4882a593Smuzhiyun #define write_c0_cvmcount(val)	__write_ulong_c0_register($9, 6, val)
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun #define read_c0_cvmctl()	__read_64bit_c0_register($9, 7)
1971*4882a593Smuzhiyun #define write_c0_cvmctl(val)	__write_64bit_c0_register($9, 7, val)
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun #define read_c0_cvmmemctl()	__read_64bit_c0_register($11, 7)
1974*4882a593Smuzhiyun #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun #define read_c0_cvmmemctl2()	__read_64bit_c0_register($16, 6)
1977*4882a593Smuzhiyun #define write_c0_cvmmemctl2(val) __write_64bit_c0_register($16, 6, val)
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun #define read_c0_cvmvmconfig()	__read_64bit_c0_register($16, 7)
1980*4882a593Smuzhiyun #define write_c0_cvmvmconfig(val) __write_64bit_c0_register($16, 7, val)
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun /*
1983*4882a593Smuzhiyun  * The cacheerr registers are not standardized.	 On OCTEON, they are
1984*4882a593Smuzhiyun  * 64 bits wide.
1985*4882a593Smuzhiyun  */
1986*4882a593Smuzhiyun #define read_octeon_c0_icacheerr()	__read_64bit_c0_register($27, 0)
1987*4882a593Smuzhiyun #define write_octeon_c0_icacheerr(val)	__write_64bit_c0_register($27, 0, val)
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun #define read_octeon_c0_dcacheerr()	__read_64bit_c0_register($27, 1)
1990*4882a593Smuzhiyun #define write_octeon_c0_dcacheerr(val)	__write_64bit_c0_register($27, 1, val)
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun /* BMIPS3300 */
1993*4882a593Smuzhiyun #define read_c0_brcm_config_0()		__read_32bit_c0_register($22, 0)
1994*4882a593Smuzhiyun #define write_c0_brcm_config_0(val)	__write_32bit_c0_register($22, 0, val)
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun #define read_c0_brcm_bus_pll()		__read_32bit_c0_register($22, 4)
1997*4882a593Smuzhiyun #define write_c0_brcm_bus_pll(val)	__write_32bit_c0_register($22, 4, val)
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun #define read_c0_brcm_reset()		__read_32bit_c0_register($22, 5)
2000*4882a593Smuzhiyun #define write_c0_brcm_reset(val)	__write_32bit_c0_register($22, 5, val)
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun /* BMIPS43xx */
2003*4882a593Smuzhiyun #define read_c0_brcm_cmt_intr()		__read_32bit_c0_register($22, 1)
2004*4882a593Smuzhiyun #define write_c0_brcm_cmt_intr(val)	__write_32bit_c0_register($22, 1, val)
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun #define read_c0_brcm_cmt_ctrl()		__read_32bit_c0_register($22, 2)
2007*4882a593Smuzhiyun #define write_c0_brcm_cmt_ctrl(val)	__write_32bit_c0_register($22, 2, val)
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun #define read_c0_brcm_cmt_local()	__read_32bit_c0_register($22, 3)
2010*4882a593Smuzhiyun #define write_c0_brcm_cmt_local(val)	__write_32bit_c0_register($22, 3, val)
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun #define read_c0_brcm_config_1()		__read_32bit_c0_register($22, 5)
2013*4882a593Smuzhiyun #define write_c0_brcm_config_1(val)	__write_32bit_c0_register($22, 5, val)
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun #define read_c0_brcm_cbr()		__read_32bit_c0_register($22, 6)
2016*4882a593Smuzhiyun #define write_c0_brcm_cbr(val)		__write_32bit_c0_register($22, 6, val)
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun /* BMIPS5000 */
2019*4882a593Smuzhiyun #define read_c0_brcm_config()		__read_32bit_c0_register($22, 0)
2020*4882a593Smuzhiyun #define write_c0_brcm_config(val)	__write_32bit_c0_register($22, 0, val)
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun #define read_c0_brcm_mode()		__read_32bit_c0_register($22, 1)
2023*4882a593Smuzhiyun #define write_c0_brcm_mode(val)		__write_32bit_c0_register($22, 1, val)
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun #define read_c0_brcm_action()		__read_32bit_c0_register($22, 2)
2026*4882a593Smuzhiyun #define write_c0_brcm_action(val)	__write_32bit_c0_register($22, 2, val)
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun #define read_c0_brcm_edsp()		__read_32bit_c0_register($22, 3)
2029*4882a593Smuzhiyun #define write_c0_brcm_edsp(val)		__write_32bit_c0_register($22, 3, val)
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun #define read_c0_brcm_bootvec()		__read_32bit_c0_register($22, 4)
2032*4882a593Smuzhiyun #define write_c0_brcm_bootvec(val)	__write_32bit_c0_register($22, 4, val)
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun #define read_c0_brcm_sleepcount()	__read_32bit_c0_register($22, 7)
2035*4882a593Smuzhiyun #define write_c0_brcm_sleepcount(val)	__write_32bit_c0_register($22, 7, val)
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun /* Ingenic page ctrl register */
2038*4882a593Smuzhiyun #define write_c0_page_ctrl(val)	__write_32bit_c0_register($5, 4, val)
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun /*
2041*4882a593Smuzhiyun  * Macros to access the guest system control coprocessor
2042*4882a593Smuzhiyun  */
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun #ifndef TOOLCHAIN_SUPPORTS_VIRT
2045*4882a593Smuzhiyun _ASM_MACRO_2R_1S(mfgc0, rt, rs, sel,
2046*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x40600000 | __rt << 16 | __rs << 11 | \\sel)
2047*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x000004fc | __rt << 21 | __rs << 16 | \\sel << 11));
2048*4882a593Smuzhiyun _ASM_MACRO_2R_1S(dmfgc0, rt, rs, sel,
2049*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x40600100 | __rt << 16 | __rs << 11 | \\sel)
2050*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x580004fc | __rt << 21 | __rs << 16 | \\sel << 11));
2051*4882a593Smuzhiyun _ASM_MACRO_2R_1S(mtgc0, rt, rd, sel,
2052*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x40600200 | __rt << 16 | __rd << 11 | \\sel)
2053*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x000006fc | __rt << 21 | __rd << 16 | \\sel << 11));
2054*4882a593Smuzhiyun _ASM_MACRO_2R_1S(dmtgc0, rt, rd, sel,
2055*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x40600300 | __rt << 16 | __rd << 11 | \\sel)
2056*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x580006fc | __rt << 21 | __rd << 16 | \\sel << 11));
2057*4882a593Smuzhiyun _ASM_MACRO_0(tlbgp,    _ASM_INSN_IF_MIPS(0x42000010)
2058*4882a593Smuzhiyun 		       _ASM_INSN32_IF_MM(0x0000017c));
2059*4882a593Smuzhiyun _ASM_MACRO_0(tlbgr,    _ASM_INSN_IF_MIPS(0x42000009)
2060*4882a593Smuzhiyun 		       _ASM_INSN32_IF_MM(0x0000117c));
2061*4882a593Smuzhiyun _ASM_MACRO_0(tlbgwi,   _ASM_INSN_IF_MIPS(0x4200000a)
2062*4882a593Smuzhiyun 		       _ASM_INSN32_IF_MM(0x0000217c));
2063*4882a593Smuzhiyun _ASM_MACRO_0(tlbgwr,   _ASM_INSN_IF_MIPS(0x4200000e)
2064*4882a593Smuzhiyun 		       _ASM_INSN32_IF_MM(0x0000317c));
2065*4882a593Smuzhiyun _ASM_MACRO_0(tlbginvf, _ASM_INSN_IF_MIPS(0x4200000c)
2066*4882a593Smuzhiyun 		       _ASM_INSN32_IF_MM(0x0000517c));
2067*4882a593Smuzhiyun #define _ASM_SET_VIRT ""
2068*4882a593Smuzhiyun #else	/* !TOOLCHAIN_SUPPORTS_VIRT */
2069*4882a593Smuzhiyun #define _ASM_SET_VIRT ".set\tvirt\n\t"
2070*4882a593Smuzhiyun #endif
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun #define __read_32bit_gc0_register(source, sel)				\
2073*4882a593Smuzhiyun ({ int __res;								\
2074*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2075*4882a593Smuzhiyun 		".set\tpush\n\t"					\
2076*4882a593Smuzhiyun 		".set\tmips32r5\n\t"					\
2077*4882a593Smuzhiyun 		_ASM_SET_VIRT						\
2078*4882a593Smuzhiyun 		"mfgc0\t%0, " #source ", %1\n\t"			\
2079*4882a593Smuzhiyun 		".set\tpop"						\
2080*4882a593Smuzhiyun 		: "=r" (__res)						\
2081*4882a593Smuzhiyun 		: "i" (sel));						\
2082*4882a593Smuzhiyun 	__res;								\
2083*4882a593Smuzhiyun })
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun #define __read_64bit_gc0_register(source, sel)				\
2086*4882a593Smuzhiyun ({ unsigned long long __res;						\
2087*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2088*4882a593Smuzhiyun 		".set\tpush\n\t"					\
2089*4882a593Smuzhiyun 		".set\tmips64r5\n\t"					\
2090*4882a593Smuzhiyun 		_ASM_SET_VIRT						\
2091*4882a593Smuzhiyun 		"dmfgc0\t%0, " #source ", %1\n\t"			\
2092*4882a593Smuzhiyun 		".set\tpop"						\
2093*4882a593Smuzhiyun 		: "=r" (__res)						\
2094*4882a593Smuzhiyun 		: "i" (sel));						\
2095*4882a593Smuzhiyun 	__res;								\
2096*4882a593Smuzhiyun })
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun #define __write_32bit_gc0_register(register, sel, value)		\
2099*4882a593Smuzhiyun do {									\
2100*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2101*4882a593Smuzhiyun 		".set\tpush\n\t"					\
2102*4882a593Smuzhiyun 		".set\tmips32r5\n\t"					\
2103*4882a593Smuzhiyun 		_ASM_SET_VIRT						\
2104*4882a593Smuzhiyun 		"mtgc0\t%z0, " #register ", %1\n\t"			\
2105*4882a593Smuzhiyun 		".set\tpop"						\
2106*4882a593Smuzhiyun 		: : "Jr" ((unsigned int)(value)),			\
2107*4882a593Smuzhiyun 		    "i" (sel));						\
2108*4882a593Smuzhiyun } while (0)
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun #define __write_64bit_gc0_register(register, sel, value)		\
2111*4882a593Smuzhiyun do {									\
2112*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2113*4882a593Smuzhiyun 		".set\tpush\n\t"					\
2114*4882a593Smuzhiyun 		".set\tmips64r5\n\t"					\
2115*4882a593Smuzhiyun 		_ASM_SET_VIRT						\
2116*4882a593Smuzhiyun 		"dmtgc0\t%z0, " #register ", %1\n\t"			\
2117*4882a593Smuzhiyun 		".set\tpop"						\
2118*4882a593Smuzhiyun 		: : "Jr" (value),					\
2119*4882a593Smuzhiyun 		    "i" (sel));						\
2120*4882a593Smuzhiyun } while (0)
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun #define __read_ulong_gc0_register(reg, sel)				\
2123*4882a593Smuzhiyun 	((sizeof(unsigned long) == 4) ?					\
2124*4882a593Smuzhiyun 	(unsigned long) __read_32bit_gc0_register(reg, sel) :		\
2125*4882a593Smuzhiyun 	(unsigned long) __read_64bit_gc0_register(reg, sel))
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun #define __write_ulong_gc0_register(reg, sel, val)			\
2128*4882a593Smuzhiyun do {									\
2129*4882a593Smuzhiyun 	if (sizeof(unsigned long) == 4)					\
2130*4882a593Smuzhiyun 		__write_32bit_gc0_register(reg, sel, val);		\
2131*4882a593Smuzhiyun 	else								\
2132*4882a593Smuzhiyun 		__write_64bit_gc0_register(reg, sel, val);		\
2133*4882a593Smuzhiyun } while (0)
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun #define read_gc0_index()		__read_32bit_gc0_register($0, 0)
2136*4882a593Smuzhiyun #define write_gc0_index(val)		__write_32bit_gc0_register($0, 0, val)
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun #define read_gc0_entrylo0()		__read_ulong_gc0_register($2, 0)
2139*4882a593Smuzhiyun #define write_gc0_entrylo0(val)		__write_ulong_gc0_register($2, 0, val)
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun #define read_gc0_entrylo1()		__read_ulong_gc0_register($3, 0)
2142*4882a593Smuzhiyun #define write_gc0_entrylo1(val)		__write_ulong_gc0_register($3, 0, val)
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun #define read_gc0_context()		__read_ulong_gc0_register($4, 0)
2145*4882a593Smuzhiyun #define write_gc0_context(val)		__write_ulong_gc0_register($4, 0, val)
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun #define read_gc0_contextconfig()	__read_32bit_gc0_register($4, 1)
2148*4882a593Smuzhiyun #define write_gc0_contextconfig(val)	__write_32bit_gc0_register($4, 1, val)
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun #define read_gc0_userlocal()		__read_ulong_gc0_register($4, 2)
2151*4882a593Smuzhiyun #define write_gc0_userlocal(val)	__write_ulong_gc0_register($4, 2, val)
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun #define read_gc0_xcontextconfig()	__read_ulong_gc0_register($4, 3)
2154*4882a593Smuzhiyun #define write_gc0_xcontextconfig(val)	__write_ulong_gc0_register($4, 3, val)
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun #define read_gc0_pagemask()		__read_32bit_gc0_register($5, 0)
2157*4882a593Smuzhiyun #define write_gc0_pagemask(val)		__write_32bit_gc0_register($5, 0, val)
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun #define read_gc0_pagegrain()		__read_32bit_gc0_register($5, 1)
2160*4882a593Smuzhiyun #define write_gc0_pagegrain(val)	__write_32bit_gc0_register($5, 1, val)
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun #define read_gc0_segctl0()		__read_ulong_gc0_register($5, 2)
2163*4882a593Smuzhiyun #define write_gc0_segctl0(val)		__write_ulong_gc0_register($5, 2, val)
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun #define read_gc0_segctl1()		__read_ulong_gc0_register($5, 3)
2166*4882a593Smuzhiyun #define write_gc0_segctl1(val)		__write_ulong_gc0_register($5, 3, val)
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun #define read_gc0_segctl2()		__read_ulong_gc0_register($5, 4)
2169*4882a593Smuzhiyun #define write_gc0_segctl2(val)		__write_ulong_gc0_register($5, 4, val)
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun #define read_gc0_pwbase()		__read_ulong_gc0_register($5, 5)
2172*4882a593Smuzhiyun #define write_gc0_pwbase(val)		__write_ulong_gc0_register($5, 5, val)
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun #define read_gc0_pwfield()		__read_ulong_gc0_register($5, 6)
2175*4882a593Smuzhiyun #define write_gc0_pwfield(val)		__write_ulong_gc0_register($5, 6, val)
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun #define read_gc0_pwsize()		__read_ulong_gc0_register($5, 7)
2178*4882a593Smuzhiyun #define write_gc0_pwsize(val)		__write_ulong_gc0_register($5, 7, val)
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun #define read_gc0_wired()		__read_32bit_gc0_register($6, 0)
2181*4882a593Smuzhiyun #define write_gc0_wired(val)		__write_32bit_gc0_register($6, 0, val)
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun #define read_gc0_pwctl()		__read_32bit_gc0_register($6, 6)
2184*4882a593Smuzhiyun #define write_gc0_pwctl(val)		__write_32bit_gc0_register($6, 6, val)
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun #define read_gc0_hwrena()		__read_32bit_gc0_register($7, 0)
2187*4882a593Smuzhiyun #define write_gc0_hwrena(val)		__write_32bit_gc0_register($7, 0, val)
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun #define read_gc0_badvaddr()		__read_ulong_gc0_register($8, 0)
2190*4882a593Smuzhiyun #define write_gc0_badvaddr(val)		__write_ulong_gc0_register($8, 0, val)
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun #define read_gc0_badinstr()		__read_32bit_gc0_register($8, 1)
2193*4882a593Smuzhiyun #define write_gc0_badinstr(val)		__write_32bit_gc0_register($8, 1, val)
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun #define read_gc0_badinstrp()		__read_32bit_gc0_register($8, 2)
2196*4882a593Smuzhiyun #define write_gc0_badinstrp(val)	__write_32bit_gc0_register($8, 2, val)
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun #define read_gc0_count()		__read_32bit_gc0_register($9, 0)
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun #define read_gc0_entryhi()		__read_ulong_gc0_register($10, 0)
2201*4882a593Smuzhiyun #define write_gc0_entryhi(val)		__write_ulong_gc0_register($10, 0, val)
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun #define read_gc0_compare()		__read_32bit_gc0_register($11, 0)
2204*4882a593Smuzhiyun #define write_gc0_compare(val)		__write_32bit_gc0_register($11, 0, val)
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun #define read_gc0_status()		__read_32bit_gc0_register($12, 0)
2207*4882a593Smuzhiyun #define write_gc0_status(val)		__write_32bit_gc0_register($12, 0, val)
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun #define read_gc0_intctl()		__read_32bit_gc0_register($12, 1)
2210*4882a593Smuzhiyun #define write_gc0_intctl(val)		__write_32bit_gc0_register($12, 1, val)
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun #define read_gc0_cause()		__read_32bit_gc0_register($13, 0)
2213*4882a593Smuzhiyun #define write_gc0_cause(val)		__write_32bit_gc0_register($13, 0, val)
2214*4882a593Smuzhiyun 
2215*4882a593Smuzhiyun #define read_gc0_epc()			__read_ulong_gc0_register($14, 0)
2216*4882a593Smuzhiyun #define write_gc0_epc(val)		__write_ulong_gc0_register($14, 0, val)
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun #define read_gc0_prid()			__read_32bit_gc0_register($15, 0)
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun #define read_gc0_ebase()		__read_32bit_gc0_register($15, 1)
2221*4882a593Smuzhiyun #define write_gc0_ebase(val)		__write_32bit_gc0_register($15, 1, val)
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun #define read_gc0_ebase_64()		__read_64bit_gc0_register($15, 1)
2224*4882a593Smuzhiyun #define write_gc0_ebase_64(val)		__write_64bit_gc0_register($15, 1, val)
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun #define read_gc0_config()		__read_32bit_gc0_register($16, 0)
2227*4882a593Smuzhiyun #define read_gc0_config1()		__read_32bit_gc0_register($16, 1)
2228*4882a593Smuzhiyun #define read_gc0_config2()		__read_32bit_gc0_register($16, 2)
2229*4882a593Smuzhiyun #define read_gc0_config3()		__read_32bit_gc0_register($16, 3)
2230*4882a593Smuzhiyun #define read_gc0_config4()		__read_32bit_gc0_register($16, 4)
2231*4882a593Smuzhiyun #define read_gc0_config5()		__read_32bit_gc0_register($16, 5)
2232*4882a593Smuzhiyun #define read_gc0_config6()		__read_32bit_gc0_register($16, 6)
2233*4882a593Smuzhiyun #define read_gc0_config7()		__read_32bit_gc0_register($16, 7)
2234*4882a593Smuzhiyun #define write_gc0_config(val)		__write_32bit_gc0_register($16, 0, val)
2235*4882a593Smuzhiyun #define write_gc0_config1(val)		__write_32bit_gc0_register($16, 1, val)
2236*4882a593Smuzhiyun #define write_gc0_config2(val)		__write_32bit_gc0_register($16, 2, val)
2237*4882a593Smuzhiyun #define write_gc0_config3(val)		__write_32bit_gc0_register($16, 3, val)
2238*4882a593Smuzhiyun #define write_gc0_config4(val)		__write_32bit_gc0_register($16, 4, val)
2239*4882a593Smuzhiyun #define write_gc0_config5(val)		__write_32bit_gc0_register($16, 5, val)
2240*4882a593Smuzhiyun #define write_gc0_config6(val)		__write_32bit_gc0_register($16, 6, val)
2241*4882a593Smuzhiyun #define write_gc0_config7(val)		__write_32bit_gc0_register($16, 7, val)
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun #define read_gc0_lladdr()		__read_ulong_gc0_register($17, 0)
2244*4882a593Smuzhiyun #define write_gc0_lladdr(val)		__write_ulong_gc0_register($17, 0, val)
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun #define read_gc0_watchlo0()		__read_ulong_gc0_register($18, 0)
2247*4882a593Smuzhiyun #define read_gc0_watchlo1()		__read_ulong_gc0_register($18, 1)
2248*4882a593Smuzhiyun #define read_gc0_watchlo2()		__read_ulong_gc0_register($18, 2)
2249*4882a593Smuzhiyun #define read_gc0_watchlo3()		__read_ulong_gc0_register($18, 3)
2250*4882a593Smuzhiyun #define read_gc0_watchlo4()		__read_ulong_gc0_register($18, 4)
2251*4882a593Smuzhiyun #define read_gc0_watchlo5()		__read_ulong_gc0_register($18, 5)
2252*4882a593Smuzhiyun #define read_gc0_watchlo6()		__read_ulong_gc0_register($18, 6)
2253*4882a593Smuzhiyun #define read_gc0_watchlo7()		__read_ulong_gc0_register($18, 7)
2254*4882a593Smuzhiyun #define write_gc0_watchlo0(val)		__write_ulong_gc0_register($18, 0, val)
2255*4882a593Smuzhiyun #define write_gc0_watchlo1(val)		__write_ulong_gc0_register($18, 1, val)
2256*4882a593Smuzhiyun #define write_gc0_watchlo2(val)		__write_ulong_gc0_register($18, 2, val)
2257*4882a593Smuzhiyun #define write_gc0_watchlo3(val)		__write_ulong_gc0_register($18, 3, val)
2258*4882a593Smuzhiyun #define write_gc0_watchlo4(val)		__write_ulong_gc0_register($18, 4, val)
2259*4882a593Smuzhiyun #define write_gc0_watchlo5(val)		__write_ulong_gc0_register($18, 5, val)
2260*4882a593Smuzhiyun #define write_gc0_watchlo6(val)		__write_ulong_gc0_register($18, 6, val)
2261*4882a593Smuzhiyun #define write_gc0_watchlo7(val)		__write_ulong_gc0_register($18, 7, val)
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun #define read_gc0_watchhi0()		__read_32bit_gc0_register($19, 0)
2264*4882a593Smuzhiyun #define read_gc0_watchhi1()		__read_32bit_gc0_register($19, 1)
2265*4882a593Smuzhiyun #define read_gc0_watchhi2()		__read_32bit_gc0_register($19, 2)
2266*4882a593Smuzhiyun #define read_gc0_watchhi3()		__read_32bit_gc0_register($19, 3)
2267*4882a593Smuzhiyun #define read_gc0_watchhi4()		__read_32bit_gc0_register($19, 4)
2268*4882a593Smuzhiyun #define read_gc0_watchhi5()		__read_32bit_gc0_register($19, 5)
2269*4882a593Smuzhiyun #define read_gc0_watchhi6()		__read_32bit_gc0_register($19, 6)
2270*4882a593Smuzhiyun #define read_gc0_watchhi7()		__read_32bit_gc0_register($19, 7)
2271*4882a593Smuzhiyun #define write_gc0_watchhi0(val)		__write_32bit_gc0_register($19, 0, val)
2272*4882a593Smuzhiyun #define write_gc0_watchhi1(val)		__write_32bit_gc0_register($19, 1, val)
2273*4882a593Smuzhiyun #define write_gc0_watchhi2(val)		__write_32bit_gc0_register($19, 2, val)
2274*4882a593Smuzhiyun #define write_gc0_watchhi3(val)		__write_32bit_gc0_register($19, 3, val)
2275*4882a593Smuzhiyun #define write_gc0_watchhi4(val)		__write_32bit_gc0_register($19, 4, val)
2276*4882a593Smuzhiyun #define write_gc0_watchhi5(val)		__write_32bit_gc0_register($19, 5, val)
2277*4882a593Smuzhiyun #define write_gc0_watchhi6(val)		__write_32bit_gc0_register($19, 6, val)
2278*4882a593Smuzhiyun #define write_gc0_watchhi7(val)		__write_32bit_gc0_register($19, 7, val)
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun #define read_gc0_xcontext()		__read_ulong_gc0_register($20, 0)
2281*4882a593Smuzhiyun #define write_gc0_xcontext(val)		__write_ulong_gc0_register($20, 0, val)
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun #define read_gc0_perfctrl0()		__read_32bit_gc0_register($25, 0)
2284*4882a593Smuzhiyun #define write_gc0_perfctrl0(val)	__write_32bit_gc0_register($25, 0, val)
2285*4882a593Smuzhiyun #define read_gc0_perfcntr0()		__read_32bit_gc0_register($25, 1)
2286*4882a593Smuzhiyun #define write_gc0_perfcntr0(val)	__write_32bit_gc0_register($25, 1, val)
2287*4882a593Smuzhiyun #define read_gc0_perfcntr0_64()		__read_64bit_gc0_register($25, 1)
2288*4882a593Smuzhiyun #define write_gc0_perfcntr0_64(val)	__write_64bit_gc0_register($25, 1, val)
2289*4882a593Smuzhiyun #define read_gc0_perfctrl1()		__read_32bit_gc0_register($25, 2)
2290*4882a593Smuzhiyun #define write_gc0_perfctrl1(val)	__write_32bit_gc0_register($25, 2, val)
2291*4882a593Smuzhiyun #define read_gc0_perfcntr1()		__read_32bit_gc0_register($25, 3)
2292*4882a593Smuzhiyun #define write_gc0_perfcntr1(val)	__write_32bit_gc0_register($25, 3, val)
2293*4882a593Smuzhiyun #define read_gc0_perfcntr1_64()		__read_64bit_gc0_register($25, 3)
2294*4882a593Smuzhiyun #define write_gc0_perfcntr1_64(val)	__write_64bit_gc0_register($25, 3, val)
2295*4882a593Smuzhiyun #define read_gc0_perfctrl2()		__read_32bit_gc0_register($25, 4)
2296*4882a593Smuzhiyun #define write_gc0_perfctrl2(val)	__write_32bit_gc0_register($25, 4, val)
2297*4882a593Smuzhiyun #define read_gc0_perfcntr2()		__read_32bit_gc0_register($25, 5)
2298*4882a593Smuzhiyun #define write_gc0_perfcntr2(val)	__write_32bit_gc0_register($25, 5, val)
2299*4882a593Smuzhiyun #define read_gc0_perfcntr2_64()		__read_64bit_gc0_register($25, 5)
2300*4882a593Smuzhiyun #define write_gc0_perfcntr2_64(val)	__write_64bit_gc0_register($25, 5, val)
2301*4882a593Smuzhiyun #define read_gc0_perfctrl3()		__read_32bit_gc0_register($25, 6)
2302*4882a593Smuzhiyun #define write_gc0_perfctrl3(val)	__write_32bit_gc0_register($25, 6, val)
2303*4882a593Smuzhiyun #define read_gc0_perfcntr3()		__read_32bit_gc0_register($25, 7)
2304*4882a593Smuzhiyun #define write_gc0_perfcntr3(val)	__write_32bit_gc0_register($25, 7, val)
2305*4882a593Smuzhiyun #define read_gc0_perfcntr3_64()		__read_64bit_gc0_register($25, 7)
2306*4882a593Smuzhiyun #define write_gc0_perfcntr3_64(val)	__write_64bit_gc0_register($25, 7, val)
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun #define read_gc0_errorepc()		__read_ulong_gc0_register($30, 0)
2309*4882a593Smuzhiyun #define write_gc0_errorepc(val)		__write_ulong_gc0_register($30, 0, val)
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun #define read_gc0_kscratch1()		__read_ulong_gc0_register($31, 2)
2312*4882a593Smuzhiyun #define read_gc0_kscratch2()		__read_ulong_gc0_register($31, 3)
2313*4882a593Smuzhiyun #define read_gc0_kscratch3()		__read_ulong_gc0_register($31, 4)
2314*4882a593Smuzhiyun #define read_gc0_kscratch4()		__read_ulong_gc0_register($31, 5)
2315*4882a593Smuzhiyun #define read_gc0_kscratch5()		__read_ulong_gc0_register($31, 6)
2316*4882a593Smuzhiyun #define read_gc0_kscratch6()		__read_ulong_gc0_register($31, 7)
2317*4882a593Smuzhiyun #define write_gc0_kscratch1(val)	__write_ulong_gc0_register($31, 2, val)
2318*4882a593Smuzhiyun #define write_gc0_kscratch2(val)	__write_ulong_gc0_register($31, 3, val)
2319*4882a593Smuzhiyun #define write_gc0_kscratch3(val)	__write_ulong_gc0_register($31, 4, val)
2320*4882a593Smuzhiyun #define write_gc0_kscratch4(val)	__write_ulong_gc0_register($31, 5, val)
2321*4882a593Smuzhiyun #define write_gc0_kscratch5(val)	__write_ulong_gc0_register($31, 6, val)
2322*4882a593Smuzhiyun #define write_gc0_kscratch6(val)	__write_ulong_gc0_register($31, 7, val)
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun /* Cavium OCTEON (cnMIPS) */
2325*4882a593Smuzhiyun #define read_gc0_cvmcount()		__read_ulong_gc0_register($9, 6)
2326*4882a593Smuzhiyun #define write_gc0_cvmcount(val)		__write_ulong_gc0_register($9, 6, val)
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun #define read_gc0_cvmctl()		__read_64bit_gc0_register($9, 7)
2329*4882a593Smuzhiyun #define write_gc0_cvmctl(val)		__write_64bit_gc0_register($9, 7, val)
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun #define read_gc0_cvmmemctl()		__read_64bit_gc0_register($11, 7)
2332*4882a593Smuzhiyun #define write_gc0_cvmmemctl(val)	__write_64bit_gc0_register($11, 7, val)
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun #define read_gc0_cvmmemctl2()		__read_64bit_gc0_register($16, 6)
2335*4882a593Smuzhiyun #define write_gc0_cvmmemctl2(val)	__write_64bit_gc0_register($16, 6, val)
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun /*
2338*4882a593Smuzhiyun  * Macros to access the floating point coprocessor control registers
2339*4882a593Smuzhiyun  */
2340*4882a593Smuzhiyun #define _read_32bit_cp1_register(source, gas_hardfloat)			\
2341*4882a593Smuzhiyun ({									\
2342*4882a593Smuzhiyun 	unsigned int __res;						\
2343*4882a593Smuzhiyun 									\
2344*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2345*4882a593Smuzhiyun 	"	.set	push					\n"	\
2346*4882a593Smuzhiyun 	"	.set	reorder					\n"	\
2347*4882a593Smuzhiyun 	"	# gas fails to assemble cfc1 for some archs,	\n"	\
2348*4882a593Smuzhiyun 	"	# like Octeon.					\n"	\
2349*4882a593Smuzhiyun 	"	.set	mips1					\n"	\
2350*4882a593Smuzhiyun 	"	"STR(gas_hardfloat)"				\n"	\
2351*4882a593Smuzhiyun 	"	cfc1	%0,"STR(source)"			\n"	\
2352*4882a593Smuzhiyun 	"	.set	pop					\n"	\
2353*4882a593Smuzhiyun 	: "=r" (__res));						\
2354*4882a593Smuzhiyun 	__res;								\
2355*4882a593Smuzhiyun })
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun #define _write_32bit_cp1_register(dest, val, gas_hardfloat)		\
2358*4882a593Smuzhiyun do {									\
2359*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2360*4882a593Smuzhiyun 	"	.set	push					\n"	\
2361*4882a593Smuzhiyun 	"	.set	reorder					\n"	\
2362*4882a593Smuzhiyun 	"	"STR(gas_hardfloat)"				\n"	\
2363*4882a593Smuzhiyun 	"	ctc1	%0,"STR(dest)"				\n"	\
2364*4882a593Smuzhiyun 	"	.set	pop					\n"	\
2365*4882a593Smuzhiyun 	: : "r" (val));							\
2366*4882a593Smuzhiyun } while (0)
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun #ifdef GAS_HAS_SET_HARDFLOAT
2369*4882a593Smuzhiyun #define read_32bit_cp1_register(source)					\
2370*4882a593Smuzhiyun 	_read_32bit_cp1_register(source, .set hardfloat)
2371*4882a593Smuzhiyun #define write_32bit_cp1_register(dest, val)				\
2372*4882a593Smuzhiyun 	_write_32bit_cp1_register(dest, val, .set hardfloat)
2373*4882a593Smuzhiyun #else
2374*4882a593Smuzhiyun #define read_32bit_cp1_register(source)					\
2375*4882a593Smuzhiyun 	_read_32bit_cp1_register(source, )
2376*4882a593Smuzhiyun #define write_32bit_cp1_register(dest, val)				\
2377*4882a593Smuzhiyun 	_write_32bit_cp1_register(dest, val, )
2378*4882a593Smuzhiyun #endif
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun #ifdef TOOLCHAIN_SUPPORTS_DSP
2381*4882a593Smuzhiyun #define rddsp(mask)							\
2382*4882a593Smuzhiyun ({									\
2383*4882a593Smuzhiyun 	unsigned int __dspctl;						\
2384*4882a593Smuzhiyun 									\
2385*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2386*4882a593Smuzhiyun 	"	.set push					\n"	\
2387*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2388*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2389*4882a593Smuzhiyun 	"	rddsp	%0, %x1					\n"	\
2390*4882a593Smuzhiyun 	"	.set pop					\n"	\
2391*4882a593Smuzhiyun 	: "=r" (__dspctl)						\
2392*4882a593Smuzhiyun 	: "i" (mask));							\
2393*4882a593Smuzhiyun 	__dspctl;							\
2394*4882a593Smuzhiyun })
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun #define wrdsp(val, mask)						\
2397*4882a593Smuzhiyun do {									\
2398*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2399*4882a593Smuzhiyun 	"	.set push					\n"	\
2400*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2401*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2402*4882a593Smuzhiyun 	"	wrdsp	%0, %x1					\n"	\
2403*4882a593Smuzhiyun 	"	.set pop					\n"	\
2404*4882a593Smuzhiyun 	:								\
2405*4882a593Smuzhiyun 	: "r" (val), "i" (mask));					\
2406*4882a593Smuzhiyun } while (0)
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun #define mflo0()								\
2409*4882a593Smuzhiyun ({									\
2410*4882a593Smuzhiyun 	long mflo0;							\
2411*4882a593Smuzhiyun 	__asm__(							\
2412*4882a593Smuzhiyun 	"	.set push					\n"	\
2413*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2414*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2415*4882a593Smuzhiyun 	"	mflo %0, $ac0					\n"	\
2416*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2417*4882a593Smuzhiyun 	: "=r" (mflo0)); 						\
2418*4882a593Smuzhiyun 	mflo0;								\
2419*4882a593Smuzhiyun })
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun #define mflo1()								\
2422*4882a593Smuzhiyun ({									\
2423*4882a593Smuzhiyun 	long mflo1;							\
2424*4882a593Smuzhiyun 	__asm__(							\
2425*4882a593Smuzhiyun 	"	.set push					\n"	\
2426*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2427*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2428*4882a593Smuzhiyun 	"	mflo %0, $ac1					\n"	\
2429*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2430*4882a593Smuzhiyun 	: "=r" (mflo1)); 						\
2431*4882a593Smuzhiyun 	mflo1;								\
2432*4882a593Smuzhiyun })
2433*4882a593Smuzhiyun 
2434*4882a593Smuzhiyun #define mflo2()								\
2435*4882a593Smuzhiyun ({									\
2436*4882a593Smuzhiyun 	long mflo2;							\
2437*4882a593Smuzhiyun 	__asm__(							\
2438*4882a593Smuzhiyun 	"	.set push					\n"	\
2439*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2440*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2441*4882a593Smuzhiyun 	"	mflo %0, $ac2					\n"	\
2442*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2443*4882a593Smuzhiyun 	: "=r" (mflo2)); 						\
2444*4882a593Smuzhiyun 	mflo2;								\
2445*4882a593Smuzhiyun })
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun #define mflo3()								\
2448*4882a593Smuzhiyun ({									\
2449*4882a593Smuzhiyun 	long mflo3;							\
2450*4882a593Smuzhiyun 	__asm__(							\
2451*4882a593Smuzhiyun 	"	.set push					\n"	\
2452*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2453*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2454*4882a593Smuzhiyun 	"	mflo %0, $ac3					\n"	\
2455*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2456*4882a593Smuzhiyun 	: "=r" (mflo3)); 						\
2457*4882a593Smuzhiyun 	mflo3;								\
2458*4882a593Smuzhiyun })
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun #define mfhi0()								\
2461*4882a593Smuzhiyun ({									\
2462*4882a593Smuzhiyun 	long mfhi0;							\
2463*4882a593Smuzhiyun 	__asm__(							\
2464*4882a593Smuzhiyun 	"	.set push					\n"	\
2465*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2466*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2467*4882a593Smuzhiyun 	"	mfhi %0, $ac0					\n"	\
2468*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2469*4882a593Smuzhiyun 	: "=r" (mfhi0)); 						\
2470*4882a593Smuzhiyun 	mfhi0;								\
2471*4882a593Smuzhiyun })
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun #define mfhi1()								\
2474*4882a593Smuzhiyun ({									\
2475*4882a593Smuzhiyun 	long mfhi1;							\
2476*4882a593Smuzhiyun 	__asm__(							\
2477*4882a593Smuzhiyun 	"	.set push					\n"	\
2478*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2479*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2480*4882a593Smuzhiyun 	"	mfhi %0, $ac1					\n"	\
2481*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2482*4882a593Smuzhiyun 	: "=r" (mfhi1)); 						\
2483*4882a593Smuzhiyun 	mfhi1;								\
2484*4882a593Smuzhiyun })
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun #define mfhi2()								\
2487*4882a593Smuzhiyun ({									\
2488*4882a593Smuzhiyun 	long mfhi2;							\
2489*4882a593Smuzhiyun 	__asm__(							\
2490*4882a593Smuzhiyun 	"	.set push					\n"	\
2491*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2492*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2493*4882a593Smuzhiyun 	"	mfhi %0, $ac2					\n"	\
2494*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2495*4882a593Smuzhiyun 	: "=r" (mfhi2)); 						\
2496*4882a593Smuzhiyun 	mfhi2;								\
2497*4882a593Smuzhiyun })
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun #define mfhi3()								\
2500*4882a593Smuzhiyun ({									\
2501*4882a593Smuzhiyun 	long mfhi3;							\
2502*4882a593Smuzhiyun 	__asm__(							\
2503*4882a593Smuzhiyun 	"	.set push					\n"	\
2504*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2505*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2506*4882a593Smuzhiyun 	"	mfhi %0, $ac3					\n"	\
2507*4882a593Smuzhiyun 	"	.set pop					\n" 	\
2508*4882a593Smuzhiyun 	: "=r" (mfhi3)); 						\
2509*4882a593Smuzhiyun 	mfhi3;								\
2510*4882a593Smuzhiyun })
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun #define mtlo0(x)							\
2514*4882a593Smuzhiyun ({									\
2515*4882a593Smuzhiyun 	__asm__(							\
2516*4882a593Smuzhiyun 	"	.set push					\n"	\
2517*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2518*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2519*4882a593Smuzhiyun 	"	mtlo %0, $ac0					\n"	\
2520*4882a593Smuzhiyun 	"	.set pop					\n"	\
2521*4882a593Smuzhiyun 	:								\
2522*4882a593Smuzhiyun 	: "r" (x));							\
2523*4882a593Smuzhiyun })
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun #define mtlo1(x)							\
2526*4882a593Smuzhiyun ({									\
2527*4882a593Smuzhiyun 	__asm__(							\
2528*4882a593Smuzhiyun 	"	.set push					\n"	\
2529*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2530*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2531*4882a593Smuzhiyun 	"	mtlo %0, $ac1					\n"	\
2532*4882a593Smuzhiyun 	"	.set pop					\n"	\
2533*4882a593Smuzhiyun 	:								\
2534*4882a593Smuzhiyun 	: "r" (x));							\
2535*4882a593Smuzhiyun })
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun #define mtlo2(x)							\
2538*4882a593Smuzhiyun ({									\
2539*4882a593Smuzhiyun 	__asm__(							\
2540*4882a593Smuzhiyun 	"	.set push					\n"	\
2541*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2542*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2543*4882a593Smuzhiyun 	"	mtlo %0, $ac2					\n"	\
2544*4882a593Smuzhiyun 	"	.set pop					\n"	\
2545*4882a593Smuzhiyun 	:								\
2546*4882a593Smuzhiyun 	: "r" (x));							\
2547*4882a593Smuzhiyun })
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun #define mtlo3(x)							\
2550*4882a593Smuzhiyun ({									\
2551*4882a593Smuzhiyun 	__asm__(							\
2552*4882a593Smuzhiyun 	"	.set push					\n"	\
2553*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2554*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2555*4882a593Smuzhiyun 	"	mtlo %0, $ac3					\n"	\
2556*4882a593Smuzhiyun 	"	.set pop					\n"	\
2557*4882a593Smuzhiyun 	:								\
2558*4882a593Smuzhiyun 	: "r" (x));							\
2559*4882a593Smuzhiyun })
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun #define mthi0(x)							\
2562*4882a593Smuzhiyun ({									\
2563*4882a593Smuzhiyun 	__asm__(							\
2564*4882a593Smuzhiyun 	"	.set push					\n"	\
2565*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2566*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2567*4882a593Smuzhiyun 	"	mthi %0, $ac0					\n"	\
2568*4882a593Smuzhiyun 	"	.set pop					\n"	\
2569*4882a593Smuzhiyun 	:								\
2570*4882a593Smuzhiyun 	: "r" (x));							\
2571*4882a593Smuzhiyun })
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun #define mthi1(x)							\
2574*4882a593Smuzhiyun ({									\
2575*4882a593Smuzhiyun 	__asm__(							\
2576*4882a593Smuzhiyun 	"	.set push					\n"	\
2577*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2578*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2579*4882a593Smuzhiyun 	"	mthi %0, $ac1					\n"	\
2580*4882a593Smuzhiyun 	"	.set pop					\n"	\
2581*4882a593Smuzhiyun 	:								\
2582*4882a593Smuzhiyun 	: "r" (x));							\
2583*4882a593Smuzhiyun })
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun #define mthi2(x)							\
2586*4882a593Smuzhiyun ({									\
2587*4882a593Smuzhiyun 	__asm__(							\
2588*4882a593Smuzhiyun 	"	.set push					\n"	\
2589*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2590*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2591*4882a593Smuzhiyun 	"	mthi %0, $ac2					\n"	\
2592*4882a593Smuzhiyun 	"	.set pop					\n"	\
2593*4882a593Smuzhiyun 	:								\
2594*4882a593Smuzhiyun 	: "r" (x));							\
2595*4882a593Smuzhiyun })
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun #define mthi3(x)							\
2598*4882a593Smuzhiyun ({									\
2599*4882a593Smuzhiyun 	__asm__(							\
2600*4882a593Smuzhiyun 	"	.set push					\n"	\
2601*4882a593Smuzhiyun 	"	.set " MIPS_ISA_LEVEL "				\n"	\
2602*4882a593Smuzhiyun 	"	.set dsp					\n"	\
2603*4882a593Smuzhiyun 	"	mthi %0, $ac3					\n"	\
2604*4882a593Smuzhiyun 	"	.set pop					\n"	\
2605*4882a593Smuzhiyun 	:								\
2606*4882a593Smuzhiyun 	: "r" (x));							\
2607*4882a593Smuzhiyun })
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun #else
2610*4882a593Smuzhiyun 
2611*4882a593Smuzhiyun #define rddsp(mask)							\
2612*4882a593Smuzhiyun ({									\
2613*4882a593Smuzhiyun 	unsigned int __res;						\
2614*4882a593Smuzhiyun 									\
2615*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2616*4882a593Smuzhiyun 	"	.set	push					\n"	\
2617*4882a593Smuzhiyun 	"	.set	noat					\n"	\
2618*4882a593Smuzhiyun 	"	# rddsp $1, %x1					\n"	\
2619*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16))			\
2620*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14))			\
2621*4882a593Smuzhiyun 	"	move	%0, $1					\n"	\
2622*4882a593Smuzhiyun 	"	.set	pop					\n"	\
2623*4882a593Smuzhiyun 	: "=r" (__res)							\
2624*4882a593Smuzhiyun 	: "i" (mask));							\
2625*4882a593Smuzhiyun 	__res;								\
2626*4882a593Smuzhiyun })
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun #define wrdsp(val, mask)						\
2629*4882a593Smuzhiyun do {									\
2630*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2631*4882a593Smuzhiyun 	"	.set	push					\n"	\
2632*4882a593Smuzhiyun 	"	.set	noat					\n"	\
2633*4882a593Smuzhiyun 	"	move	$1, %0					\n"	\
2634*4882a593Smuzhiyun 	"	# wrdsp $1, %x1					\n"	\
2635*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11))			\
2636*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14))			\
2637*4882a593Smuzhiyun 	"	.set	pop					\n"	\
2638*4882a593Smuzhiyun 	:								\
2639*4882a593Smuzhiyun 	: "r" (val), "i" (mask));					\
2640*4882a593Smuzhiyun } while (0)
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun #define _dsp_mfxxx(ins)							\
2643*4882a593Smuzhiyun ({									\
2644*4882a593Smuzhiyun 	unsigned long __treg;						\
2645*4882a593Smuzhiyun 									\
2646*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2647*4882a593Smuzhiyun 	"	.set	push					\n"	\
2648*4882a593Smuzhiyun 	"	.set	noat					\n"	\
2649*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x00000810 | %X1)				\
2650*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x0001007c | %x1)				\
2651*4882a593Smuzhiyun 	"	move	%0, $1					\n"	\
2652*4882a593Smuzhiyun 	"	.set	pop					\n"	\
2653*4882a593Smuzhiyun 	: "=r" (__treg)							\
2654*4882a593Smuzhiyun 	: "i" (ins));							\
2655*4882a593Smuzhiyun 	__treg;								\
2656*4882a593Smuzhiyun })
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun #define _dsp_mtxxx(val, ins)						\
2659*4882a593Smuzhiyun do {									\
2660*4882a593Smuzhiyun 	__asm__ __volatile__(						\
2661*4882a593Smuzhiyun 	"	.set	push					\n"	\
2662*4882a593Smuzhiyun 	"	.set	noat					\n"	\
2663*4882a593Smuzhiyun 	"	move	$1, %0					\n"	\
2664*4882a593Smuzhiyun 	_ASM_INSN_IF_MIPS(0x00200011 | %X1)				\
2665*4882a593Smuzhiyun 	_ASM_INSN32_IF_MM(0x0001207c | %x1)				\
2666*4882a593Smuzhiyun 	"	.set	pop					\n"	\
2667*4882a593Smuzhiyun 	:								\
2668*4882a593Smuzhiyun 	: "r" (val), "i" (ins));					\
2669*4882a593Smuzhiyun } while (0)
2670*4882a593Smuzhiyun 
2671*4882a593Smuzhiyun #ifdef CONFIG_CPU_MICROMIPS
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun #define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
2674*4882a593Smuzhiyun #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
2677*4882a593Smuzhiyun #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun #else  /* !CONFIG_CPU_MICROMIPS */
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2682*4882a593Smuzhiyun #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2685*4882a593Smuzhiyun #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun #endif /* CONFIG_CPU_MICROMIPS */
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun #define mflo0() _dsp_mflo(0)
2690*4882a593Smuzhiyun #define mflo1() _dsp_mflo(1)
2691*4882a593Smuzhiyun #define mflo2() _dsp_mflo(2)
2692*4882a593Smuzhiyun #define mflo3() _dsp_mflo(3)
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun #define mfhi0() _dsp_mfhi(0)
2695*4882a593Smuzhiyun #define mfhi1() _dsp_mfhi(1)
2696*4882a593Smuzhiyun #define mfhi2() _dsp_mfhi(2)
2697*4882a593Smuzhiyun #define mfhi3() _dsp_mfhi(3)
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun #define mtlo0(x) _dsp_mtlo(x, 0)
2700*4882a593Smuzhiyun #define mtlo1(x) _dsp_mtlo(x, 1)
2701*4882a593Smuzhiyun #define mtlo2(x) _dsp_mtlo(x, 2)
2702*4882a593Smuzhiyun #define mtlo3(x) _dsp_mtlo(x, 3)
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun #define mthi0(x) _dsp_mthi(x, 0)
2705*4882a593Smuzhiyun #define mthi1(x) _dsp_mthi(x, 1)
2706*4882a593Smuzhiyun #define mthi2(x) _dsp_mthi(x, 2)
2707*4882a593Smuzhiyun #define mthi3(x) _dsp_mthi(x, 3)
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun #endif
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun /*
2712*4882a593Smuzhiyun  * TLB operations.
2713*4882a593Smuzhiyun  *
2714*4882a593Smuzhiyun  * It is responsibility of the caller to take care of any TLB hazards.
2715*4882a593Smuzhiyun  */
tlb_probe(void)2716*4882a593Smuzhiyun static inline void tlb_probe(void)
2717*4882a593Smuzhiyun {
2718*4882a593Smuzhiyun 	__asm__ __volatile__(
2719*4882a593Smuzhiyun 		".set noreorder\n\t"
2720*4882a593Smuzhiyun 		"tlbp\n\t"
2721*4882a593Smuzhiyun 		".set reorder");
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun 
tlb_read(void)2724*4882a593Smuzhiyun static inline void tlb_read(void)
2725*4882a593Smuzhiyun {
2726*4882a593Smuzhiyun #ifdef CONFIG_WAR_MIPS34K_MISSED_ITLB
2727*4882a593Smuzhiyun 	int res = 0;
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	__asm__ __volatile__(
2730*4882a593Smuzhiyun 	"	.set	push					\n"
2731*4882a593Smuzhiyun 	"	.set	noreorder				\n"
2732*4882a593Smuzhiyun 	"	.set	noat					\n"
2733*4882a593Smuzhiyun 	"	.set	mips32r2				\n"
2734*4882a593Smuzhiyun 	"	.word	0x41610001		# dvpe $1	\n"
2735*4882a593Smuzhiyun 	"	move	%0, $1					\n"
2736*4882a593Smuzhiyun 	"	ehb						\n"
2737*4882a593Smuzhiyun 	"	.set	pop					\n"
2738*4882a593Smuzhiyun 	: "=r" (res));
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	instruction_hazard();
2741*4882a593Smuzhiyun #endif
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	__asm__ __volatile__(
2744*4882a593Smuzhiyun 		".set noreorder\n\t"
2745*4882a593Smuzhiyun 		"tlbr\n\t"
2746*4882a593Smuzhiyun 		".set reorder");
2747*4882a593Smuzhiyun 
2748*4882a593Smuzhiyun #ifdef CONFIG_WAR_MIPS34K_MISSED_ITLB
2749*4882a593Smuzhiyun 	if ((res & _ULCAST_(1)))
2750*4882a593Smuzhiyun 		__asm__ __volatile__(
2751*4882a593Smuzhiyun 		"	.set	push				\n"
2752*4882a593Smuzhiyun 		"	.set	noreorder			\n"
2753*4882a593Smuzhiyun 		"	.set	noat				\n"
2754*4882a593Smuzhiyun 		"	.set	mips32r2			\n"
2755*4882a593Smuzhiyun 		"	.word	0x41600021	# evpe		\n"
2756*4882a593Smuzhiyun 		"	ehb					\n"
2757*4882a593Smuzhiyun 		"	.set	pop				\n");
2758*4882a593Smuzhiyun #endif
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun 
tlb_write_indexed(void)2761*4882a593Smuzhiyun static inline void tlb_write_indexed(void)
2762*4882a593Smuzhiyun {
2763*4882a593Smuzhiyun 	__asm__ __volatile__(
2764*4882a593Smuzhiyun 		".set noreorder\n\t"
2765*4882a593Smuzhiyun 		"tlbwi\n\t"
2766*4882a593Smuzhiyun 		".set reorder");
2767*4882a593Smuzhiyun }
2768*4882a593Smuzhiyun 
tlb_write_random(void)2769*4882a593Smuzhiyun static inline void tlb_write_random(void)
2770*4882a593Smuzhiyun {
2771*4882a593Smuzhiyun 	__asm__ __volatile__(
2772*4882a593Smuzhiyun 		".set noreorder\n\t"
2773*4882a593Smuzhiyun 		"tlbwr\n\t"
2774*4882a593Smuzhiyun 		".set reorder");
2775*4882a593Smuzhiyun }
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun /*
2778*4882a593Smuzhiyun  * Guest TLB operations.
2779*4882a593Smuzhiyun  *
2780*4882a593Smuzhiyun  * It is responsibility of the caller to take care of any TLB hazards.
2781*4882a593Smuzhiyun  */
guest_tlb_probe(void)2782*4882a593Smuzhiyun static inline void guest_tlb_probe(void)
2783*4882a593Smuzhiyun {
2784*4882a593Smuzhiyun 	__asm__ __volatile__(
2785*4882a593Smuzhiyun 		".set push\n\t"
2786*4882a593Smuzhiyun 		".set noreorder\n\t"
2787*4882a593Smuzhiyun 		_ASM_SET_VIRT
2788*4882a593Smuzhiyun 		"tlbgp\n\t"
2789*4882a593Smuzhiyun 		".set pop");
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun 
guest_tlb_read(void)2792*4882a593Smuzhiyun static inline void guest_tlb_read(void)
2793*4882a593Smuzhiyun {
2794*4882a593Smuzhiyun 	__asm__ __volatile__(
2795*4882a593Smuzhiyun 		".set push\n\t"
2796*4882a593Smuzhiyun 		".set noreorder\n\t"
2797*4882a593Smuzhiyun 		_ASM_SET_VIRT
2798*4882a593Smuzhiyun 		"tlbgr\n\t"
2799*4882a593Smuzhiyun 		".set pop");
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun 
guest_tlb_write_indexed(void)2802*4882a593Smuzhiyun static inline void guest_tlb_write_indexed(void)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun 	__asm__ __volatile__(
2805*4882a593Smuzhiyun 		".set push\n\t"
2806*4882a593Smuzhiyun 		".set noreorder\n\t"
2807*4882a593Smuzhiyun 		_ASM_SET_VIRT
2808*4882a593Smuzhiyun 		"tlbgwi\n\t"
2809*4882a593Smuzhiyun 		".set pop");
2810*4882a593Smuzhiyun }
2811*4882a593Smuzhiyun 
guest_tlb_write_random(void)2812*4882a593Smuzhiyun static inline void guest_tlb_write_random(void)
2813*4882a593Smuzhiyun {
2814*4882a593Smuzhiyun 	__asm__ __volatile__(
2815*4882a593Smuzhiyun 		".set push\n\t"
2816*4882a593Smuzhiyun 		".set noreorder\n\t"
2817*4882a593Smuzhiyun 		_ASM_SET_VIRT
2818*4882a593Smuzhiyun 		"tlbgwr\n\t"
2819*4882a593Smuzhiyun 		".set pop");
2820*4882a593Smuzhiyun }
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun /*
2823*4882a593Smuzhiyun  * Guest TLB Invalidate Flush
2824*4882a593Smuzhiyun  */
guest_tlbinvf(void)2825*4882a593Smuzhiyun static inline void guest_tlbinvf(void)
2826*4882a593Smuzhiyun {
2827*4882a593Smuzhiyun 	__asm__ __volatile__(
2828*4882a593Smuzhiyun 		".set push\n\t"
2829*4882a593Smuzhiyun 		".set noreorder\n\t"
2830*4882a593Smuzhiyun 		_ASM_SET_VIRT
2831*4882a593Smuzhiyun 		"tlbginvf\n\t"
2832*4882a593Smuzhiyun 		".set pop");
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun /*
2836*4882a593Smuzhiyun  * Manipulate bits in a register.
2837*4882a593Smuzhiyun  */
2838*4882a593Smuzhiyun #define __BUILD_SET_COMMON(name)				\
2839*4882a593Smuzhiyun static inline unsigned int					\
2840*4882a593Smuzhiyun set_##name(unsigned int set)					\
2841*4882a593Smuzhiyun {								\
2842*4882a593Smuzhiyun 	unsigned int res, new;					\
2843*4882a593Smuzhiyun 								\
2844*4882a593Smuzhiyun 	res = read_##name();					\
2845*4882a593Smuzhiyun 	new = res | set;					\
2846*4882a593Smuzhiyun 	write_##name(new);					\
2847*4882a593Smuzhiyun 								\
2848*4882a593Smuzhiyun 	return res;						\
2849*4882a593Smuzhiyun }								\
2850*4882a593Smuzhiyun 								\
2851*4882a593Smuzhiyun static inline unsigned int					\
2852*4882a593Smuzhiyun clear_##name(unsigned int clear)				\
2853*4882a593Smuzhiyun {								\
2854*4882a593Smuzhiyun 	unsigned int res, new;					\
2855*4882a593Smuzhiyun 								\
2856*4882a593Smuzhiyun 	res = read_##name();					\
2857*4882a593Smuzhiyun 	new = res & ~clear;					\
2858*4882a593Smuzhiyun 	write_##name(new);					\
2859*4882a593Smuzhiyun 								\
2860*4882a593Smuzhiyun 	return res;						\
2861*4882a593Smuzhiyun }								\
2862*4882a593Smuzhiyun 								\
2863*4882a593Smuzhiyun static inline unsigned int					\
2864*4882a593Smuzhiyun change_##name(unsigned int change, unsigned int val)		\
2865*4882a593Smuzhiyun {								\
2866*4882a593Smuzhiyun 	unsigned int res, new;					\
2867*4882a593Smuzhiyun 								\
2868*4882a593Smuzhiyun 	res = read_##name();					\
2869*4882a593Smuzhiyun 	new = res & ~change;					\
2870*4882a593Smuzhiyun 	new |= (val & change);					\
2871*4882a593Smuzhiyun 	write_##name(new);					\
2872*4882a593Smuzhiyun 								\
2873*4882a593Smuzhiyun 	return res;						\
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun 
2876*4882a593Smuzhiyun /*
2877*4882a593Smuzhiyun  * Manipulate bits in a c0 register.
2878*4882a593Smuzhiyun  */
2879*4882a593Smuzhiyun #define __BUILD_SET_C0(name)	__BUILD_SET_COMMON(c0_##name)
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun __BUILD_SET_C0(status)
__BUILD_SET_C0(cause)2882*4882a593Smuzhiyun __BUILD_SET_C0(cause)
2883*4882a593Smuzhiyun __BUILD_SET_C0(config)
2884*4882a593Smuzhiyun __BUILD_SET_C0(config5)
2885*4882a593Smuzhiyun __BUILD_SET_C0(config6)
2886*4882a593Smuzhiyun __BUILD_SET_C0(config7)
2887*4882a593Smuzhiyun __BUILD_SET_C0(diag)
2888*4882a593Smuzhiyun __BUILD_SET_C0(intcontrol)
2889*4882a593Smuzhiyun __BUILD_SET_C0(intctl)
2890*4882a593Smuzhiyun __BUILD_SET_C0(srsmap)
2891*4882a593Smuzhiyun __BUILD_SET_C0(pagegrain)
2892*4882a593Smuzhiyun __BUILD_SET_C0(guestctl0)
2893*4882a593Smuzhiyun __BUILD_SET_C0(guestctl0ext)
2894*4882a593Smuzhiyun __BUILD_SET_C0(guestctl1)
2895*4882a593Smuzhiyun __BUILD_SET_C0(guestctl2)
2896*4882a593Smuzhiyun __BUILD_SET_C0(guestctl3)
2897*4882a593Smuzhiyun __BUILD_SET_C0(brcm_config_0)
2898*4882a593Smuzhiyun __BUILD_SET_C0(brcm_bus_pll)
2899*4882a593Smuzhiyun __BUILD_SET_C0(brcm_reset)
2900*4882a593Smuzhiyun __BUILD_SET_C0(brcm_cmt_intr)
2901*4882a593Smuzhiyun __BUILD_SET_C0(brcm_cmt_ctrl)
2902*4882a593Smuzhiyun __BUILD_SET_C0(brcm_config)
2903*4882a593Smuzhiyun __BUILD_SET_C0(brcm_mode)
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun /*
2906*4882a593Smuzhiyun  * Manipulate bits in a guest c0 register.
2907*4882a593Smuzhiyun  */
2908*4882a593Smuzhiyun #define __BUILD_SET_GC0(name)	__BUILD_SET_COMMON(gc0_##name)
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun __BUILD_SET_GC0(wired)
2911*4882a593Smuzhiyun __BUILD_SET_GC0(status)
2912*4882a593Smuzhiyun __BUILD_SET_GC0(cause)
2913*4882a593Smuzhiyun __BUILD_SET_GC0(ebase)
2914*4882a593Smuzhiyun __BUILD_SET_GC0(config1)
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun /*
2917*4882a593Smuzhiyun  * Return low 10 bits of ebase.
2918*4882a593Smuzhiyun  * Note that under KVM (MIPSVZ) this returns vcpu id.
2919*4882a593Smuzhiyun  */
2920*4882a593Smuzhiyun static inline unsigned int get_ebase_cpunum(void)
2921*4882a593Smuzhiyun {
2922*4882a593Smuzhiyun 	return read_c0_ebase() & MIPS_EBASE_CPUNUM;
2923*4882a593Smuzhiyun }
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun #endif /* _ASM_MIPSREGS_H */
2928