1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Definitions for the Ethernet registers 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2002 Allend Stichter <allen.stichter@idt.com> 5*4882a593Smuzhiyun * Copyright 2008 Florian Fainelli <florian@openwrt.org> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it 8*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the 9*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your 10*4882a593Smuzhiyun * option) any later version. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED 13*4882a593Smuzhiyun * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 14*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN 15*4882a593Smuzhiyun * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 16*4882a593Smuzhiyun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 17*4882a593Smuzhiyun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF 18*4882a593Smuzhiyun * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON 19*4882a593Smuzhiyun * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 20*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 21*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License along 24*4882a593Smuzhiyun * with this program; if not, write to the Free Software Foundation, Inc., 25*4882a593Smuzhiyun * 675 Mass Ave, Cambridge, MA 02139, USA. 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #ifndef __ASM_RC32434_ETH_H 30*4882a593Smuzhiyun #define __ASM_RC32434_ETH_H 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define ETH0_BASE_ADDR 0x18060000 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun struct eth_regs { 36*4882a593Smuzhiyun u32 ethintfc; 37*4882a593Smuzhiyun u32 ethfifott; 38*4882a593Smuzhiyun u32 etharc; 39*4882a593Smuzhiyun u32 ethhash0; 40*4882a593Smuzhiyun u32 ethhash1; 41*4882a593Smuzhiyun u32 ethu0[4]; /* Reserved. */ 42*4882a593Smuzhiyun u32 ethpfs; 43*4882a593Smuzhiyun u32 ethmcp; 44*4882a593Smuzhiyun u32 eth_u1[10]; /* Reserved. */ 45*4882a593Smuzhiyun u32 ethspare; 46*4882a593Smuzhiyun u32 eth_u2[42]; /* Reserved. */ 47*4882a593Smuzhiyun u32 ethsal0; 48*4882a593Smuzhiyun u32 ethsah0; 49*4882a593Smuzhiyun u32 ethsal1; 50*4882a593Smuzhiyun u32 ethsah1; 51*4882a593Smuzhiyun u32 ethsal2; 52*4882a593Smuzhiyun u32 ethsah2; 53*4882a593Smuzhiyun u32 ethsal3; 54*4882a593Smuzhiyun u32 ethsah3; 55*4882a593Smuzhiyun u32 ethrbc; 56*4882a593Smuzhiyun u32 ethrpc; 57*4882a593Smuzhiyun u32 ethrupc; 58*4882a593Smuzhiyun u32 ethrfc; 59*4882a593Smuzhiyun u32 ethtbc; 60*4882a593Smuzhiyun u32 ethgpf; 61*4882a593Smuzhiyun u32 eth_u9[50]; /* Reserved. */ 62*4882a593Smuzhiyun u32 ethmac1; 63*4882a593Smuzhiyun u32 ethmac2; 64*4882a593Smuzhiyun u32 ethipgt; 65*4882a593Smuzhiyun u32 ethipgr; 66*4882a593Smuzhiyun u32 ethclrt; 67*4882a593Smuzhiyun u32 ethmaxf; 68*4882a593Smuzhiyun u32 eth_u10; /* Reserved. */ 69*4882a593Smuzhiyun u32 ethmtest; 70*4882a593Smuzhiyun u32 miimcfg; 71*4882a593Smuzhiyun u32 miimcmd; 72*4882a593Smuzhiyun u32 miimaddr; 73*4882a593Smuzhiyun u32 miimwtd; 74*4882a593Smuzhiyun u32 miimrdd; 75*4882a593Smuzhiyun u32 miimind; 76*4882a593Smuzhiyun u32 eth_u11; /* Reserved. */ 77*4882a593Smuzhiyun u32 eth_u12; /* Reserved. */ 78*4882a593Smuzhiyun u32 ethcfsa0; 79*4882a593Smuzhiyun u32 ethcfsa1; 80*4882a593Smuzhiyun u32 ethcfsa2; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* Ethernet interrupt registers */ 84*4882a593Smuzhiyun #define ETH_INT_FC_EN (1 << 0) 85*4882a593Smuzhiyun #define ETH_INT_FC_ITS (1 << 1) 86*4882a593Smuzhiyun #define ETH_INT_FC_RIP (1 << 2) 87*4882a593Smuzhiyun #define ETH_INT_FC_JAM (1 << 3) 88*4882a593Smuzhiyun #define ETH_INT_FC_OVR (1 << 4) 89*4882a593Smuzhiyun #define ETH_INT_FC_UND (1 << 5) 90*4882a593Smuzhiyun #define ETH_INT_FC_IOC 0x000000c0 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Ethernet FIFO registers */ 93*4882a593Smuzhiyun #define ETH_FIFI_TT_TTH_BIT 0 94*4882a593Smuzhiyun #define ETH_FIFO_TT_TTH 0x0000007f 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* Ethernet ARC/multicast registers */ 97*4882a593Smuzhiyun #define ETH_ARC_PRO (1 << 0) 98*4882a593Smuzhiyun #define ETH_ARC_AM (1 << 1) 99*4882a593Smuzhiyun #define ETH_ARC_AFM (1 << 2) 100*4882a593Smuzhiyun #define ETH_ARC_AB (1 << 3) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* Ethernet SAL registers */ 103*4882a593Smuzhiyun #define ETH_SAL_BYTE_5 0x000000ff 104*4882a593Smuzhiyun #define ETH_SAL_BYTE_4 0x0000ff00 105*4882a593Smuzhiyun #define ETH_SAL_BYTE_3 0x00ff0000 106*4882a593Smuzhiyun #define ETH_SAL_BYTE_2 0xff000000 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* Ethernet SAH registers */ 109*4882a593Smuzhiyun #define ETH_SAH_BYTE1 0x000000ff 110*4882a593Smuzhiyun #define ETH_SAH_BYTE0 0x0000ff00 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* Ethernet GPF register */ 113*4882a593Smuzhiyun #define ETH_GPF_PTV 0x0000ffff 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Ethernet PFG register */ 116*4882a593Smuzhiyun #define ETH_PFS_PFD (1 << 0) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* Ethernet CFSA[0-3] registers */ 119*4882a593Smuzhiyun #define ETH_CFSA0_CFSA4 0x000000ff 120*4882a593Smuzhiyun #define ETH_CFSA0_CFSA5 0x0000ff00 121*4882a593Smuzhiyun #define ETH_CFSA1_CFSA2 0x000000ff 122*4882a593Smuzhiyun #define ETH_CFSA1_CFSA3 0x0000ff00 123*4882a593Smuzhiyun #define ETH_CFSA1_CFSA0 0x000000ff 124*4882a593Smuzhiyun #define ETH_CFSA1_CFSA1 0x0000ff00 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* Ethernet MAC1 registers */ 127*4882a593Smuzhiyun #define ETH_MAC1_RE (1 << 0) 128*4882a593Smuzhiyun #define ETH_MAC1_PAF (1 << 1) 129*4882a593Smuzhiyun #define ETH_MAC1_RFC (1 << 2) 130*4882a593Smuzhiyun #define ETH_MAC1_TFC (1 << 3) 131*4882a593Smuzhiyun #define ETH_MAC1_LB (1 << 4) 132*4882a593Smuzhiyun #define ETH_MAC1_MR (1 << 31) 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* Ethernet MAC2 registers */ 135*4882a593Smuzhiyun #define ETH_MAC2_FD (1 << 0) 136*4882a593Smuzhiyun #define ETH_MAC2_FLC (1 << 1) 137*4882a593Smuzhiyun #define ETH_MAC2_HFE (1 << 2) 138*4882a593Smuzhiyun #define ETH_MAC2_DC (1 << 3) 139*4882a593Smuzhiyun #define ETH_MAC2_CEN (1 << 4) 140*4882a593Smuzhiyun #define ETH_MAC2_PE (1 << 5) 141*4882a593Smuzhiyun #define ETH_MAC2_VPE (1 << 6) 142*4882a593Smuzhiyun #define ETH_MAC2_APE (1 << 7) 143*4882a593Smuzhiyun #define ETH_MAC2_PPE (1 << 8) 144*4882a593Smuzhiyun #define ETH_MAC2_LPE (1 << 9) 145*4882a593Smuzhiyun #define ETH_MAC2_NB (1 << 12) 146*4882a593Smuzhiyun #define ETH_MAC2_BP (1 << 13) 147*4882a593Smuzhiyun #define ETH_MAC2_ED (1 << 14) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* Ethernet IPGT register */ 150*4882a593Smuzhiyun #define ETH_IPGT 0x0000007f 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* Ethernet IPGR registers */ 153*4882a593Smuzhiyun #define ETH_IPGR_IPGR2 0x0000007f 154*4882a593Smuzhiyun #define ETH_IPGR_IPGR1 0x00007f00 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* Ethernet CLRT registers */ 157*4882a593Smuzhiyun #define ETH_CLRT_MAX_RET 0x0000000f 158*4882a593Smuzhiyun #define ETH_CLRT_COL_WIN 0x00003f00 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Ethernet MAXF register */ 161*4882a593Smuzhiyun #define ETH_MAXF 0x0000ffff 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* Ethernet test registers */ 164*4882a593Smuzhiyun #define ETH_TEST_REG (1 << 2) 165*4882a593Smuzhiyun #define ETH_MCP_DIV 0x000000ff 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* MII registers */ 168*4882a593Smuzhiyun #define ETH_MII_CFG_RSVD 0x0000000c 169*4882a593Smuzhiyun #define ETH_MII_CMD_RD (1 << 0) 170*4882a593Smuzhiyun #define ETH_MII_CMD_SCN (1 << 1) 171*4882a593Smuzhiyun #define ETH_MII_REG_ADDR 0x0000001f 172*4882a593Smuzhiyun #define ETH_MII_PHY_ADDR 0x00001f00 173*4882a593Smuzhiyun #define ETH_MII_WTD_DATA 0x0000ffff 174*4882a593Smuzhiyun #define ETH_MII_RDD_DATA 0x0000ffff 175*4882a593Smuzhiyun #define ETH_MII_IND_BSY (1 << 0) 176*4882a593Smuzhiyun #define ETH_MII_IND_SCN (1 << 1) 177*4882a593Smuzhiyun #define ETH_MII_IND_NV (1 << 2) 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* 180*4882a593Smuzhiyun * Values for the DEVCS field of the Ethernet DMA Rx and Tx descriptors. 181*4882a593Smuzhiyun */ 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define ETH_RX_FD (1 << 0) 184*4882a593Smuzhiyun #define ETH_RX_LD (1 << 1) 185*4882a593Smuzhiyun #define ETH_RX_ROK (1 << 2) 186*4882a593Smuzhiyun #define ETH_RX_FM (1 << 3) 187*4882a593Smuzhiyun #define ETH_RX_MP (1 << 4) 188*4882a593Smuzhiyun #define ETH_RX_BP (1 << 5) 189*4882a593Smuzhiyun #define ETH_RX_VLT (1 << 6) 190*4882a593Smuzhiyun #define ETH_RX_CF (1 << 7) 191*4882a593Smuzhiyun #define ETH_RX_OVR (1 << 8) 192*4882a593Smuzhiyun #define ETH_RX_CRC (1 << 9) 193*4882a593Smuzhiyun #define ETH_RX_CV (1 << 10) 194*4882a593Smuzhiyun #define ETH_RX_DB (1 << 11) 195*4882a593Smuzhiyun #define ETH_RX_LE (1 << 12) 196*4882a593Smuzhiyun #define ETH_RX_LOR (1 << 13) 197*4882a593Smuzhiyun #define ETH_RX_CES (1 << 14) 198*4882a593Smuzhiyun #define ETH_RX_LEN_BIT 16 199*4882a593Smuzhiyun #define ETH_RX_LEN 0xffff0000 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define ETH_TX_FD (1 << 0) 202*4882a593Smuzhiyun #define ETH_TX_LD (1 << 1) 203*4882a593Smuzhiyun #define ETH_TX_OEN (1 << 2) 204*4882a593Smuzhiyun #define ETH_TX_PEN (1 << 3) 205*4882a593Smuzhiyun #define ETH_TX_CEN (1 << 4) 206*4882a593Smuzhiyun #define ETH_TX_HEN (1 << 5) 207*4882a593Smuzhiyun #define ETH_TX_TOK (1 << 6) 208*4882a593Smuzhiyun #define ETH_TX_MP (1 << 7) 209*4882a593Smuzhiyun #define ETH_TX_BP (1 << 8) 210*4882a593Smuzhiyun #define ETH_TX_UND (1 << 9) 211*4882a593Smuzhiyun #define ETH_TX_OF (1 << 10) 212*4882a593Smuzhiyun #define ETH_TX_ED (1 << 11) 213*4882a593Smuzhiyun #define ETH_TX_EC (1 << 12) 214*4882a593Smuzhiyun #define ETH_TX_LC (1 << 13) 215*4882a593Smuzhiyun #define ETH_TX_TD (1 << 14) 216*4882a593Smuzhiyun #define ETH_TX_CRC (1 << 15) 217*4882a593Smuzhiyun #define ETH_TX_LE (1 << 16) 218*4882a593Smuzhiyun #define ETH_TX_CC 0x001E0000 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #endif /* __ASM_RC32434_ETH_H */ 221