1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Parts of this file are based on Ralink's 2.6.21 BSP 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org> 7*4882a593Smuzhiyun * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org> 8*4882a593Smuzhiyun * Copyright (C) 2013 John Crispin <john@phrozen.org> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef _RT305X_REGS_H_ 12*4882a593Smuzhiyun #define _RT305X_REGS_H_ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun extern enum ralink_soc_type ralink_soc; 15*4882a593Smuzhiyun soc_is_rt3050(void)16*4882a593Smuzhiyunstatic inline int soc_is_rt3050(void) 17*4882a593Smuzhiyun { 18*4882a593Smuzhiyun return ralink_soc == RT305X_SOC_RT3050; 19*4882a593Smuzhiyun } 20*4882a593Smuzhiyun soc_is_rt3052(void)21*4882a593Smuzhiyunstatic inline int soc_is_rt3052(void) 22*4882a593Smuzhiyun { 23*4882a593Smuzhiyun return ralink_soc == RT305X_SOC_RT3052; 24*4882a593Smuzhiyun } 25*4882a593Smuzhiyun soc_is_rt305x(void)26*4882a593Smuzhiyunstatic inline int soc_is_rt305x(void) 27*4882a593Smuzhiyun { 28*4882a593Smuzhiyun return soc_is_rt3050() || soc_is_rt3052(); 29*4882a593Smuzhiyun } 30*4882a593Smuzhiyun soc_is_rt3350(void)31*4882a593Smuzhiyunstatic inline int soc_is_rt3350(void) 32*4882a593Smuzhiyun { 33*4882a593Smuzhiyun return ralink_soc == RT305X_SOC_RT3350; 34*4882a593Smuzhiyun } 35*4882a593Smuzhiyun soc_is_rt3352(void)36*4882a593Smuzhiyunstatic inline int soc_is_rt3352(void) 37*4882a593Smuzhiyun { 38*4882a593Smuzhiyun return ralink_soc == RT305X_SOC_RT3352; 39*4882a593Smuzhiyun } 40*4882a593Smuzhiyun soc_is_rt5350(void)41*4882a593Smuzhiyunstatic inline int soc_is_rt5350(void) 42*4882a593Smuzhiyun { 43*4882a593Smuzhiyun return ralink_soc == RT305X_SOC_RT5350; 44*4882a593Smuzhiyun } 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define RT305X_SYSC_BASE 0x10000000 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define SYSC_REG_CHIP_NAME0 0x00 49*4882a593Smuzhiyun #define SYSC_REG_CHIP_NAME1 0x04 50*4882a593Smuzhiyun #define SYSC_REG_CHIP_ID 0x0c 51*4882a593Smuzhiyun #define SYSC_REG_SYSTEM_CONFIG 0x10 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define RT3052_CHIP_NAME0 0x30335452 54*4882a593Smuzhiyun #define RT3052_CHIP_NAME1 0x20203235 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define RT3350_CHIP_NAME0 0x33335452 57*4882a593Smuzhiyun #define RT3350_CHIP_NAME1 0x20203035 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define RT3352_CHIP_NAME0 0x33335452 60*4882a593Smuzhiyun #define RT3352_CHIP_NAME1 0x20203235 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define RT5350_CHIP_NAME0 0x33355452 63*4882a593Smuzhiyun #define RT5350_CHIP_NAME1 0x20203035 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define CHIP_ID_ID_MASK 0xff 66*4882a593Smuzhiyun #define CHIP_ID_ID_SHIFT 8 67*4882a593Smuzhiyun #define CHIP_ID_REV_MASK 0xff 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define RT305X_SYSCFG_CPUCLK_SHIFT 18 70*4882a593Smuzhiyun #define RT305X_SYSCFG_CPUCLK_MASK 0x1 71*4882a593Smuzhiyun #define RT305X_SYSCFG_CPUCLK_LOW 0x0 72*4882a593Smuzhiyun #define RT305X_SYSCFG_CPUCLK_HIGH 0x1 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define RT305X_SYSCFG_SRAM_CS0_MODE_SHIFT 2 75*4882a593Smuzhiyun #define RT305X_SYSCFG_CPUCLK_MASK 0x1 76*4882a593Smuzhiyun #define RT305X_SYSCFG_SRAM_CS0_MODE_WDT 0x1 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define RT3352_SYSCFG0_CPUCLK_SHIFT 8 79*4882a593Smuzhiyun #define RT3352_SYSCFG0_CPUCLK_MASK 0x1 80*4882a593Smuzhiyun #define RT3352_SYSCFG0_CPUCLK_LOW 0x0 81*4882a593Smuzhiyun #define RT3352_SYSCFG0_CPUCLK_HIGH 0x1 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define RT5350_SYSCFG0_CPUCLK_SHIFT 8 84*4882a593Smuzhiyun #define RT5350_SYSCFG0_CPUCLK_MASK 0x3 85*4882a593Smuzhiyun #define RT5350_SYSCFG0_CPUCLK_360 0x0 86*4882a593Smuzhiyun #define RT5350_SYSCFG0_CPUCLK_320 0x2 87*4882a593Smuzhiyun #define RT5350_SYSCFG0_CPUCLK_300 0x3 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define RT5350_SYSCFG0_DRAM_SIZE_SHIFT 12 90*4882a593Smuzhiyun #define RT5350_SYSCFG0_DRAM_SIZE_MASK 7 91*4882a593Smuzhiyun #define RT5350_SYSCFG0_DRAM_SIZE_2M 0 92*4882a593Smuzhiyun #define RT5350_SYSCFG0_DRAM_SIZE_8M 1 93*4882a593Smuzhiyun #define RT5350_SYSCFG0_DRAM_SIZE_16M 2 94*4882a593Smuzhiyun #define RT5350_SYSCFG0_DRAM_SIZE_32M 3 95*4882a593Smuzhiyun #define RT5350_SYSCFG0_DRAM_SIZE_64M 4 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun /* multi function gpio pins */ 98*4882a593Smuzhiyun #define RT305X_GPIO_I2C_SD 1 99*4882a593Smuzhiyun #define RT305X_GPIO_I2C_SCLK 2 100*4882a593Smuzhiyun #define RT305X_GPIO_SPI_EN 3 101*4882a593Smuzhiyun #define RT305X_GPIO_SPI_CLK 4 102*4882a593Smuzhiyun /* GPIO 7-14 is shared between UART0, PCM and I2S interfaces */ 103*4882a593Smuzhiyun #define RT305X_GPIO_7 7 104*4882a593Smuzhiyun #define RT305X_GPIO_10 10 105*4882a593Smuzhiyun #define RT305X_GPIO_14 14 106*4882a593Smuzhiyun #define RT305X_GPIO_UART1_TXD 15 107*4882a593Smuzhiyun #define RT305X_GPIO_UART1_RXD 16 108*4882a593Smuzhiyun #define RT305X_GPIO_JTAG_TDO 17 109*4882a593Smuzhiyun #define RT305X_GPIO_JTAG_TDI 18 110*4882a593Smuzhiyun #define RT305X_GPIO_MDIO_MDC 22 111*4882a593Smuzhiyun #define RT305X_GPIO_MDIO_MDIO 23 112*4882a593Smuzhiyun #define RT305X_GPIO_SDRAM_MD16 24 113*4882a593Smuzhiyun #define RT305X_GPIO_SDRAM_MD31 39 114*4882a593Smuzhiyun #define RT305X_GPIO_GE0_TXD0 40 115*4882a593Smuzhiyun #define RT305X_GPIO_GE0_RXCLK 51 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define RT305X_GPIO_MODE_UART0_SHIFT 2 118*4882a593Smuzhiyun #define RT305X_GPIO_MODE_UART0_MASK 0x7 119*4882a593Smuzhiyun #define RT305X_GPIO_MODE_UART0(x) ((x) << RT305X_GPIO_MODE_UART0_SHIFT) 120*4882a593Smuzhiyun #define RT305X_GPIO_MODE_UARTF 0 121*4882a593Smuzhiyun #define RT305X_GPIO_MODE_PCM_UARTF 1 122*4882a593Smuzhiyun #define RT305X_GPIO_MODE_PCM_I2S 2 123*4882a593Smuzhiyun #define RT305X_GPIO_MODE_I2S_UARTF 3 124*4882a593Smuzhiyun #define RT305X_GPIO_MODE_PCM_GPIO 4 125*4882a593Smuzhiyun #define RT305X_GPIO_MODE_GPIO_UARTF 5 126*4882a593Smuzhiyun #define RT305X_GPIO_MODE_GPIO_I2S 6 127*4882a593Smuzhiyun #define RT305X_GPIO_MODE_GPIO 7 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define RT305X_GPIO_MODE_I2C 0 130*4882a593Smuzhiyun #define RT305X_GPIO_MODE_SPI 1 131*4882a593Smuzhiyun #define RT305X_GPIO_MODE_UART1 5 132*4882a593Smuzhiyun #define RT305X_GPIO_MODE_JTAG 6 133*4882a593Smuzhiyun #define RT305X_GPIO_MODE_MDIO 7 134*4882a593Smuzhiyun #define RT305X_GPIO_MODE_SDRAM 8 135*4882a593Smuzhiyun #define RT305X_GPIO_MODE_RGMII 9 136*4882a593Smuzhiyun #define RT5350_GPIO_MODE_PHY_LED 14 137*4882a593Smuzhiyun #define RT5350_GPIO_MODE_SPI_CS1 21 138*4882a593Smuzhiyun #define RT3352_GPIO_MODE_LNA 18 139*4882a593Smuzhiyun #define RT3352_GPIO_MODE_PA 20 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun #define RT3352_SYSC_REG_SYSCFG0 0x010 142*4882a593Smuzhiyun #define RT3352_SYSC_REG_SYSCFG1 0x014 143*4882a593Smuzhiyun #define RT3352_SYSC_REG_CLKCFG1 0x030 144*4882a593Smuzhiyun #define RT3352_SYSC_REG_RSTCTRL 0x034 145*4882a593Smuzhiyun #define RT3352_SYSC_REG_USB_PS 0x05c 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define RT3352_CLKCFG0_XTAL_SEL BIT(20) 148*4882a593Smuzhiyun #define RT3352_CLKCFG1_UPHY0_CLK_EN BIT(18) 149*4882a593Smuzhiyun #define RT3352_CLKCFG1_UPHY1_CLK_EN BIT(20) 150*4882a593Smuzhiyun #define RT3352_RSTCTRL_UHST BIT(22) 151*4882a593Smuzhiyun #define RT3352_RSTCTRL_UDEV BIT(25) 152*4882a593Smuzhiyun #define RT3352_SYSCFG1_USB0_HOST_MODE BIT(10) 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define RT305X_SDRAM_BASE 0x00000000 155*4882a593Smuzhiyun #define RT305X_MEM_SIZE_MIN 2 156*4882a593Smuzhiyun #define RT305X_MEM_SIZE_MAX 64 157*4882a593Smuzhiyun #define RT3352_MEM_SIZE_MIN 2 158*4882a593Smuzhiyun #define RT3352_MEM_SIZE_MAX 256 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #endif 161