1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Read/Write Loongson Extension Registers
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #ifndef _LOONGSON_REGS_H_
6*4882a593Smuzhiyun #define _LOONGSON_REGS_H_
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/bits.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <asm/mipsregs.h>
12*4882a593Smuzhiyun #include <asm/cpu.h>
13*4882a593Smuzhiyun
cpu_has_cfg(void)14*4882a593Smuzhiyun static inline bool cpu_has_cfg(void)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun return ((read_c0_prid() & PRID_IMP_MASK) == PRID_IMP_LOONGSON_64G);
17*4882a593Smuzhiyun }
18*4882a593Smuzhiyun
read_cpucfg(u32 reg)19*4882a593Smuzhiyun static inline u32 read_cpucfg(u32 reg)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun u32 __res;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun __asm__ __volatile__(
24*4882a593Smuzhiyun "parse_r __res,%0\n\t"
25*4882a593Smuzhiyun "parse_r reg,%1\n\t"
26*4882a593Smuzhiyun ".insn \n\t"
27*4882a593Smuzhiyun ".word (0xc8080118 | (reg << 21) | (__res << 11))\n\t"
28*4882a593Smuzhiyun :"=r"(__res)
29*4882a593Smuzhiyun :"r"(reg)
30*4882a593Smuzhiyun :
31*4882a593Smuzhiyun );
32*4882a593Smuzhiyun return __res;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Bit Domains for CFG registers */
36*4882a593Smuzhiyun #define LOONGSON_CFG0 0x0
37*4882a593Smuzhiyun #define LOONGSON_CFG0_PRID GENMASK(31, 0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define LOONGSON_CFG1 0x1
40*4882a593Smuzhiyun #define LOONGSON_CFG1_FP BIT(0)
41*4882a593Smuzhiyun #define LOONGSON_CFG1_FPREV GENMASK(3, 1)
42*4882a593Smuzhiyun #define LOONGSON_CFG1_MMI BIT(4)
43*4882a593Smuzhiyun #define LOONGSON_CFG1_MSA1 BIT(5)
44*4882a593Smuzhiyun #define LOONGSON_CFG1_MSA2 BIT(6)
45*4882a593Smuzhiyun #define LOONGSON_CFG1_CGP BIT(7)
46*4882a593Smuzhiyun #define LOONGSON_CFG1_WRP BIT(8)
47*4882a593Smuzhiyun #define LOONGSON_CFG1_LSX1 BIT(9)
48*4882a593Smuzhiyun #define LOONGSON_CFG1_LSX2 BIT(10)
49*4882a593Smuzhiyun #define LOONGSON_CFG1_LASX BIT(11)
50*4882a593Smuzhiyun #define LOONGSON_CFG1_R6FXP BIT(12)
51*4882a593Smuzhiyun #define LOONGSON_CFG1_R6CRCP BIT(13)
52*4882a593Smuzhiyun #define LOONGSON_CFG1_R6FPP BIT(14)
53*4882a593Smuzhiyun #define LOONGSON_CFG1_CNT64 BIT(15)
54*4882a593Smuzhiyun #define LOONGSON_CFG1_LSLDR0 BIT(16)
55*4882a593Smuzhiyun #define LOONGSON_CFG1_LSPREF BIT(17)
56*4882a593Smuzhiyun #define LOONGSON_CFG1_LSPREFX BIT(18)
57*4882a593Smuzhiyun #define LOONGSON_CFG1_LSSYNCI BIT(19)
58*4882a593Smuzhiyun #define LOONGSON_CFG1_LSUCA BIT(20)
59*4882a593Smuzhiyun #define LOONGSON_CFG1_LLSYNC BIT(21)
60*4882a593Smuzhiyun #define LOONGSON_CFG1_TGTSYNC BIT(22)
61*4882a593Smuzhiyun #define LOONGSON_CFG1_LLEXC BIT(23)
62*4882a593Smuzhiyun #define LOONGSON_CFG1_SCRAND BIT(24)
63*4882a593Smuzhiyun #define LOONGSON_CFG1_MUALP BIT(25)
64*4882a593Smuzhiyun #define LOONGSON_CFG1_KMUALEN BIT(26)
65*4882a593Smuzhiyun #define LOONGSON_CFG1_ITLBT BIT(27)
66*4882a593Smuzhiyun #define LOONGSON_CFG1_LSUPERF BIT(28)
67*4882a593Smuzhiyun #define LOONGSON_CFG1_SFBP BIT(29)
68*4882a593Smuzhiyun #define LOONGSON_CFG1_CDMAP BIT(30)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define LOONGSON_CFG1_FPREV_OFFSET 1
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define LOONGSON_CFG2 0x2
73*4882a593Smuzhiyun #define LOONGSON_CFG2_LEXT1 BIT(0)
74*4882a593Smuzhiyun #define LOONGSON_CFG2_LEXT2 BIT(1)
75*4882a593Smuzhiyun #define LOONGSON_CFG2_LEXT3 BIT(2)
76*4882a593Smuzhiyun #define LOONGSON_CFG2_LSPW BIT(3)
77*4882a593Smuzhiyun #define LOONGSON_CFG2_LBT1 BIT(4)
78*4882a593Smuzhiyun #define LOONGSON_CFG2_LBT2 BIT(5)
79*4882a593Smuzhiyun #define LOONGSON_CFG2_LBT3 BIT(6)
80*4882a593Smuzhiyun #define LOONGSON_CFG2_LBTMMU BIT(7)
81*4882a593Smuzhiyun #define LOONGSON_CFG2_LPMP BIT(8)
82*4882a593Smuzhiyun #define LOONGSON_CFG2_LPMREV GENMASK(11, 9)
83*4882a593Smuzhiyun #define LOONGSON_CFG2_LAMO BIT(12)
84*4882a593Smuzhiyun #define LOONGSON_CFG2_LPIXU BIT(13)
85*4882a593Smuzhiyun #define LOONGSON_CFG2_LPIXNU BIT(14)
86*4882a593Smuzhiyun #define LOONGSON_CFG2_LVZP BIT(15)
87*4882a593Smuzhiyun #define LOONGSON_CFG2_LVZREV GENMASK(18, 16)
88*4882a593Smuzhiyun #define LOONGSON_CFG2_LGFTP BIT(19)
89*4882a593Smuzhiyun #define LOONGSON_CFG2_LGFTPREV GENMASK(22, 20)
90*4882a593Smuzhiyun #define LOONGSON_CFG2_LLFTP BIT(23)
91*4882a593Smuzhiyun #define LOONGSON_CFG2_LLFTPREV GENMASK(26, 24)
92*4882a593Smuzhiyun #define LOONGSON_CFG2_LCSRP BIT(27)
93*4882a593Smuzhiyun #define LOONGSON_CFG2_LDISBLIKELY BIT(28)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define LOONGSON_CFG2_LPMREV_OFFSET 9
96*4882a593Smuzhiyun #define LOONGSON_CFG2_LPM_REV1 (1 << LOONGSON_CFG2_LPMREV_OFFSET)
97*4882a593Smuzhiyun #define LOONGSON_CFG2_LPM_REV2 (2 << LOONGSON_CFG2_LPMREV_OFFSET)
98*4882a593Smuzhiyun #define LOONGSON_CFG2_LVZREV_OFFSET 16
99*4882a593Smuzhiyun #define LOONGSON_CFG2_LVZ_REV1 (1 << LOONGSON_CFG2_LVZREV_OFFSET)
100*4882a593Smuzhiyun #define LOONGSON_CFG2_LVZ_REV2 (2 << LOONGSON_CFG2_LVZREV_OFFSET)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define LOONGSON_CFG3 0x3
103*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMP BIT(0)
104*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMREV GENMASK(3, 1)
105*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMNUM GENMASK(11, 4)
106*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMKW GENMASK(19, 12)
107*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMVW GENMASK(27, 20)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMREV_OFFSET 1
110*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAM_REV1 (1 << LOONGSON_CFG3_LCAMREV_OFFSET)
111*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAM_REV2 (2 << LOONGSON_CFG3_LCAMREV_OFFSET)
112*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMNUM_OFFSET 4
113*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMNUM_REV1 (0x3f << LOONGSON_CFG3_LCAMNUM_OFFSET)
114*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMKW_OFFSET 12
115*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMKW_REV1 (0x27 << LOONGSON_CFG3_LCAMKW_OFFSET)
116*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMVW_OFFSET 20
117*4882a593Smuzhiyun #define LOONGSON_CFG3_LCAMVW_REV1 (0x3f << LOONGSON_CFG3_LCAMVW_OFFSET)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define LOONGSON_CFG4 0x4
120*4882a593Smuzhiyun #define LOONGSON_CFG4_CCFREQ GENMASK(31, 0)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define LOONGSON_CFG5 0x5
123*4882a593Smuzhiyun #define LOONGSON_CFG5_CFM GENMASK(15, 0)
124*4882a593Smuzhiyun #define LOONGSON_CFG5_CFD GENMASK(31, 16)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define LOONGSON_CFG6 0x6
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define LOONGSON_CFG7 0x7
129*4882a593Smuzhiyun #define LOONGSON_CFG7_GCCAEQRP BIT(0)
130*4882a593Smuzhiyun #define LOONGSON_CFG7_UCAWINP BIT(1)
131*4882a593Smuzhiyun
cpu_has_csr(void)132*4882a593Smuzhiyun static inline bool cpu_has_csr(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun if (cpu_has_cfg())
135*4882a593Smuzhiyun return (read_cpucfg(LOONGSON_CFG2) & LOONGSON_CFG2_LCSRP);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return false;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
csr_readl(u32 reg)140*4882a593Smuzhiyun static inline u32 csr_readl(u32 reg)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun u32 __res;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* RDCSR reg, val */
145*4882a593Smuzhiyun __asm__ __volatile__(
146*4882a593Smuzhiyun "parse_r __res,%0\n\t"
147*4882a593Smuzhiyun "parse_r reg,%1\n\t"
148*4882a593Smuzhiyun ".insn \n\t"
149*4882a593Smuzhiyun ".word (0xc8000118 | (reg << 21) | (__res << 11))\n\t"
150*4882a593Smuzhiyun :"=r"(__res)
151*4882a593Smuzhiyun :"r"(reg)
152*4882a593Smuzhiyun :
153*4882a593Smuzhiyun );
154*4882a593Smuzhiyun return __res;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
csr_readq(u32 reg)157*4882a593Smuzhiyun static inline u64 csr_readq(u32 reg)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun u64 __res;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* DRDCSR reg, val */
162*4882a593Smuzhiyun __asm__ __volatile__(
163*4882a593Smuzhiyun "parse_r __res,%0\n\t"
164*4882a593Smuzhiyun "parse_r reg,%1\n\t"
165*4882a593Smuzhiyun ".insn \n\t"
166*4882a593Smuzhiyun ".word (0xc8020118 | (reg << 21) | (__res << 11))\n\t"
167*4882a593Smuzhiyun :"=r"(__res)
168*4882a593Smuzhiyun :"r"(reg)
169*4882a593Smuzhiyun :
170*4882a593Smuzhiyun );
171*4882a593Smuzhiyun return __res;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
csr_writel(u32 val,u32 reg)174*4882a593Smuzhiyun static inline void csr_writel(u32 val, u32 reg)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun /* WRCSR reg, val */
177*4882a593Smuzhiyun __asm__ __volatile__(
178*4882a593Smuzhiyun "parse_r reg,%0\n\t"
179*4882a593Smuzhiyun "parse_r val,%1\n\t"
180*4882a593Smuzhiyun ".insn \n\t"
181*4882a593Smuzhiyun ".word (0xc8010118 | (reg << 21) | (val << 11))\n\t"
182*4882a593Smuzhiyun :
183*4882a593Smuzhiyun :"r"(reg),"r"(val)
184*4882a593Smuzhiyun :
185*4882a593Smuzhiyun );
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
csr_writeq(u64 val,u32 reg)188*4882a593Smuzhiyun static inline void csr_writeq(u64 val, u32 reg)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun /* DWRCSR reg, val */
191*4882a593Smuzhiyun __asm__ __volatile__(
192*4882a593Smuzhiyun "parse_r reg,%0\n\t"
193*4882a593Smuzhiyun "parse_r val,%1\n\t"
194*4882a593Smuzhiyun ".insn \n\t"
195*4882a593Smuzhiyun ".word (0xc8030118 | (reg << 21) | (val << 11))\n\t"
196*4882a593Smuzhiyun :
197*4882a593Smuzhiyun :"r"(reg),"r"(val)
198*4882a593Smuzhiyun :
199*4882a593Smuzhiyun );
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Public CSR Register can also be accessed with regular addresses */
203*4882a593Smuzhiyun #define CSR_PUBLIC_MMIO_BASE 0x1fe00000
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define MMIO_CSR(x) (void *)TO_UNCAC(CSR_PUBLIC_MMIO_BASE + x)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define LOONGSON_CSR_FEATURES 0x8
208*4882a593Smuzhiyun #define LOONGSON_CSRF_TEMP BIT(0)
209*4882a593Smuzhiyun #define LOONGSON_CSRF_NODECNT BIT(1)
210*4882a593Smuzhiyun #define LOONGSON_CSRF_MSI BIT(2)
211*4882a593Smuzhiyun #define LOONGSON_CSRF_EXTIOI BIT(3)
212*4882a593Smuzhiyun #define LOONGSON_CSRF_IPI BIT(4)
213*4882a593Smuzhiyun #define LOONGSON_CSRF_FREQ BIT(5)
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define LOONGSON_CSR_VENDOR 0x10 /* Vendor name string, should be "Loongson" */
216*4882a593Smuzhiyun #define LOONGSON_CSR_CPUNAME 0x20 /* Processor name string */
217*4882a593Smuzhiyun #define LOONGSON_CSR_NODECNT 0x408
218*4882a593Smuzhiyun #define LOONGSON_CSR_CPUTEMP 0x428
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* PerCore CSR, only accessable by local cores */
221*4882a593Smuzhiyun #define LOONGSON_CSR_IPI_STATUS 0x1000
222*4882a593Smuzhiyun #define LOONGSON_CSR_IPI_EN 0x1004
223*4882a593Smuzhiyun #define LOONGSON_CSR_IPI_SET 0x1008
224*4882a593Smuzhiyun #define LOONGSON_CSR_IPI_CLEAR 0x100c
225*4882a593Smuzhiyun #define LOONGSON_CSR_IPI_SEND 0x1040
226*4882a593Smuzhiyun #define CSR_IPI_SEND_IP_SHIFT 0
227*4882a593Smuzhiyun #define CSR_IPI_SEND_CPU_SHIFT 16
228*4882a593Smuzhiyun #define CSR_IPI_SEND_BLOCK BIT(31)
229*4882a593Smuzhiyun
drdtime(void)230*4882a593Smuzhiyun static inline u64 drdtime(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun int rID = 0;
233*4882a593Smuzhiyun u64 val = 0;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun __asm__ __volatile__(
236*4882a593Smuzhiyun "parse_r rID,%0\n\t"
237*4882a593Smuzhiyun "parse_r val,%1\n\t"
238*4882a593Smuzhiyun ".insn \n\t"
239*4882a593Smuzhiyun ".word (0xc8090118 | (rID << 21) | (val << 11))\n\t"
240*4882a593Smuzhiyun :"=r"(rID),"=r"(val)
241*4882a593Smuzhiyun :
242*4882a593Smuzhiyun );
243*4882a593Smuzhiyun return val;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #endif
247