1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2009 Lemote, Inc. 4*4882a593Smuzhiyun * Author: Wu Zhangjin <wuzhangjin@gmail.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __ASM_MACH_LOONGSON64_LOONGSON_H 8*4882a593Smuzhiyun #define __ASM_MACH_LOONGSON64_LOONGSON_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <linux/io.h> 11*4882a593Smuzhiyun #include <linux/init.h> 12*4882a593Smuzhiyun #include <linux/irq.h> 13*4882a593Smuzhiyun #include <boot_param.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* machine-specific reboot/halt operation */ 17*4882a593Smuzhiyun extern void mach_prepare_reboot(void); 18*4882a593Smuzhiyun extern void mach_prepare_shutdown(void); 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* environment arguments from bootloader */ 21*4882a593Smuzhiyun extern u32 cpu_clock_freq; 22*4882a593Smuzhiyun extern u32 memsize, highmemsize; 23*4882a593Smuzhiyun extern const struct plat_smp_ops loongson3_smp_ops; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* loongson-specific command line, env and memory initialization */ 26*4882a593Smuzhiyun extern void __init prom_init_memory(void); 27*4882a593Smuzhiyun extern void __init prom_init_env(void); 28*4882a593Smuzhiyun extern void *loongson_fdt_blob; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* irq operation functions */ 31*4882a593Smuzhiyun extern void mach_irq_dispatch(unsigned int pending); 32*4882a593Smuzhiyun extern int mach_i8259_irq(void); 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* We need this in some places... */ 35*4882a593Smuzhiyun #define delay() ({ \ 36*4882a593Smuzhiyun int x; \ 37*4882a593Smuzhiyun for (x = 0; x < 100000; x++) \ 38*4882a593Smuzhiyun __asm__ __volatile__(""); \ 39*4882a593Smuzhiyun }) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define LOONGSON_REG(x) \ 42*4882a593Smuzhiyun (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x))) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define LOONGSON3_REG8(base, x) \ 45*4882a593Smuzhiyun (*(volatile u8 *)((char *)TO_UNCAC(base) + (x))) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define LOONGSON3_REG32(base, x) \ 48*4882a593Smuzhiyun (*(volatile u32 *)((char *)TO_UNCAC(base) + (x))) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define LOONGSON_FLASH_BASE 0x1c000000 51*4882a593Smuzhiyun #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */ 52*4882a593Smuzhiyun #define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define LOONGSON_LIO0_BASE 0x1e000000 55*4882a593Smuzhiyun #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */ 56*4882a593Smuzhiyun #define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define LOONGSON_BOOT_BASE 0x1fc00000 59*4882a593Smuzhiyun #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */ 60*4882a593Smuzhiyun #define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1) 61*4882a593Smuzhiyun #define LOONGSON_REG_BASE 0x1fe00000 62*4882a593Smuzhiyun #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */ 63*4882a593Smuzhiyun #define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1) 64*4882a593Smuzhiyun /* Loongson-3 specific registers */ 65*4882a593Smuzhiyun #define LOONGSON3_REG_BASE 0x3ff00000 66*4882a593Smuzhiyun #define LOONGSON3_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */ 67*4882a593Smuzhiyun #define LOONGSON3_REG_TOP (LOONGSON3_REG_BASE+LOONGSON3_REG_SIZE-1) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define LOONGSON_LIO1_BASE 0x1ff00000 70*4882a593Smuzhiyun #define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */ 71*4882a593Smuzhiyun #define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define LOONGSON_PCILO0_BASE 0x10000000 74*4882a593Smuzhiyun #define LOONGSON_PCILO1_BASE 0x14000000 75*4882a593Smuzhiyun #define LOONGSON_PCILO2_BASE 0x18000000 76*4882a593Smuzhiyun #define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE 77*4882a593Smuzhiyun #define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */ 78*4882a593Smuzhiyun #define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define LOONGSON_PCICFG_BASE 0x1fe80000 81*4882a593Smuzhiyun #define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */ 82*4882a593Smuzhiyun #define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define LOONGSON_PCIIO_BASE loongson_sysconf.pci_io_base 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */ 87*4882a593Smuzhiyun #define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* Loongson Register Bases */ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define LOONGSON_PCICONFIGBASE 0x00 92*4882a593Smuzhiyun #define LOONGSON_REGBASE 0x100 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* PCI Configuration Registers */ 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x)) 97*4882a593Smuzhiyun #define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00) 98*4882a593Smuzhiyun #define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04) 99*4882a593Smuzhiyun #define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08) 100*4882a593Smuzhiyun #define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c) 101*4882a593Smuzhiyun #define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10) 102*4882a593Smuzhiyun #define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14) 103*4882a593Smuzhiyun #define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18) 104*4882a593Smuzhiyun #define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c) 105*4882a593Smuzhiyun #define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20) 106*4882a593Smuzhiyun #define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30) 107*4882a593Smuzhiyun #define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c) 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define LOONGSON_PCICMD_PERR_CLR 0x80000000 112*4882a593Smuzhiyun #define LOONGSON_PCICMD_SERR_CLR 0x40000000 113*4882a593Smuzhiyun #define LOONGSON_PCICMD_MABORT_CLR 0x20000000 114*4882a593Smuzhiyun #define LOONGSON_PCICMD_MTABORT_CLR 0x10000000 115*4882a593Smuzhiyun #define LOONGSON_PCICMD_TABORT_CLR 0x08000000 116*4882a593Smuzhiyun #define LOONGSON_PCICMD_MPERR_CLR 0x01000000 117*4882a593Smuzhiyun #define LOONGSON_PCICMD_PERRRESPEN 0x00000040 118*4882a593Smuzhiyun #define LOONGSON_PCICMD_ASTEPEN 0x00000080 119*4882a593Smuzhiyun #define LOONGSON_PCICMD_SERREN 0x00000100 120*4882a593Smuzhiyun #define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00 121*4882a593Smuzhiyun #define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* Loongson h/w Configuration */ 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define LOONGSON_GENCFG_OFFSET 0x4 126*4882a593Smuzhiyun #define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET) 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define LOONGSON_GENCFG_DEBUGMODE 0x00000001 129*4882a593Smuzhiyun #define LOONGSON_GENCFG_SNOOPEN 0x00000002 130*4882a593Smuzhiyun #define LOONGSON_GENCFG_CPUSELFRESET 0x00000004 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #define LOONGSON_GENCFG_FORCE_IRQA 0x00000008 133*4882a593Smuzhiyun #define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010 134*4882a593Smuzhiyun #define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020 135*4882a593Smuzhiyun #define LOONGSON_GENCFG_BYTESWAP 0x00000040 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define LOONGSON_GENCFG_UNCACHED 0x00000080 138*4882a593Smuzhiyun #define LOONGSON_GENCFG_PREFETCHEN 0x00000100 139*4882a593Smuzhiyun #define LOONGSON_GENCFG_WBEHINDEN 0x00000200 140*4882a593Smuzhiyun #define LOONGSON_GENCFG_CACHEALG 0x00000c00 141*4882a593Smuzhiyun #define LOONGSON_GENCFG_CACHEALG_SHIFT 10 142*4882a593Smuzhiyun #define LOONGSON_GENCFG_PCIQUEUE 0x00001000 143*4882a593Smuzhiyun #define LOONGSON_GENCFG_CACHESTOP 0x00002000 144*4882a593Smuzhiyun #define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000 145*4882a593Smuzhiyun #define LOONGSON_GENCFG_BUSERREN 0x00008000 146*4882a593Smuzhiyun #define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000 147*4882a593Smuzhiyun #define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* PCI address map control */ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10) 152*4882a593Smuzhiyun #define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14) 153*4882a593Smuzhiyun #define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* GPIO Regs - r/w */ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c) 158*4882a593Smuzhiyun #define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* ICU Configuration Regs - r/w */ 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24) 163*4882a593Smuzhiyun #define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28) 164*4882a593Smuzhiyun #define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* ICU Enable Regs - IntEn & IntISR are r/o. */ 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30) 169*4882a593Smuzhiyun #define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34) 170*4882a593Smuzhiyun #define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38) 171*4882a593Smuzhiyun #define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c) 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* ICU */ 174*4882a593Smuzhiyun #define LOONGSON_ICU_MBOXES 0x0000000f 175*4882a593Smuzhiyun #define LOONGSON_ICU_MBOXES_SHIFT 0 176*4882a593Smuzhiyun #define LOONGSON_ICU_DMARDY 0x00000010 177*4882a593Smuzhiyun #define LOONGSON_ICU_DMAEMPTY 0x00000020 178*4882a593Smuzhiyun #define LOONGSON_ICU_COPYRDY 0x00000040 179*4882a593Smuzhiyun #define LOONGSON_ICU_COPYEMPTY 0x00000080 180*4882a593Smuzhiyun #define LOONGSON_ICU_COPYERR 0x00000100 181*4882a593Smuzhiyun #define LOONGSON_ICU_PCIIRQ 0x00000200 182*4882a593Smuzhiyun #define LOONGSON_ICU_MASTERERR 0x00000400 183*4882a593Smuzhiyun #define LOONGSON_ICU_SYSTEMERR 0x00000800 184*4882a593Smuzhiyun #define LOONGSON_ICU_DRAMPERR 0x00001000 185*4882a593Smuzhiyun #define LOONGSON_ICU_RETRYERR 0x00002000 186*4882a593Smuzhiyun #define LOONGSON_ICU_GPIOS 0x01ff0000 187*4882a593Smuzhiyun #define LOONGSON_ICU_GPIOS_SHIFT 16 188*4882a593Smuzhiyun #define LOONGSON_ICU_GPINS 0x7e000000 189*4882a593Smuzhiyun #define LOONGSON_ICU_GPINS_SHIFT 25 190*4882a593Smuzhiyun #define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N))) 191*4882a593Smuzhiyun #define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N))) 192*4882a593Smuzhiyun #define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N))) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* PCI prefetch window base & mask */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40) 197*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44) 198*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48) 199*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* PCI_Hit*_Sel_* */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50) 204*4882a593Smuzhiyun #define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54) 205*4882a593Smuzhiyun #define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58) 206*4882a593Smuzhiyun #define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c) 207*4882a593Smuzhiyun #define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60) 208*4882a593Smuzhiyun #define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* PXArb Config & Status */ 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68) 213*4882a593Smuzhiyun #define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define MAX_PACKAGES 4 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* Chip Config registor of each physical cpu package, PRid >= Loongson-2F */ 218*4882a593Smuzhiyun extern u64 loongson_chipcfg[MAX_PACKAGES]; 219*4882a593Smuzhiyun #define LOONGSON_CHIPCFG(id) (*(volatile u32 *)(loongson_chipcfg[id])) 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* Chip Temperature registor of each physical cpu package, PRid >= Loongson-3A */ 222*4882a593Smuzhiyun extern u64 loongson_chiptemp[MAX_PACKAGES]; 223*4882a593Smuzhiyun #define LOONGSON_CHIPTEMP(id) (*(volatile u32 *)(loongson_chiptemp[id])) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* Freq Control register of each physical cpu package, PRid >= Loongson-3B */ 226*4882a593Smuzhiyun extern u64 loongson_freqctrl[MAX_PACKAGES]; 227*4882a593Smuzhiyun #define LOONGSON_FREQCTRL(id) (*(volatile u32 *)(loongson_freqctrl[id])) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun /* pcimap */ 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f 232*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0 233*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0 234*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6 235*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000 236*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12 237*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_2 0x00040000 238*4882a593Smuzhiyun #define LOONGSON_PCIMAP_WIN(WIN, ADDR) \ 239*4882a593Smuzhiyun ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6)) 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #endif /* __ASM_MACH_LOONGSON64_LOONGSON_H */ 242