1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2009 Lemote, Inc.
4*4882a593Smuzhiyun * Author: Wu Zhangjin <wuzhangjin@gmail.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef __ASM_MACH_LOONGSON2EF_LOONGSON_H
8*4882a593Smuzhiyun #define __ASM_MACH_LOONGSON2EF_LOONGSON_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /* loongson internal northbridge initialization */
15*4882a593Smuzhiyun extern void bonito_irq_init(void);
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* machine-specific reboot/halt operation */
18*4882a593Smuzhiyun extern void mach_prepare_reboot(void);
19*4882a593Smuzhiyun extern void mach_prepare_shutdown(void);
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* environment arguments from bootloader */
22*4882a593Smuzhiyun extern u32 cpu_clock_freq;
23*4882a593Smuzhiyun extern u32 memsize, highmemsize;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* loongson-specific command line, env and memory initialization */
26*4882a593Smuzhiyun extern void __init prom_init_memory(void);
27*4882a593Smuzhiyun extern void __init prom_init_machtype(void);
28*4882a593Smuzhiyun extern void __init prom_init_env(void);
29*4882a593Smuzhiyun #ifdef CONFIG_LOONGSON_UART_BASE
30*4882a593Smuzhiyun extern unsigned long _loongson_uart_base, loongson_uart_base;
31*4882a593Smuzhiyun extern void prom_init_loongson_uart_base(void);
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun
prom_init_uart_base(void)34*4882a593Smuzhiyun static inline void prom_init_uart_base(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun #ifdef CONFIG_LOONGSON_UART_BASE
37*4882a593Smuzhiyun prom_init_loongson_uart_base();
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* irq operation functions */
42*4882a593Smuzhiyun extern void bonito_irqdispatch(void);
43*4882a593Smuzhiyun extern void __init bonito_irq_init(void);
44*4882a593Smuzhiyun extern void __init mach_init_irq(void);
45*4882a593Smuzhiyun extern void mach_irq_dispatch(unsigned int pending);
46*4882a593Smuzhiyun extern int mach_i8259_irq(void);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* We need this in some places... */
49*4882a593Smuzhiyun #define delay() ({ \
50*4882a593Smuzhiyun int x; \
51*4882a593Smuzhiyun for (x = 0; x < 100000; x++) \
52*4882a593Smuzhiyun __asm__ __volatile__(""); \
53*4882a593Smuzhiyun })
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define LOONGSON_REG(x) \
56*4882a593Smuzhiyun (*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define LOONGSON_IRQ_BASE 32
59*4882a593Smuzhiyun #define LOONGSON2_PERFCNT_IRQ (MIPS_CPU_IRQ_BASE + 6) /* cpu perf counter */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #include <linux/interrupt.h>
do_perfcnt_IRQ(void)62*4882a593Smuzhiyun static inline void do_perfcnt_IRQ(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OPROFILE)
65*4882a593Smuzhiyun do_IRQ(LOONGSON2_PERFCNT_IRQ);
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define LOONGSON_FLASH_BASE 0x1c000000
70*4882a593Smuzhiyun #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */
71*4882a593Smuzhiyun #define LOONGSON_FLASH_TOP (LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define LOONGSON_LIO0_BASE 0x1e000000
74*4882a593Smuzhiyun #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */
75*4882a593Smuzhiyun #define LOONGSON_LIO0_TOP (LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define LOONGSON_BOOT_BASE 0x1fc00000
78*4882a593Smuzhiyun #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */
79*4882a593Smuzhiyun #define LOONGSON_BOOT_TOP (LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
80*4882a593Smuzhiyun #define LOONGSON_REG_BASE 0x1fe00000
81*4882a593Smuzhiyun #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */
82*4882a593Smuzhiyun #define LOONGSON_REG_TOP (LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define LOONGSON_LIO1_BASE 0x1ff00000
85*4882a593Smuzhiyun #define LOONGSON_LIO1_SIZE 0x00100000 /* 1M */
86*4882a593Smuzhiyun #define LOONGSON_LIO1_TOP (LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define LOONGSON_PCILO0_BASE 0x10000000
89*4882a593Smuzhiyun #define LOONGSON_PCILO1_BASE 0x14000000
90*4882a593Smuzhiyun #define LOONGSON_PCILO2_BASE 0x18000000
91*4882a593Smuzhiyun #define LOONGSON_PCILO_BASE LOONGSON_PCILO0_BASE
92*4882a593Smuzhiyun #define LOONGSON_PCILO_SIZE 0x0c000000 /* 64M * 3 */
93*4882a593Smuzhiyun #define LOONGSON_PCILO_TOP (LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define LOONGSON_PCICFG_BASE 0x1fe80000
96*4882a593Smuzhiyun #define LOONGSON_PCICFG_SIZE 0x00000800 /* 2K */
97*4882a593Smuzhiyun #define LOONGSON_PCICFG_TOP (LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
98*4882a593Smuzhiyun #define LOONGSON_PCIIO_BASE 0x1fd00000
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define LOONGSON_PCIIO_SIZE 0x00100000 /* 1M */
101*4882a593Smuzhiyun #define LOONGSON_PCIIO_TOP (LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Loongson Register Bases */
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun #define LOONGSON_PCICONFIGBASE 0x00
106*4882a593Smuzhiyun #define LOONGSON_REGBASE 0x100
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* PCI Configuration Registers */
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define LOONGSON_PCI_REG(x) LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
111*4882a593Smuzhiyun #define LOONGSON_PCIDID LOONGSON_PCI_REG(0x00)
112*4882a593Smuzhiyun #define LOONGSON_PCICMD LOONGSON_PCI_REG(0x04)
113*4882a593Smuzhiyun #define LOONGSON_PCICLASS LOONGSON_PCI_REG(0x08)
114*4882a593Smuzhiyun #define LOONGSON_PCILTIMER LOONGSON_PCI_REG(0x0c)
115*4882a593Smuzhiyun #define LOONGSON_PCIBASE0 LOONGSON_PCI_REG(0x10)
116*4882a593Smuzhiyun #define LOONGSON_PCIBASE1 LOONGSON_PCI_REG(0x14)
117*4882a593Smuzhiyun #define LOONGSON_PCIBASE2 LOONGSON_PCI_REG(0x18)
118*4882a593Smuzhiyun #define LOONGSON_PCIBASE3 LOONGSON_PCI_REG(0x1c)
119*4882a593Smuzhiyun #define LOONGSON_PCIBASE4 LOONGSON_PCI_REG(0x20)
120*4882a593Smuzhiyun #define LOONGSON_PCIEXPRBASE LOONGSON_PCI_REG(0x30)
121*4882a593Smuzhiyun #define LOONGSON_PCIINT LOONGSON_PCI_REG(0x3c)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define LOONGSON_PCI_ISR4C LOONGSON_PCI_REG(0x4c)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define LOONGSON_PCICMD_PERR_CLR 0x80000000
126*4882a593Smuzhiyun #define LOONGSON_PCICMD_SERR_CLR 0x40000000
127*4882a593Smuzhiyun #define LOONGSON_PCICMD_MABORT_CLR 0x20000000
128*4882a593Smuzhiyun #define LOONGSON_PCICMD_MTABORT_CLR 0x10000000
129*4882a593Smuzhiyun #define LOONGSON_PCICMD_TABORT_CLR 0x08000000
130*4882a593Smuzhiyun #define LOONGSON_PCICMD_MPERR_CLR 0x01000000
131*4882a593Smuzhiyun #define LOONGSON_PCICMD_PERRRESPEN 0x00000040
132*4882a593Smuzhiyun #define LOONGSON_PCICMD_ASTEPEN 0x00000080
133*4882a593Smuzhiyun #define LOONGSON_PCICMD_SERREN 0x00000100
134*4882a593Smuzhiyun #define LOONGSON_PCILTIMER_BUSLATENCY 0x0000ff00
135*4882a593Smuzhiyun #define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT 8
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Loongson h/w Configuration */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun #define LOONGSON_GENCFG_OFFSET 0x4
140*4882a593Smuzhiyun #define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define LOONGSON_GENCFG_DEBUGMODE 0x00000001
143*4882a593Smuzhiyun #define LOONGSON_GENCFG_SNOOPEN 0x00000002
144*4882a593Smuzhiyun #define LOONGSON_GENCFG_CPUSELFRESET 0x00000004
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define LOONGSON_GENCFG_FORCE_IRQA 0x00000008
147*4882a593Smuzhiyun #define LOONGSON_GENCFG_IRQA_ISOUT 0x00000010
148*4882a593Smuzhiyun #define LOONGSON_GENCFG_IRQA_FROM_INT1 0x00000020
149*4882a593Smuzhiyun #define LOONGSON_GENCFG_BYTESWAP 0x00000040
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define LOONGSON_GENCFG_UNCACHED 0x00000080
152*4882a593Smuzhiyun #define LOONGSON_GENCFG_PREFETCHEN 0x00000100
153*4882a593Smuzhiyun #define LOONGSON_GENCFG_WBEHINDEN 0x00000200
154*4882a593Smuzhiyun #define LOONGSON_GENCFG_CACHEALG 0x00000c00
155*4882a593Smuzhiyun #define LOONGSON_GENCFG_CACHEALG_SHIFT 10
156*4882a593Smuzhiyun #define LOONGSON_GENCFG_PCIQUEUE 0x00001000
157*4882a593Smuzhiyun #define LOONGSON_GENCFG_CACHESTOP 0x00002000
158*4882a593Smuzhiyun #define LOONGSON_GENCFG_MSTRBYTESWAP 0x00004000
159*4882a593Smuzhiyun #define LOONGSON_GENCFG_BUSERREN 0x00008000
160*4882a593Smuzhiyun #define LOONGSON_GENCFG_NORETRYTIMEOUT 0x00010000
161*4882a593Smuzhiyun #define LOONGSON_GENCFG_SHORTCOPYTIMEOUT 0x00020000
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* PCI address map control */
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define LOONGSON_PCIMAP LOONGSON_REG(LOONGSON_REGBASE + 0x10)
166*4882a593Smuzhiyun #define LOONGSON_PCIMEMBASECFG LOONGSON_REG(LOONGSON_REGBASE + 0x14)
167*4882a593Smuzhiyun #define LOONGSON_PCIMAP_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x18)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* GPIO Regs - r/w */
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define LOONGSON_GPIODATA LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
172*4882a593Smuzhiyun #define LOONGSON_GPIOIE LOONGSON_REG(LOONGSON_REGBASE + 0x20)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* ICU Configuration Regs - r/w */
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #define LOONGSON_INTEDGE LOONGSON_REG(LOONGSON_REGBASE + 0x24)
177*4882a593Smuzhiyun #define LOONGSON_INTSTEER LOONGSON_REG(LOONGSON_REGBASE + 0x28)
178*4882a593Smuzhiyun #define LOONGSON_INTPOL LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* ICU Enable Regs - IntEn & IntISR are r/o. */
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #define LOONGSON_INTENSET LOONGSON_REG(LOONGSON_REGBASE + 0x30)
183*4882a593Smuzhiyun #define LOONGSON_INTENCLR LOONGSON_REG(LOONGSON_REGBASE + 0x34)
184*4882a593Smuzhiyun #define LOONGSON_INTEN LOONGSON_REG(LOONGSON_REGBASE + 0x38)
185*4882a593Smuzhiyun #define LOONGSON_INTISR LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* ICU */
188*4882a593Smuzhiyun #define LOONGSON_ICU_MBOXES 0x0000000f
189*4882a593Smuzhiyun #define LOONGSON_ICU_MBOXES_SHIFT 0
190*4882a593Smuzhiyun #define LOONGSON_ICU_DMARDY 0x00000010
191*4882a593Smuzhiyun #define LOONGSON_ICU_DMAEMPTY 0x00000020
192*4882a593Smuzhiyun #define LOONGSON_ICU_COPYRDY 0x00000040
193*4882a593Smuzhiyun #define LOONGSON_ICU_COPYEMPTY 0x00000080
194*4882a593Smuzhiyun #define LOONGSON_ICU_COPYERR 0x00000100
195*4882a593Smuzhiyun #define LOONGSON_ICU_PCIIRQ 0x00000200
196*4882a593Smuzhiyun #define LOONGSON_ICU_MASTERERR 0x00000400
197*4882a593Smuzhiyun #define LOONGSON_ICU_SYSTEMERR 0x00000800
198*4882a593Smuzhiyun #define LOONGSON_ICU_DRAMPERR 0x00001000
199*4882a593Smuzhiyun #define LOONGSON_ICU_RETRYERR 0x00002000
200*4882a593Smuzhiyun #define LOONGSON_ICU_GPIOS 0x01ff0000
201*4882a593Smuzhiyun #define LOONGSON_ICU_GPIOS_SHIFT 16
202*4882a593Smuzhiyun #define LOONGSON_ICU_GPINS 0x7e000000
203*4882a593Smuzhiyun #define LOONGSON_ICU_GPINS_SHIFT 25
204*4882a593Smuzhiyun #define LOONGSON_ICU_MBOX(N) (1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
205*4882a593Smuzhiyun #define LOONGSON_ICU_GPIO(N) (1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
206*4882a593Smuzhiyun #define LOONGSON_ICU_GPIN(N) (1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* PCI prefetch window base & mask */
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_BASE_L LOONGSON_REG(LOONGSON_REGBASE + 0x40)
211*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_BASE_H LOONGSON_REG(LOONGSON_REGBASE + 0x44)
212*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_MASK_L LOONGSON_REG(LOONGSON_REGBASE + 0x48)
213*4882a593Smuzhiyun #define LOONGSON_MEM_WIN_MASK_H LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* PCI_Hit*_Sel_* */
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define LOONGSON_PCI_HIT0_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x50)
218*4882a593Smuzhiyun #define LOONGSON_PCI_HIT0_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x54)
219*4882a593Smuzhiyun #define LOONGSON_PCI_HIT1_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x58)
220*4882a593Smuzhiyun #define LOONGSON_PCI_HIT1_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
221*4882a593Smuzhiyun #define LOONGSON_PCI_HIT2_SEL_L LOONGSON_REG(LOONGSON_REGBASE + 0x60)
222*4882a593Smuzhiyun #define LOONGSON_PCI_HIT2_SEL_H LOONGSON_REG(LOONGSON_REGBASE + 0x64)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* PXArb Config & Status */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define LOONGSON_PXARB_CFG LOONGSON_REG(LOONGSON_REGBASE + 0x68)
227*4882a593Smuzhiyun #define LOONGSON_PXARB_STATUS LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Chip Config registor of each physical cpu package, PRid >= Loongson-2F */
230*4882a593Smuzhiyun #define LOONGSON_CHIPCFG (void __iomem *)TO_UNCAC(0x1fc00180)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* pcimap */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO0 0x0000003f
235*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT 0
236*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO1 0x00000fc0
237*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT 6
238*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO2 0x0003f000
239*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT 12
240*4882a593Smuzhiyun #define LOONGSON_PCIMAP_PCIMAP_2 0x00040000
241*4882a593Smuzhiyun #define LOONGSON_PCIMAP_WIN(WIN, ADDR) \
242*4882a593Smuzhiyun ((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #ifdef CONFIG_CPU_SUPPORTS_CPUFREQ
245*4882a593Smuzhiyun #include <linux/cpufreq.h>
246*4882a593Smuzhiyun extern struct cpufreq_frequency_table loongson2_clockmod_table[];
247*4882a593Smuzhiyun extern int loongson2_cpu_set_rate(unsigned long rate_khz);
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * address windows configuration module
252*4882a593Smuzhiyun *
253*4882a593Smuzhiyun * loongson2e do not have this module
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun #ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* address window config module base address */
258*4882a593Smuzhiyun #define LOONGSON_ADDRWINCFG_BASE 0x3ff00000ul
259*4882a593Smuzhiyun #define LOONGSON_ADDRWINCFG_SIZE 0x180
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun extern unsigned long _loongson_addrwincfg_base;
262*4882a593Smuzhiyun #define LOONGSON_ADDRWINCFG(offset) \
263*4882a593Smuzhiyun (*(volatile u64 *)(_loongson_addrwincfg_base + (offset)))
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define CPU_WIN0_BASE LOONGSON_ADDRWINCFG(0x00)
266*4882a593Smuzhiyun #define CPU_WIN1_BASE LOONGSON_ADDRWINCFG(0x08)
267*4882a593Smuzhiyun #define CPU_WIN2_BASE LOONGSON_ADDRWINCFG(0x10)
268*4882a593Smuzhiyun #define CPU_WIN3_BASE LOONGSON_ADDRWINCFG(0x18)
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define CPU_WIN0_MASK LOONGSON_ADDRWINCFG(0x20)
271*4882a593Smuzhiyun #define CPU_WIN1_MASK LOONGSON_ADDRWINCFG(0x28)
272*4882a593Smuzhiyun #define CPU_WIN2_MASK LOONGSON_ADDRWINCFG(0x30)
273*4882a593Smuzhiyun #define CPU_WIN3_MASK LOONGSON_ADDRWINCFG(0x38)
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define CPU_WIN0_MMAP LOONGSON_ADDRWINCFG(0x40)
276*4882a593Smuzhiyun #define CPU_WIN1_MMAP LOONGSON_ADDRWINCFG(0x48)
277*4882a593Smuzhiyun #define CPU_WIN2_MMAP LOONGSON_ADDRWINCFG(0x50)
278*4882a593Smuzhiyun #define CPU_WIN3_MMAP LOONGSON_ADDRWINCFG(0x58)
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define PCIDMA_WIN0_BASE LOONGSON_ADDRWINCFG(0x60)
281*4882a593Smuzhiyun #define PCIDMA_WIN1_BASE LOONGSON_ADDRWINCFG(0x68)
282*4882a593Smuzhiyun #define PCIDMA_WIN2_BASE LOONGSON_ADDRWINCFG(0x70)
283*4882a593Smuzhiyun #define PCIDMA_WIN3_BASE LOONGSON_ADDRWINCFG(0x78)
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define PCIDMA_WIN0_MASK LOONGSON_ADDRWINCFG(0x80)
286*4882a593Smuzhiyun #define PCIDMA_WIN1_MASK LOONGSON_ADDRWINCFG(0x88)
287*4882a593Smuzhiyun #define PCIDMA_WIN2_MASK LOONGSON_ADDRWINCFG(0x90)
288*4882a593Smuzhiyun #define PCIDMA_WIN3_MASK LOONGSON_ADDRWINCFG(0x98)
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #define PCIDMA_WIN0_MMAP LOONGSON_ADDRWINCFG(0xa0)
291*4882a593Smuzhiyun #define PCIDMA_WIN1_MMAP LOONGSON_ADDRWINCFG(0xa8)
292*4882a593Smuzhiyun #define PCIDMA_WIN2_MMAP LOONGSON_ADDRWINCFG(0xb0)
293*4882a593Smuzhiyun #define PCIDMA_WIN3_MMAP LOONGSON_ADDRWINCFG(0xb8)
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun #define ADDRWIN_WIN0 0
296*4882a593Smuzhiyun #define ADDRWIN_WIN1 1
297*4882a593Smuzhiyun #define ADDRWIN_WIN2 2
298*4882a593Smuzhiyun #define ADDRWIN_WIN3 3
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define ADDRWIN_MAP_DST_DDR 0
301*4882a593Smuzhiyun #define ADDRWIN_MAP_DST_PCI 1
302*4882a593Smuzhiyun #define ADDRWIN_MAP_DST_LIO 1
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun * s: CPU, PCIDMA
306*4882a593Smuzhiyun * d: DDR, PCI, LIO
307*4882a593Smuzhiyun * win: 0, 1, 2, 3
308*4882a593Smuzhiyun * src: map source
309*4882a593Smuzhiyun * dst: map destination
310*4882a593Smuzhiyun * size: ~mask + 1
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun #define LOONGSON_ADDRWIN_CFG(s, d, w, src, dst, size) do {\
313*4882a593Smuzhiyun s##_WIN##w##_BASE = (src); \
314*4882a593Smuzhiyun s##_WIN##w##_MMAP = (dst) | ADDRWIN_MAP_DST_##d; \
315*4882a593Smuzhiyun s##_WIN##w##_MASK = ~(size-1); \
316*4882a593Smuzhiyun } while (0)
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define LOONGSON_ADDRWIN_CPUTOPCI(win, src, dst, size) \
319*4882a593Smuzhiyun LOONGSON_ADDRWIN_CFG(CPU, PCI, win, src, dst, size)
320*4882a593Smuzhiyun #define LOONGSON_ADDRWIN_CPUTODDR(win, src, dst, size) \
321*4882a593Smuzhiyun LOONGSON_ADDRWIN_CFG(CPU, DDR, win, src, dst, size)
322*4882a593Smuzhiyun #define LOONGSON_ADDRWIN_PCITODDR(win, src, dst, size) \
323*4882a593Smuzhiyun LOONGSON_ADDRWIN_CFG(PCIDMA, DDR, win, src, dst, size)
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #endif /* ! CONFIG_CPU_SUPPORTS_ADDRWINCFG */
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #endif /* __ASM_MACH_LOONGSON2EF_LOONGSON_H */
328