xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/mach-loongson2ef/cs5536/cs5536.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * The header file of cs5536 south bridge.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 Lemote, Inc.
6*4882a593Smuzhiyun  * Author : jlliu <liujl@lemote.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _CS5536_H
10*4882a593Smuzhiyun #define _CS5536_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun extern void _rdmsr(u32 msr, u32 *hi, u32 *lo);
15*4882a593Smuzhiyun extern void _wrmsr(u32 msr, u32 hi, u32 lo);
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * MSR module base
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #define CS5536_SB_MSR_BASE	(0x00000000)
21*4882a593Smuzhiyun #define CS5536_GLIU_MSR_BASE	(0x10000000)
22*4882a593Smuzhiyun #define CS5536_ILLEGAL_MSR_BASE (0x20000000)
23*4882a593Smuzhiyun #define CS5536_USB_MSR_BASE	(0x40000000)
24*4882a593Smuzhiyun #define CS5536_IDE_MSR_BASE	(0x60000000)
25*4882a593Smuzhiyun #define CS5536_DIVIL_MSR_BASE	(0x80000000)
26*4882a593Smuzhiyun #define CS5536_ACC_MSR_BASE	(0xa0000000)
27*4882a593Smuzhiyun #define CS5536_UNUSED_MSR_BASE	(0xc0000000)
28*4882a593Smuzhiyun #define CS5536_GLCP_MSR_BASE	(0xe0000000)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define SB_MSR_REG(offset)	(CS5536_SB_MSR_BASE	| (offset))
31*4882a593Smuzhiyun #define GLIU_MSR_REG(offset)	(CS5536_GLIU_MSR_BASE	| (offset))
32*4882a593Smuzhiyun #define ILLEGAL_MSR_REG(offset) (CS5536_ILLEGAL_MSR_BASE | (offset))
33*4882a593Smuzhiyun #define USB_MSR_REG(offset)	(CS5536_USB_MSR_BASE	| (offset))
34*4882a593Smuzhiyun #define IDE_MSR_REG(offset)	(CS5536_IDE_MSR_BASE	| (offset))
35*4882a593Smuzhiyun #define DIVIL_MSR_REG(offset)	(CS5536_DIVIL_MSR_BASE	| (offset))
36*4882a593Smuzhiyun #define ACC_MSR_REG(offset)	(CS5536_ACC_MSR_BASE	| (offset))
37*4882a593Smuzhiyun #define UNUSED_MSR_REG(offset)	(CS5536_UNUSED_MSR_BASE | (offset))
38*4882a593Smuzhiyun #define GLCP_MSR_REG(offset)	(CS5536_GLCP_MSR_BASE	| (offset))
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * BAR SPACE OF VIRTUAL PCI :
42*4882a593Smuzhiyun  * range for pci probe use, length is the actual size.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun /* IO space for all DIVIL modules */
45*4882a593Smuzhiyun #define CS5536_IRQ_RANGE	0xffffffe0 /* USERD FOR PCI PROBE */
46*4882a593Smuzhiyun #define CS5536_IRQ_LENGTH	0x20	/* THE REGS ACTUAL LENGTH */
47*4882a593Smuzhiyun #define CS5536_SMB_RANGE	0xfffffff8
48*4882a593Smuzhiyun #define CS5536_SMB_LENGTH	0x08
49*4882a593Smuzhiyun #define CS5536_GPIO_RANGE	0xffffff00
50*4882a593Smuzhiyun #define CS5536_GPIO_LENGTH	0x100
51*4882a593Smuzhiyun #define CS5536_MFGPT_RANGE	0xffffffc0
52*4882a593Smuzhiyun #define CS5536_MFGPT_LENGTH	0x40
53*4882a593Smuzhiyun #define CS5536_ACPI_RANGE	0xffffffe0
54*4882a593Smuzhiyun #define CS5536_ACPI_LENGTH	0x20
55*4882a593Smuzhiyun #define CS5536_PMS_RANGE	0xffffff80
56*4882a593Smuzhiyun #define CS5536_PMS_LENGTH	0x80
57*4882a593Smuzhiyun /* IO space for IDE */
58*4882a593Smuzhiyun #define CS5536_IDE_RANGE	0xfffffff0
59*4882a593Smuzhiyun #define CS5536_IDE_LENGTH	0x10
60*4882a593Smuzhiyun /* IO space for ACC */
61*4882a593Smuzhiyun #define CS5536_ACC_RANGE	0xffffff80
62*4882a593Smuzhiyun #define CS5536_ACC_LENGTH	0x80
63*4882a593Smuzhiyun /* MEM space for ALL USB modules */
64*4882a593Smuzhiyun #define CS5536_OHCI_RANGE	0xfffff000
65*4882a593Smuzhiyun #define CS5536_OHCI_LENGTH	0x1000
66*4882a593Smuzhiyun #define CS5536_EHCI_RANGE	0xfffff000
67*4882a593Smuzhiyun #define CS5536_EHCI_LENGTH	0x1000
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun  * PCI MSR ACCESS
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun #define PCI_MSR_CTRL		0xF0
73*4882a593Smuzhiyun #define PCI_MSR_ADDR		0xF4
74*4882a593Smuzhiyun #define PCI_MSR_DATA_LO		0xF8
75*4882a593Smuzhiyun #define PCI_MSR_DATA_HI		0xFC
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /**************** MSR *****************************/
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  * GLIU STANDARD MSR
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun #define GLIU_CAP		0x00
83*4882a593Smuzhiyun #define GLIU_CONFIG		0x01
84*4882a593Smuzhiyun #define GLIU_SMI		0x02
85*4882a593Smuzhiyun #define GLIU_ERROR		0x03
86*4882a593Smuzhiyun #define GLIU_PM			0x04
87*4882a593Smuzhiyun #define GLIU_DIAG		0x05
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * GLIU SPEC. MSR
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #define GLIU_P2D_BM0		0x20
93*4882a593Smuzhiyun #define GLIU_P2D_BM1		0x21
94*4882a593Smuzhiyun #define GLIU_P2D_BM2		0x22
95*4882a593Smuzhiyun #define GLIU_P2D_BMK0		0x23
96*4882a593Smuzhiyun #define GLIU_P2D_BMK1		0x24
97*4882a593Smuzhiyun #define GLIU_P2D_BM3		0x25
98*4882a593Smuzhiyun #define GLIU_P2D_BM4		0x26
99*4882a593Smuzhiyun #define GLIU_COH		0x80
100*4882a593Smuzhiyun #define GLIU_PAE		0x81
101*4882a593Smuzhiyun #define GLIU_ARB		0x82
102*4882a593Smuzhiyun #define GLIU_ASMI		0x83
103*4882a593Smuzhiyun #define GLIU_AERR		0x84
104*4882a593Smuzhiyun #define GLIU_DEBUG		0x85
105*4882a593Smuzhiyun #define GLIU_PHY_CAP		0x86
106*4882a593Smuzhiyun #define GLIU_NOUT_RESP		0x87
107*4882a593Smuzhiyun #define GLIU_NOUT_WDATA		0x88
108*4882a593Smuzhiyun #define GLIU_WHOAMI		0x8B
109*4882a593Smuzhiyun #define GLIU_SLV_DIS		0x8C
110*4882a593Smuzhiyun #define GLIU_IOD_BM0		0xE0
111*4882a593Smuzhiyun #define GLIU_IOD_BM1		0xE1
112*4882a593Smuzhiyun #define GLIU_IOD_BM2		0xE2
113*4882a593Smuzhiyun #define GLIU_IOD_BM3		0xE3
114*4882a593Smuzhiyun #define GLIU_IOD_BM4		0xE4
115*4882a593Smuzhiyun #define GLIU_IOD_BM5		0xE5
116*4882a593Smuzhiyun #define GLIU_IOD_BM6		0xE6
117*4882a593Smuzhiyun #define GLIU_IOD_BM7		0xE7
118*4882a593Smuzhiyun #define GLIU_IOD_BM8		0xE8
119*4882a593Smuzhiyun #define GLIU_IOD_BM9		0xE9
120*4882a593Smuzhiyun #define GLIU_IOD_SC0		0xEA
121*4882a593Smuzhiyun #define GLIU_IOD_SC1		0xEB
122*4882a593Smuzhiyun #define GLIU_IOD_SC2		0xEC
123*4882a593Smuzhiyun #define GLIU_IOD_SC3		0xED
124*4882a593Smuzhiyun #define GLIU_IOD_SC4		0xEE
125*4882a593Smuzhiyun #define GLIU_IOD_SC5		0xEF
126*4882a593Smuzhiyun #define GLIU_IOD_SC6		0xF0
127*4882a593Smuzhiyun #define GLIU_IOD_SC7		0xF1
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun  * SB STANDARD
131*4882a593Smuzhiyun  */
132*4882a593Smuzhiyun #define SB_CAP		0x00
133*4882a593Smuzhiyun #define SB_CONFIG	0x01
134*4882a593Smuzhiyun #define SB_SMI		0x02
135*4882a593Smuzhiyun #define SB_ERROR	0x03
136*4882a593Smuzhiyun #define SB_MAR_ERR_EN		0x00000001
137*4882a593Smuzhiyun #define SB_TAR_ERR_EN		0x00000002
138*4882a593Smuzhiyun #define SB_RSVD_BIT1		0x00000004
139*4882a593Smuzhiyun #define SB_EXCEP_ERR_EN		0x00000008
140*4882a593Smuzhiyun #define SB_SYSE_ERR_EN		0x00000010
141*4882a593Smuzhiyun #define SB_PARE_ERR_EN		0x00000020
142*4882a593Smuzhiyun #define SB_TAS_ERR_EN		0x00000040
143*4882a593Smuzhiyun #define SB_MAR_ERR_FLAG		0x00010000
144*4882a593Smuzhiyun #define SB_TAR_ERR_FLAG		0x00020000
145*4882a593Smuzhiyun #define SB_RSVD_BIT2		0x00040000
146*4882a593Smuzhiyun #define SB_EXCEP_ERR_FLAG	0x00080000
147*4882a593Smuzhiyun #define SB_SYSE_ERR_FLAG	0x00100000
148*4882a593Smuzhiyun #define SB_PARE_ERR_FLAG	0x00200000
149*4882a593Smuzhiyun #define SB_TAS_ERR_FLAG		0x00400000
150*4882a593Smuzhiyun #define SB_PM		0x04
151*4882a593Smuzhiyun #define SB_DIAG		0x05
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * SB SPEC.
155*4882a593Smuzhiyun  */
156*4882a593Smuzhiyun #define SB_CTRL		0x10
157*4882a593Smuzhiyun #define SB_R0		0x20
158*4882a593Smuzhiyun #define SB_R1		0x21
159*4882a593Smuzhiyun #define SB_R2		0x22
160*4882a593Smuzhiyun #define SB_R3		0x23
161*4882a593Smuzhiyun #define SB_R4		0x24
162*4882a593Smuzhiyun #define SB_R5		0x25
163*4882a593Smuzhiyun #define SB_R6		0x26
164*4882a593Smuzhiyun #define SB_R7		0x27
165*4882a593Smuzhiyun #define SB_R8		0x28
166*4882a593Smuzhiyun #define SB_R9		0x29
167*4882a593Smuzhiyun #define SB_R10		0x2A
168*4882a593Smuzhiyun #define SB_R11		0x2B
169*4882a593Smuzhiyun #define SB_R12		0x2C
170*4882a593Smuzhiyun #define SB_R13		0x2D
171*4882a593Smuzhiyun #define SB_R14		0x2E
172*4882a593Smuzhiyun #define SB_R15		0x2F
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun  * GLCP STANDARD
176*4882a593Smuzhiyun  */
177*4882a593Smuzhiyun #define GLCP_CAP		0x00
178*4882a593Smuzhiyun #define GLCP_CONFIG		0x01
179*4882a593Smuzhiyun #define GLCP_SMI		0x02
180*4882a593Smuzhiyun #define GLCP_ERROR		0x03
181*4882a593Smuzhiyun #define GLCP_PM			0x04
182*4882a593Smuzhiyun #define GLCP_DIAG		0x05
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * GLCP SPEC.
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun #define GLCP_CLK_DIS_DELAY	0x08
188*4882a593Smuzhiyun #define GLCP_PM_CLK_DISABLE	0x09
189*4882a593Smuzhiyun #define GLCP_GLB_PM		0x0B
190*4882a593Smuzhiyun #define GLCP_DBG_OUT		0x0C
191*4882a593Smuzhiyun #define GLCP_RSVD1		0x0D
192*4882a593Smuzhiyun #define GLCP_SOFT_COM		0x0E
193*4882a593Smuzhiyun #define SOFT_BAR_SMB_FLAG	0x00000001
194*4882a593Smuzhiyun #define SOFT_BAR_GPIO_FLAG	0x00000002
195*4882a593Smuzhiyun #define SOFT_BAR_MFGPT_FLAG	0x00000004
196*4882a593Smuzhiyun #define SOFT_BAR_IRQ_FLAG	0x00000008
197*4882a593Smuzhiyun #define SOFT_BAR_PMS_FLAG	0x00000010
198*4882a593Smuzhiyun #define SOFT_BAR_ACPI_FLAG	0x00000020
199*4882a593Smuzhiyun #define SOFT_BAR_IDE_FLAG	0x00000400
200*4882a593Smuzhiyun #define SOFT_BAR_ACC_FLAG	0x00000800
201*4882a593Smuzhiyun #define SOFT_BAR_OHCI_FLAG	0x00001000
202*4882a593Smuzhiyun #define SOFT_BAR_EHCI_FLAG	0x00002000
203*4882a593Smuzhiyun #define GLCP_RSVD2		0x0F
204*4882a593Smuzhiyun #define GLCP_CLK_OFF		0x10
205*4882a593Smuzhiyun #define GLCP_CLK_ACTIVE		0x11
206*4882a593Smuzhiyun #define GLCP_CLK_DISABLE	0x12
207*4882a593Smuzhiyun #define GLCP_CLK4ACK		0x13
208*4882a593Smuzhiyun #define GLCP_SYS_RST		0x14
209*4882a593Smuzhiyun #define GLCP_RSVD3		0x15
210*4882a593Smuzhiyun #define GLCP_DBG_CLK_CTRL	0x16
211*4882a593Smuzhiyun #define GLCP_CHIP_REV_ID	0x17
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* PIC */
214*4882a593Smuzhiyun #define PIC_YSEL_LOW		0x20
215*4882a593Smuzhiyun #define PIC_YSEL_LOW_USB_SHIFT		8
216*4882a593Smuzhiyun #define PIC_YSEL_LOW_ACC_SHIFT		16
217*4882a593Smuzhiyun #define PIC_YSEL_LOW_FLASH_SHIFT	24
218*4882a593Smuzhiyun #define PIC_YSEL_HIGH		0x21
219*4882a593Smuzhiyun #define PIC_ZSEL_LOW		0x22
220*4882a593Smuzhiyun #define PIC_ZSEL_HIGH		0x23
221*4882a593Smuzhiyun #define PIC_IRQM_PRIM		0x24
222*4882a593Smuzhiyun #define PIC_IRQM_LPC		0x25
223*4882a593Smuzhiyun #define PIC_XIRR_STS_LOW	0x26
224*4882a593Smuzhiyun #define PIC_XIRR_STS_HIGH	0x27
225*4882a593Smuzhiyun #define PCI_SHDW		0x34
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * DIVIL STANDARD
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun #define DIVIL_CAP		0x00
231*4882a593Smuzhiyun #define DIVIL_CONFIG		0x01
232*4882a593Smuzhiyun #define DIVIL_SMI		0x02
233*4882a593Smuzhiyun #define DIVIL_ERROR		0x03
234*4882a593Smuzhiyun #define DIVIL_PM		0x04
235*4882a593Smuzhiyun #define DIVIL_DIAG		0x05
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * DIVIL SPEC.
239*4882a593Smuzhiyun  */
240*4882a593Smuzhiyun #define DIVIL_LBAR_IRQ		0x08
241*4882a593Smuzhiyun #define DIVIL_LBAR_KEL		0x09
242*4882a593Smuzhiyun #define DIVIL_LBAR_SMB		0x0B
243*4882a593Smuzhiyun #define DIVIL_LBAR_GPIO		0x0C
244*4882a593Smuzhiyun #define DIVIL_LBAR_MFGPT	0x0D
245*4882a593Smuzhiyun #define DIVIL_LBAR_ACPI		0x0E
246*4882a593Smuzhiyun #define DIVIL_LBAR_PMS		0x0F
247*4882a593Smuzhiyun #define DIVIL_LEG_IO		0x14
248*4882a593Smuzhiyun #define DIVIL_BALL_OPTS		0x15
249*4882a593Smuzhiyun #define DIVIL_SOFT_IRQ		0x16
250*4882a593Smuzhiyun #define DIVIL_SOFT_RESET	0x17
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* MFGPT */
253*4882a593Smuzhiyun #define MFGPT_IRQ	0x28
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun  * IDE STANDARD
257*4882a593Smuzhiyun  */
258*4882a593Smuzhiyun #define IDE_CAP		0x00
259*4882a593Smuzhiyun #define IDE_CONFIG	0x01
260*4882a593Smuzhiyun #define IDE_SMI		0x02
261*4882a593Smuzhiyun #define IDE_ERROR	0x03
262*4882a593Smuzhiyun #define IDE_PM		0x04
263*4882a593Smuzhiyun #define IDE_DIAG	0x05
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun  * IDE SPEC.
267*4882a593Smuzhiyun  */
268*4882a593Smuzhiyun #define IDE_IO_BAR	0x08
269*4882a593Smuzhiyun #define IDE_CFG		0x10
270*4882a593Smuzhiyun #define IDE_DTC		0x12
271*4882a593Smuzhiyun #define IDE_CAST	0x13
272*4882a593Smuzhiyun #define IDE_ETC		0x14
273*4882a593Smuzhiyun #define IDE_INTERNAL_PM 0x15
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun  * ACC STANDARD
277*4882a593Smuzhiyun  */
278*4882a593Smuzhiyun #define ACC_CAP		0x00
279*4882a593Smuzhiyun #define ACC_CONFIG	0x01
280*4882a593Smuzhiyun #define ACC_SMI		0x02
281*4882a593Smuzhiyun #define ACC_ERROR	0x03
282*4882a593Smuzhiyun #define ACC_PM		0x04
283*4882a593Smuzhiyun #define ACC_DIAG	0x05
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun  * USB STANDARD
287*4882a593Smuzhiyun  */
288*4882a593Smuzhiyun #define USB_CAP		0x00
289*4882a593Smuzhiyun #define USB_CONFIG	0x01
290*4882a593Smuzhiyun #define USB_SMI		0x02
291*4882a593Smuzhiyun #define USB_ERROR	0x03
292*4882a593Smuzhiyun #define USB_PM		0x04
293*4882a593Smuzhiyun #define USB_DIAG	0x05
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun  * USB SPEC.
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun #define USB_OHCI	0x08
299*4882a593Smuzhiyun #define USB_EHCI	0x09
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /****************** NATIVE ***************************/
302*4882a593Smuzhiyun /* GPIO : I/O SPACE; REG : 32BITS */
303*4882a593Smuzhiyun #define GPIOL_OUT_VAL		0x00
304*4882a593Smuzhiyun #define GPIOL_OUT_EN		0x04
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #endif				/* _CS5536_H */
307