1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * bcsr.h -- Db1xxx/Pb1xxx Devboard CPLD registers ("BCSR") abstraction. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * All Alchemy development boards (except, of course, the weird PB1000) 6*4882a593Smuzhiyun * have a few registers in a CPLD with standardised layout; they mostly 7*4882a593Smuzhiyun * only differ in base address and bit meanings in the RESETS and BOARD 8*4882a593Smuzhiyun * registers. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * All data taken from the official AMD board documentation sheets. 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef _DB1XXX_BCSR_H_ 14*4882a593Smuzhiyun #define _DB1XXX_BCSR_H_ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* BCSR base addresses on various boards. BCSR base 2 refers to the 18*4882a593Smuzhiyun * physical address of the first HEXLEDS register, which is usually 19*4882a593Smuzhiyun * a variable offset from the WHOAMI register. 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* DB1000, DB1100, DB1500, PB1100, PB1500 */ 23*4882a593Smuzhiyun #define DB1000_BCSR_PHYS_ADDR 0x0E000000 24*4882a593Smuzhiyun #define DB1000_BCSR_HEXLED_OFS 0x01000000 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define DB1550_BCSR_PHYS_ADDR 0x0F000000 27*4882a593Smuzhiyun #define DB1550_BCSR_HEXLED_OFS 0x00400000 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define PB1550_BCSR_PHYS_ADDR 0x0F000000 30*4882a593Smuzhiyun #define PB1550_BCSR_HEXLED_OFS 0x00800000 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define DB1200_BCSR_PHYS_ADDR 0x19800000 33*4882a593Smuzhiyun #define DB1200_BCSR_HEXLED_OFS 0x00400000 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define PB1200_BCSR_PHYS_ADDR 0x0D800000 36*4882a593Smuzhiyun #define PB1200_BCSR_HEXLED_OFS 0x00400000 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define DB1300_BCSR_PHYS_ADDR 0x19800000 39*4882a593Smuzhiyun #define DB1300_BCSR_HEXLED_OFS 0x00400000 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun enum bcsr_id { 42*4882a593Smuzhiyun /* BCSR base 1 */ 43*4882a593Smuzhiyun BCSR_WHOAMI = 0, 44*4882a593Smuzhiyun BCSR_STATUS, 45*4882a593Smuzhiyun BCSR_SWITCHES, 46*4882a593Smuzhiyun BCSR_RESETS, 47*4882a593Smuzhiyun BCSR_PCMCIA, 48*4882a593Smuzhiyun BCSR_BOARD, 49*4882a593Smuzhiyun BCSR_LEDS, 50*4882a593Smuzhiyun BCSR_SYSTEM, 51*4882a593Smuzhiyun /* Au1200/1300 based boards */ 52*4882a593Smuzhiyun BCSR_INTCLR, 53*4882a593Smuzhiyun BCSR_INTSET, 54*4882a593Smuzhiyun BCSR_MASKCLR, 55*4882a593Smuzhiyun BCSR_MASKSET, 56*4882a593Smuzhiyun BCSR_SIGSTAT, 57*4882a593Smuzhiyun BCSR_INTSTAT, 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* BCSR base 2 */ 60*4882a593Smuzhiyun BCSR_HEXLEDS, 61*4882a593Smuzhiyun BCSR_RSVD1, 62*4882a593Smuzhiyun BCSR_HEXCLEAR, 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun BCSR_CNT, 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* register offsets, valid for all Db1xxx/Pb1xxx boards */ 68*4882a593Smuzhiyun #define BCSR_REG_WHOAMI 0x00 69*4882a593Smuzhiyun #define BCSR_REG_STATUS 0x04 70*4882a593Smuzhiyun #define BCSR_REG_SWITCHES 0x08 71*4882a593Smuzhiyun #define BCSR_REG_RESETS 0x0c 72*4882a593Smuzhiyun #define BCSR_REG_PCMCIA 0x10 73*4882a593Smuzhiyun #define BCSR_REG_BOARD 0x14 74*4882a593Smuzhiyun #define BCSR_REG_LEDS 0x18 75*4882a593Smuzhiyun #define BCSR_REG_SYSTEM 0x1c 76*4882a593Smuzhiyun /* Au1200/Au1300 based boards: CPLD IRQ muxer */ 77*4882a593Smuzhiyun #define BCSR_REG_INTCLR 0x20 78*4882a593Smuzhiyun #define BCSR_REG_INTSET 0x24 79*4882a593Smuzhiyun #define BCSR_REG_MASKCLR 0x28 80*4882a593Smuzhiyun #define BCSR_REG_MASKSET 0x2c 81*4882a593Smuzhiyun #define BCSR_REG_SIGSTAT 0x30 82*4882a593Smuzhiyun #define BCSR_REG_INTSTAT 0x34 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* hexled control, offset from BCSR base 2 */ 85*4882a593Smuzhiyun #define BCSR_REG_HEXLEDS 0x00 86*4882a593Smuzhiyun #define BCSR_REG_HEXCLEAR 0x08 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* 89*4882a593Smuzhiyun * Register Bits and Pieces. 90*4882a593Smuzhiyun */ 91*4882a593Smuzhiyun #define BCSR_WHOAMI_DCID(x) ((x) & 0xf) 92*4882a593Smuzhiyun #define BCSR_WHOAMI_CPLD(x) (((x) >> 4) & 0xf) 93*4882a593Smuzhiyun #define BCSR_WHOAMI_BOARD(x) (((x) >> 8) & 0xf) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* register "WHOAMI" bits 11:8 identify the board */ 96*4882a593Smuzhiyun enum bcsr_whoami_boards { 97*4882a593Smuzhiyun BCSR_WHOAMI_PB1500 = 1, 98*4882a593Smuzhiyun BCSR_WHOAMI_PB1500R2, 99*4882a593Smuzhiyun BCSR_WHOAMI_PB1100, 100*4882a593Smuzhiyun BCSR_WHOAMI_DB1000, 101*4882a593Smuzhiyun BCSR_WHOAMI_DB1100, 102*4882a593Smuzhiyun BCSR_WHOAMI_DB1500, 103*4882a593Smuzhiyun BCSR_WHOAMI_DB1550, 104*4882a593Smuzhiyun BCSR_WHOAMI_PB1550_DDR, 105*4882a593Smuzhiyun BCSR_WHOAMI_PB1550 = BCSR_WHOAMI_PB1550_DDR, 106*4882a593Smuzhiyun BCSR_WHOAMI_PB1550_SDR, 107*4882a593Smuzhiyun BCSR_WHOAMI_PB1200_DDR1, 108*4882a593Smuzhiyun BCSR_WHOAMI_PB1200 = BCSR_WHOAMI_PB1200_DDR1, 109*4882a593Smuzhiyun BCSR_WHOAMI_PB1200_DDR2, 110*4882a593Smuzhiyun BCSR_WHOAMI_DB1200, 111*4882a593Smuzhiyun BCSR_WHOAMI_DB1300, 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* STATUS reg. Unless otherwise noted, they're valid on all boards. 115*4882a593Smuzhiyun * PB1200 = DB1200. 116*4882a593Smuzhiyun */ 117*4882a593Smuzhiyun #define BCSR_STATUS_PC0VS 0x0003 118*4882a593Smuzhiyun #define BCSR_STATUS_PC1VS 0x000C 119*4882a593Smuzhiyun #define BCSR_STATUS_PC0FI 0x0010 120*4882a593Smuzhiyun #define BCSR_STATUS_PC1FI 0x0020 121*4882a593Smuzhiyun #define BCSR_STATUS_PB1550_SWAPBOOT 0x0040 122*4882a593Smuzhiyun #define BCSR_STATUS_SRAMWIDTH 0x0080 123*4882a593Smuzhiyun #define BCSR_STATUS_FLASHBUSY 0x0100 124*4882a593Smuzhiyun #define BCSR_STATUS_ROMBUSY 0x0400 125*4882a593Smuzhiyun #define BCSR_STATUS_SD0WP 0x0400 /* DB1200/DB1300:SD1 */ 126*4882a593Smuzhiyun #define BCSR_STATUS_SD1WP 0x0800 127*4882a593Smuzhiyun #define BCSR_STATUS_USBOTGID 0x0800 /* PB/DB1550 */ 128*4882a593Smuzhiyun #define BCSR_STATUS_DB1000_SWAPBOOT 0x2000 129*4882a593Smuzhiyun #define BCSR_STATUS_DB1200_SWAPBOOT 0x0040 /* DB1200/1300 */ 130*4882a593Smuzhiyun #define BCSR_STATUS_IDECBLID 0x0200 /* DB1200/1300 */ 131*4882a593Smuzhiyun #define BCSR_STATUS_DB1200_U0RXD 0x1000 /* DB1200 */ 132*4882a593Smuzhiyun #define BCSR_STATUS_DB1200_U1RXD 0x2000 /* DB1200 */ 133*4882a593Smuzhiyun #define BCSR_STATUS_FLASHDEN 0xC000 134*4882a593Smuzhiyun #define BCSR_STATUS_DB1550_U0RXD 0x1000 /* DB1550 */ 135*4882a593Smuzhiyun #define BCSR_STATUS_DB1550_U3RXD 0x2000 /* DB1550 */ 136*4882a593Smuzhiyun #define BCSR_STATUS_PB1550_U0RXD 0x1000 /* PB1550 */ 137*4882a593Smuzhiyun #define BCSR_STATUS_PB1550_U1RXD 0x2000 /* PB1550 */ 138*4882a593Smuzhiyun #define BCSR_STATUS_PB1550_U3RXD 0x8000 /* PB1550 */ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define BCSR_STATUS_CFWP 0x4000 /* DB1300 */ 141*4882a593Smuzhiyun #define BCSR_STATUS_USBOCn 0x2000 /* DB1300 */ 142*4882a593Smuzhiyun #define BCSR_STATUS_OTGOCn 0x1000 /* DB1300 */ 143*4882a593Smuzhiyun #define BCSR_STATUS_DCDMARQ 0x0010 /* DB1300 */ 144*4882a593Smuzhiyun #define BCSR_STATUS_IDEDMARQ 0x0020 /* DB1300 */ 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* DB/PB1000,1100,1500,1550 */ 147*4882a593Smuzhiyun #define BCSR_RESETS_PHY0 0x0001 148*4882a593Smuzhiyun #define BCSR_RESETS_PHY1 0x0002 149*4882a593Smuzhiyun #define BCSR_RESETS_DC 0x0004 150*4882a593Smuzhiyun #define BCSR_RESETS_FIR_SEL 0x2000 151*4882a593Smuzhiyun #define BCSR_RESETS_IRDA_MODE_MASK 0xC000 152*4882a593Smuzhiyun #define BCSR_RESETS_IRDA_MODE_FULL 0x0000 153*4882a593Smuzhiyun #define BCSR_RESETS_PB1550_WSCFSM 0x2000 154*4882a593Smuzhiyun #define BCSR_RESETS_IRDA_MODE_OFF 0x4000 155*4882a593Smuzhiyun #define BCSR_RESETS_IRDA_MODE_2_3 0x8000 156*4882a593Smuzhiyun #define BCSR_RESETS_IRDA_MODE_1_3 0xC000 157*4882a593Smuzhiyun #define BCSR_RESETS_DMAREQ 0x8000 /* PB1550 */ 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define BCSR_BOARD_PCIM66EN 0x0001 160*4882a593Smuzhiyun #define BCSR_BOARD_SD0PWR 0x0040 161*4882a593Smuzhiyun #define BCSR_BOARD_SD1PWR 0x0080 162*4882a593Smuzhiyun #define BCSR_BOARD_PCIM33 0x0100 163*4882a593Smuzhiyun #define BCSR_BOARD_PCIEXTARB 0x0200 164*4882a593Smuzhiyun #define BCSR_BOARD_GPIO200RST 0x0400 165*4882a593Smuzhiyun #define BCSR_BOARD_PCICLKOUT 0x0800 166*4882a593Smuzhiyun #define BCSR_BOARD_PB1100_SD0PWR 0x0400 167*4882a593Smuzhiyun #define BCSR_BOARD_PB1100_SD1PWR 0x0800 168*4882a593Smuzhiyun #define BCSR_BOARD_PCICFG 0x1000 169*4882a593Smuzhiyun #define BCSR_BOARD_SPISEL 0x2000 /* PB/DB1550 */ 170*4882a593Smuzhiyun #define BCSR_BOARD_SD0WP 0x4000 /* DB1100 */ 171*4882a593Smuzhiyun #define BCSR_BOARD_SD1WP 0x8000 /* DB1100 */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* DB/PB1200/1300 */ 175*4882a593Smuzhiyun #define BCSR_RESETS_ETH 0x0001 176*4882a593Smuzhiyun #define BCSR_RESETS_CAMERA 0x0002 177*4882a593Smuzhiyun #define BCSR_RESETS_DC 0x0004 178*4882a593Smuzhiyun #define BCSR_RESETS_IDE 0x0008 179*4882a593Smuzhiyun #define BCSR_RESETS_TV 0x0010 /* DB1200/1300 */ 180*4882a593Smuzhiyun /* Not resets but in the same register */ 181*4882a593Smuzhiyun #define BCSR_RESETS_PWMR1MUX 0x0800 /* DB1200 */ 182*4882a593Smuzhiyun #define BCSR_RESETS_PB1200_WSCFSM 0x0800 /* PB1200 */ 183*4882a593Smuzhiyun #define BCSR_RESETS_PSC0MUX 0x1000 184*4882a593Smuzhiyun #define BCSR_RESETS_PSC1MUX 0x2000 185*4882a593Smuzhiyun #define BCSR_RESETS_SPISEL 0x4000 186*4882a593Smuzhiyun #define BCSR_RESETS_SD1MUX 0x8000 /* PB1200 */ 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define BCSR_RESETS_VDDQSHDN 0x0200 /* DB1300 */ 189*4882a593Smuzhiyun #define BCSR_RESETS_OTPPGM 0x0400 /* DB1300 */ 190*4882a593Smuzhiyun #define BCSR_RESETS_OTPSCLK 0x0800 /* DB1300 */ 191*4882a593Smuzhiyun #define BCSR_RESETS_OTPWRPROT 0x1000 /* DB1300 */ 192*4882a593Smuzhiyun #define BCSR_RESETS_OTPCSB 0x2000 /* DB1300 */ 193*4882a593Smuzhiyun #define BCSR_RESETS_OTGPWR 0x4000 /* DB1300 */ 194*4882a593Smuzhiyun #define BCSR_RESETS_USBHPWR 0x8000 /* DB1300 */ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define BCSR_BOARD_LCDVEE 0x0001 197*4882a593Smuzhiyun #define BCSR_BOARD_LCDVDD 0x0002 198*4882a593Smuzhiyun #define BCSR_BOARD_LCDBL 0x0004 199*4882a593Smuzhiyun #define BCSR_BOARD_CAMSNAP 0x0010 200*4882a593Smuzhiyun #define BCSR_BOARD_CAMPWR 0x0020 201*4882a593Smuzhiyun #define BCSR_BOARD_SD0PWR 0x0040 202*4882a593Smuzhiyun #define BCSR_BOARD_CAMCS 0x0010 /* DB1300 */ 203*4882a593Smuzhiyun #define BCSR_BOARD_HDMI_DE 0x0040 /* DB1300 */ 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP 0x00FF 206*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_1 0x0080 207*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_2 0x0040 208*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_3 0x0020 209*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_4 0x0010 210*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_5 0x0008 211*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_6 0x0004 212*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_7 0x0002 213*4882a593Smuzhiyun #define BCSR_SWITCHES_DIP_8 0x0001 214*4882a593Smuzhiyun #define BCSR_SWITCHES_ROTARY 0x0F00 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define BCSR_PCMCIA_PC0VPP 0x0003 218*4882a593Smuzhiyun #define BCSR_PCMCIA_PC0VCC 0x000C 219*4882a593Smuzhiyun #define BCSR_PCMCIA_PC0DRVEN 0x0010 220*4882a593Smuzhiyun #define BCSR_PCMCIA_PC0RST 0x0080 221*4882a593Smuzhiyun #define BCSR_PCMCIA_PC1VPP 0x0300 222*4882a593Smuzhiyun #define BCSR_PCMCIA_PC1VCC 0x0C00 223*4882a593Smuzhiyun #define BCSR_PCMCIA_PC1DRVEN 0x1000 224*4882a593Smuzhiyun #define BCSR_PCMCIA_PC1RST 0x8000 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define BCSR_LEDS_DECIMALS 0x0003 228*4882a593Smuzhiyun #define BCSR_LEDS_LED0 0x0100 229*4882a593Smuzhiyun #define BCSR_LEDS_LED1 0x0200 230*4882a593Smuzhiyun #define BCSR_LEDS_LED2 0x0400 231*4882a593Smuzhiyun #define BCSR_LEDS_LED3 0x0800 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define BCSR_SYSTEM_RESET 0x8000 /* clear to reset */ 235*4882a593Smuzhiyun #define BCSR_SYSTEM_PWROFF 0x4000 /* set to power off */ 236*4882a593Smuzhiyun #define BCSR_SYSTEM_VDDI 0x001F /* PB1xxx boards */ 237*4882a593Smuzhiyun #define BCSR_SYSTEM_DEBUGCSMASK 0x003F /* DB1300 */ 238*4882a593Smuzhiyun #define BCSR_SYSTEM_UDMAMODE 0x0100 /* DB1300 */ 239*4882a593Smuzhiyun #define BCSR_SYSTEM_WAKEONIRQ 0x0200 /* DB1300 */ 240*4882a593Smuzhiyun #define BCSR_SYSTEM_VDDI1300 0x3C00 /* DB1300 */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* initialize BCSR for a board. Provide the PHYSICAL addresses of both 245*4882a593Smuzhiyun * BCSR spaces. 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun void __init bcsr_init(unsigned long bcsr1_phys, unsigned long bcsr2_phys); 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* read a board register */ 250*4882a593Smuzhiyun unsigned short bcsr_read(enum bcsr_id reg); 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* write to a board register */ 253*4882a593Smuzhiyun void bcsr_write(enum bcsr_id reg, unsigned short val); 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* modify a register. clear bits set in 'clr', set bits set in 'set' */ 256*4882a593Smuzhiyun void bcsr_mod(enum bcsr_id reg, unsigned short clr, unsigned short set); 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* install CPLD IRQ demuxer (DB1200/PB1200) */ 259*4882a593Smuzhiyun void __init bcsr_init_irq(int csc_start, int csc_end, int hook_irq); 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #endif 262