1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * BRIEF MODULE DESCRIPTION
4*4882a593Smuzhiyun * Include file for Alchemy Semiconductor's Au1k CPU.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2000-2001, 2006-2008 MontaVista Software Inc.
7*4882a593Smuzhiyun * Author: MontaVista Software, Inc. <source@mvista.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
10*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the
11*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your
12*4882a593Smuzhiyun * option) any later version.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
15*4882a593Smuzhiyun * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
16*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
17*4882a593Smuzhiyun * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18*4882a593Smuzhiyun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19*4882a593Smuzhiyun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
20*4882a593Smuzhiyun * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
21*4882a593Smuzhiyun * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License along
26*4882a593Smuzhiyun * with this program; if not, write to the Free Software Foundation, Inc.,
27*4882a593Smuzhiyun * 675 Mass Ave, Cambridge, MA 02139, USA.
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * some definitions add by takuzo@sm.sony.co.jp and sato@sm.sony.co.jp
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifndef _AU1000_H_
35*4882a593Smuzhiyun #define _AU1000_H_
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* SOC Interrupt numbers */
38*4882a593Smuzhiyun /* Au1000-style (IC0/1): 2 controllers with 32 sources each */
39*4882a593Smuzhiyun #define AU1000_INTC0_INT_BASE (MIPS_CPU_IRQ_BASE + 8)
40*4882a593Smuzhiyun #define AU1000_INTC0_INT_LAST (AU1000_INTC0_INT_BASE + 31)
41*4882a593Smuzhiyun #define AU1000_INTC1_INT_BASE (AU1000_INTC0_INT_LAST + 1)
42*4882a593Smuzhiyun #define AU1000_INTC1_INT_LAST (AU1000_INTC1_INT_BASE + 31)
43*4882a593Smuzhiyun #define AU1000_MAX_INTR AU1000_INTC1_INT_LAST
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Au1300-style (GPIC): 1 controller with up to 128 sources */
46*4882a593Smuzhiyun #define ALCHEMY_GPIC_INT_BASE (MIPS_CPU_IRQ_BASE + 8)
47*4882a593Smuzhiyun #define ALCHEMY_GPIC_INT_NUM 128
48*4882a593Smuzhiyun #define ALCHEMY_GPIC_INT_LAST (ALCHEMY_GPIC_INT_BASE + ALCHEMY_GPIC_INT_NUM - 1)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* common clock names, shared among all variants. AUXPLL2 is Au1300 */
51*4882a593Smuzhiyun #define ALCHEMY_ROOT_CLK "root_clk"
52*4882a593Smuzhiyun #define ALCHEMY_CPU_CLK "cpu_clk"
53*4882a593Smuzhiyun #define ALCHEMY_AUXPLL_CLK "auxpll_clk"
54*4882a593Smuzhiyun #define ALCHEMY_AUXPLL2_CLK "auxpll2_clk"
55*4882a593Smuzhiyun #define ALCHEMY_SYSBUS_CLK "sysbus_clk"
56*4882a593Smuzhiyun #define ALCHEMY_PERIPH_CLK "periph_clk"
57*4882a593Smuzhiyun #define ALCHEMY_MEM_CLK "mem_clk"
58*4882a593Smuzhiyun #define ALCHEMY_LR_CLK "lr_clk"
59*4882a593Smuzhiyun #define ALCHEMY_FG0_CLK "fg0_clk"
60*4882a593Smuzhiyun #define ALCHEMY_FG1_CLK "fg1_clk"
61*4882a593Smuzhiyun #define ALCHEMY_FG2_CLK "fg2_clk"
62*4882a593Smuzhiyun #define ALCHEMY_FG3_CLK "fg3_clk"
63*4882a593Smuzhiyun #define ALCHEMY_FG4_CLK "fg4_clk"
64*4882a593Smuzhiyun #define ALCHEMY_FG5_CLK "fg5_clk"
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Au1300 peripheral interrupt numbers */
67*4882a593Smuzhiyun #define AU1300_FIRST_INT (ALCHEMY_GPIC_INT_BASE)
68*4882a593Smuzhiyun #define AU1300_UART1_INT (AU1300_FIRST_INT + 17)
69*4882a593Smuzhiyun #define AU1300_UART2_INT (AU1300_FIRST_INT + 25)
70*4882a593Smuzhiyun #define AU1300_UART3_INT (AU1300_FIRST_INT + 27)
71*4882a593Smuzhiyun #define AU1300_SD1_INT (AU1300_FIRST_INT + 32)
72*4882a593Smuzhiyun #define AU1300_SD2_INT (AU1300_FIRST_INT + 38)
73*4882a593Smuzhiyun #define AU1300_PSC0_INT (AU1300_FIRST_INT + 48)
74*4882a593Smuzhiyun #define AU1300_PSC1_INT (AU1300_FIRST_INT + 52)
75*4882a593Smuzhiyun #define AU1300_PSC2_INT (AU1300_FIRST_INT + 56)
76*4882a593Smuzhiyun #define AU1300_PSC3_INT (AU1300_FIRST_INT + 60)
77*4882a593Smuzhiyun #define AU1300_NAND_INT (AU1300_FIRST_INT + 62)
78*4882a593Smuzhiyun #define AU1300_DDMA_INT (AU1300_FIRST_INT + 75)
79*4882a593Smuzhiyun #define AU1300_MMU_INT (AU1300_FIRST_INT + 76)
80*4882a593Smuzhiyun #define AU1300_MPU_INT (AU1300_FIRST_INT + 77)
81*4882a593Smuzhiyun #define AU1300_GPU_INT (AU1300_FIRST_INT + 78)
82*4882a593Smuzhiyun #define AU1300_UDMA_INT (AU1300_FIRST_INT + 79)
83*4882a593Smuzhiyun #define AU1300_TOY_INT (AU1300_FIRST_INT + 80)
84*4882a593Smuzhiyun #define AU1300_TOY_MATCH0_INT (AU1300_FIRST_INT + 81)
85*4882a593Smuzhiyun #define AU1300_TOY_MATCH1_INT (AU1300_FIRST_INT + 82)
86*4882a593Smuzhiyun #define AU1300_TOY_MATCH2_INT (AU1300_FIRST_INT + 83)
87*4882a593Smuzhiyun #define AU1300_RTC_INT (AU1300_FIRST_INT + 84)
88*4882a593Smuzhiyun #define AU1300_RTC_MATCH0_INT (AU1300_FIRST_INT + 85)
89*4882a593Smuzhiyun #define AU1300_RTC_MATCH1_INT (AU1300_FIRST_INT + 86)
90*4882a593Smuzhiyun #define AU1300_RTC_MATCH2_INT (AU1300_FIRST_INT + 87)
91*4882a593Smuzhiyun #define AU1300_UART0_INT (AU1300_FIRST_INT + 88)
92*4882a593Smuzhiyun #define AU1300_SD0_INT (AU1300_FIRST_INT + 89)
93*4882a593Smuzhiyun #define AU1300_USB_INT (AU1300_FIRST_INT + 90)
94*4882a593Smuzhiyun #define AU1300_LCD_INT (AU1300_FIRST_INT + 91)
95*4882a593Smuzhiyun #define AU1300_BSA_INT (AU1300_FIRST_INT + 92)
96*4882a593Smuzhiyun #define AU1300_MPE_INT (AU1300_FIRST_INT + 93)
97*4882a593Smuzhiyun #define AU1300_ITE_INT (AU1300_FIRST_INT + 94)
98*4882a593Smuzhiyun #define AU1300_AES_INT (AU1300_FIRST_INT + 95)
99*4882a593Smuzhiyun #define AU1300_CIM_INT (AU1300_FIRST_INT + 96)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /**********************************************************************/
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * Physical base addresses for integrated peripherals
105*4882a593Smuzhiyun * 0..au1000 1..au1500 2..au1100 3..au1550 4..au1200 5..au1300
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define AU1000_AC97_PHYS_ADDR 0x10000000 /* 012 */
109*4882a593Smuzhiyun #define AU1300_ROM_PHYS_ADDR 0x10000000 /* 5 */
110*4882a593Smuzhiyun #define AU1300_OTP_PHYS_ADDR 0x10002000 /* 5 */
111*4882a593Smuzhiyun #define AU1300_VSS_PHYS_ADDR 0x10003000 /* 5 */
112*4882a593Smuzhiyun #define AU1300_UART0_PHYS_ADDR 0x10100000 /* 5 */
113*4882a593Smuzhiyun #define AU1300_UART1_PHYS_ADDR 0x10101000 /* 5 */
114*4882a593Smuzhiyun #define AU1300_UART2_PHYS_ADDR 0x10102000 /* 5 */
115*4882a593Smuzhiyun #define AU1300_UART3_PHYS_ADDR 0x10103000 /* 5 */
116*4882a593Smuzhiyun #define AU1000_USB_OHCI_PHYS_ADDR 0x10100000 /* 012 */
117*4882a593Smuzhiyun #define AU1000_USB_UDC_PHYS_ADDR 0x10200000 /* 0123 */
118*4882a593Smuzhiyun #define AU1300_GPIC_PHYS_ADDR 0x10200000 /* 5 */
119*4882a593Smuzhiyun #define AU1000_IRDA_PHYS_ADDR 0x10300000 /* 02 */
120*4882a593Smuzhiyun #define AU1200_AES_PHYS_ADDR 0x10300000 /* 45 */
121*4882a593Smuzhiyun #define AU1000_IC0_PHYS_ADDR 0x10400000 /* 01234 */
122*4882a593Smuzhiyun #define AU1300_GPU_PHYS_ADDR 0x10500000 /* 5 */
123*4882a593Smuzhiyun #define AU1000_MAC0_PHYS_ADDR 0x10500000 /* 023 */
124*4882a593Smuzhiyun #define AU1000_MAC1_PHYS_ADDR 0x10510000 /* 023 */
125*4882a593Smuzhiyun #define AU1000_MACEN_PHYS_ADDR 0x10520000 /* 023 */
126*4882a593Smuzhiyun #define AU1100_SD0_PHYS_ADDR 0x10600000 /* 245 */
127*4882a593Smuzhiyun #define AU1300_SD1_PHYS_ADDR 0x10601000 /* 5 */
128*4882a593Smuzhiyun #define AU1300_SD2_PHYS_ADDR 0x10602000 /* 5 */
129*4882a593Smuzhiyun #define AU1100_SD1_PHYS_ADDR 0x10680000 /* 24 */
130*4882a593Smuzhiyun #define AU1300_SYS_PHYS_ADDR 0x10900000 /* 5 */
131*4882a593Smuzhiyun #define AU1550_PSC2_PHYS_ADDR 0x10A00000 /* 3 */
132*4882a593Smuzhiyun #define AU1550_PSC3_PHYS_ADDR 0x10B00000 /* 3 */
133*4882a593Smuzhiyun #define AU1300_PSC0_PHYS_ADDR 0x10A00000 /* 5 */
134*4882a593Smuzhiyun #define AU1300_PSC1_PHYS_ADDR 0x10A01000 /* 5 */
135*4882a593Smuzhiyun #define AU1300_PSC2_PHYS_ADDR 0x10A02000 /* 5 */
136*4882a593Smuzhiyun #define AU1300_PSC3_PHYS_ADDR 0x10A03000 /* 5 */
137*4882a593Smuzhiyun #define AU1000_I2S_PHYS_ADDR 0x11000000 /* 02 */
138*4882a593Smuzhiyun #define AU1500_MAC0_PHYS_ADDR 0x11500000 /* 1 */
139*4882a593Smuzhiyun #define AU1500_MAC1_PHYS_ADDR 0x11510000 /* 1 */
140*4882a593Smuzhiyun #define AU1500_MACEN_PHYS_ADDR 0x11520000 /* 1 */
141*4882a593Smuzhiyun #define AU1000_UART0_PHYS_ADDR 0x11100000 /* 01234 */
142*4882a593Smuzhiyun #define AU1200_SWCNT_PHYS_ADDR 0x1110010C /* 4 */
143*4882a593Smuzhiyun #define AU1000_UART1_PHYS_ADDR 0x11200000 /* 0234 */
144*4882a593Smuzhiyun #define AU1000_UART2_PHYS_ADDR 0x11300000 /* 0 */
145*4882a593Smuzhiyun #define AU1000_UART3_PHYS_ADDR 0x11400000 /* 0123 */
146*4882a593Smuzhiyun #define AU1000_SSI0_PHYS_ADDR 0x11600000 /* 02 */
147*4882a593Smuzhiyun #define AU1000_SSI1_PHYS_ADDR 0x11680000 /* 02 */
148*4882a593Smuzhiyun #define AU1500_GPIO2_PHYS_ADDR 0x11700000 /* 1234 */
149*4882a593Smuzhiyun #define AU1000_IC1_PHYS_ADDR 0x11800000 /* 01234 */
150*4882a593Smuzhiyun #define AU1000_SYS_PHYS_ADDR 0x11900000 /* 012345 */
151*4882a593Smuzhiyun #define AU1550_PSC0_PHYS_ADDR 0x11A00000 /* 34 */
152*4882a593Smuzhiyun #define AU1550_PSC1_PHYS_ADDR 0x11B00000 /* 34 */
153*4882a593Smuzhiyun #define AU1000_MEM_PHYS_ADDR 0x14000000 /* 01234 */
154*4882a593Smuzhiyun #define AU1000_STATIC_MEM_PHYS_ADDR 0x14001000 /* 01234 */
155*4882a593Smuzhiyun #define AU1300_UDMA_PHYS_ADDR 0x14001800 /* 5 */
156*4882a593Smuzhiyun #define AU1000_DMA_PHYS_ADDR 0x14002000 /* 012 */
157*4882a593Smuzhiyun #define AU1550_DBDMA_PHYS_ADDR 0x14002000 /* 345 */
158*4882a593Smuzhiyun #define AU1550_DBDMA_CONF_PHYS_ADDR 0x14003000 /* 345 */
159*4882a593Smuzhiyun #define AU1000_MACDMA0_PHYS_ADDR 0x14004000 /* 0123 */
160*4882a593Smuzhiyun #define AU1000_MACDMA1_PHYS_ADDR 0x14004200 /* 0123 */
161*4882a593Smuzhiyun #define AU1200_CIM_PHYS_ADDR 0x14004000 /* 45 */
162*4882a593Smuzhiyun #define AU1500_PCI_PHYS_ADDR 0x14005000 /* 13 */
163*4882a593Smuzhiyun #define AU1550_PE_PHYS_ADDR 0x14008000 /* 3 */
164*4882a593Smuzhiyun #define AU1200_MAEBE_PHYS_ADDR 0x14010000 /* 4 */
165*4882a593Smuzhiyun #define AU1200_MAEFE_PHYS_ADDR 0x14012000 /* 4 */
166*4882a593Smuzhiyun #define AU1300_MAEITE_PHYS_ADDR 0x14010000 /* 5 */
167*4882a593Smuzhiyun #define AU1300_MAEMPE_PHYS_ADDR 0x14014000 /* 5 */
168*4882a593Smuzhiyun #define AU1550_USB_OHCI_PHYS_ADDR 0x14020000 /* 3 */
169*4882a593Smuzhiyun #define AU1200_USB_CTL_PHYS_ADDR 0x14020000 /* 4 */
170*4882a593Smuzhiyun #define AU1200_USB_OTG_PHYS_ADDR 0x14020020 /* 4 */
171*4882a593Smuzhiyun #define AU1200_USB_OHCI_PHYS_ADDR 0x14020100 /* 4 */
172*4882a593Smuzhiyun #define AU1200_USB_EHCI_PHYS_ADDR 0x14020200 /* 4 */
173*4882a593Smuzhiyun #define AU1200_USB_UDC_PHYS_ADDR 0x14022000 /* 4 */
174*4882a593Smuzhiyun #define AU1300_USB_EHCI_PHYS_ADDR 0x14020000 /* 5 */
175*4882a593Smuzhiyun #define AU1300_USB_OHCI0_PHYS_ADDR 0x14020400 /* 5 */
176*4882a593Smuzhiyun #define AU1300_USB_OHCI1_PHYS_ADDR 0x14020800 /* 5 */
177*4882a593Smuzhiyun #define AU1300_USB_CTL_PHYS_ADDR 0x14021000 /* 5 */
178*4882a593Smuzhiyun #define AU1300_USB_OTG_PHYS_ADDR 0x14022000 /* 5 */
179*4882a593Smuzhiyun #define AU1300_MAEBSA_PHYS_ADDR 0x14030000 /* 5 */
180*4882a593Smuzhiyun #define AU1100_LCD_PHYS_ADDR 0x15000000 /* 2 */
181*4882a593Smuzhiyun #define AU1200_LCD_PHYS_ADDR 0x15000000 /* 45 */
182*4882a593Smuzhiyun #define AU1500_PCI_MEM_PHYS_ADDR 0x400000000ULL /* 13 */
183*4882a593Smuzhiyun #define AU1500_PCI_IO_PHYS_ADDR 0x500000000ULL /* 13 */
184*4882a593Smuzhiyun #define AU1500_PCI_CONFIG0_PHYS_ADDR 0x600000000ULL /* 13 */
185*4882a593Smuzhiyun #define AU1500_PCI_CONFIG1_PHYS_ADDR 0x680000000ULL /* 13 */
186*4882a593Smuzhiyun #define AU1000_PCMCIA_IO_PHYS_ADDR 0xF00000000ULL /* 012345 */
187*4882a593Smuzhiyun #define AU1000_PCMCIA_ATTR_PHYS_ADDR 0xF40000000ULL /* 012345 */
188*4882a593Smuzhiyun #define AU1000_PCMCIA_MEM_PHYS_ADDR 0xF80000000ULL /* 012345 */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /**********************************************************************/
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * Au1300 GPIO+INT controller (GPIC) register offsets and bits
195*4882a593Smuzhiyun * Registers are 128bits (0x10 bytes), divided into 4 "banks".
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun #define AU1300_GPIC_PINVAL 0x0000
198*4882a593Smuzhiyun #define AU1300_GPIC_PINVALCLR 0x0010
199*4882a593Smuzhiyun #define AU1300_GPIC_IPEND 0x0020
200*4882a593Smuzhiyun #define AU1300_GPIC_PRIENC 0x0030
201*4882a593Smuzhiyun #define AU1300_GPIC_IEN 0x0040 /* int_mask in manual */
202*4882a593Smuzhiyun #define AU1300_GPIC_IDIS 0x0050 /* int_maskclr in manual */
203*4882a593Smuzhiyun #define AU1300_GPIC_DMASEL 0x0060
204*4882a593Smuzhiyun #define AU1300_GPIC_DEVSEL 0x0080
205*4882a593Smuzhiyun #define AU1300_GPIC_DEVCLR 0x0090
206*4882a593Smuzhiyun #define AU1300_GPIC_RSTVAL 0x00a0
207*4882a593Smuzhiyun /* pin configuration space. one 32bit register for up to 128 IRQs */
208*4882a593Smuzhiyun #define AU1300_GPIC_PINCFG 0x1000
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun #define GPIC_GPIO_TO_BIT(gpio) \
211*4882a593Smuzhiyun (1 << ((gpio) & 0x1f))
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #define GPIC_GPIO_BANKOFF(gpio) \
214*4882a593Smuzhiyun (((gpio) >> 5) * 4)
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Pin Control bits: who owns the pin, what does it do */
217*4882a593Smuzhiyun #define GPIC_CFG_PC_GPIN 0
218*4882a593Smuzhiyun #define GPIC_CFG_PC_DEV 1
219*4882a593Smuzhiyun #define GPIC_CFG_PC_GPOLOW 2
220*4882a593Smuzhiyun #define GPIC_CFG_PC_GPOHIGH 3
221*4882a593Smuzhiyun #define GPIC_CFG_PC_MASK 3
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* assign pin to MIPS IRQ line */
224*4882a593Smuzhiyun #define GPIC_CFG_IL_SET(x) (((x) & 3) << 2)
225*4882a593Smuzhiyun #define GPIC_CFG_IL_MASK (3 << 2)
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* pin interrupt type setup */
228*4882a593Smuzhiyun #define GPIC_CFG_IC_OFF (0 << 4)
229*4882a593Smuzhiyun #define GPIC_CFG_IC_LEVEL_LOW (1 << 4)
230*4882a593Smuzhiyun #define GPIC_CFG_IC_LEVEL_HIGH (2 << 4)
231*4882a593Smuzhiyun #define GPIC_CFG_IC_EDGE_FALL (5 << 4)
232*4882a593Smuzhiyun #define GPIC_CFG_IC_EDGE_RISE (6 << 4)
233*4882a593Smuzhiyun #define GPIC_CFG_IC_EDGE_BOTH (7 << 4)
234*4882a593Smuzhiyun #define GPIC_CFG_IC_MASK (7 << 4)
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* allow interrupt to wake cpu from 'wait' */
237*4882a593Smuzhiyun #define GPIC_CFG_IDLEWAKE (1 << 7)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /***********************************************************************/
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Au1000 SDRAM memory controller register offsets */
242*4882a593Smuzhiyun #define AU1000_MEM_SDMODE0 0x0000
243*4882a593Smuzhiyun #define AU1000_MEM_SDMODE1 0x0004
244*4882a593Smuzhiyun #define AU1000_MEM_SDMODE2 0x0008
245*4882a593Smuzhiyun #define AU1000_MEM_SDADDR0 0x000C
246*4882a593Smuzhiyun #define AU1000_MEM_SDADDR1 0x0010
247*4882a593Smuzhiyun #define AU1000_MEM_SDADDR2 0x0014
248*4882a593Smuzhiyun #define AU1000_MEM_SDREFCFG 0x0018
249*4882a593Smuzhiyun #define AU1000_MEM_SDPRECMD 0x001C
250*4882a593Smuzhiyun #define AU1000_MEM_SDAUTOREF 0x0020
251*4882a593Smuzhiyun #define AU1000_MEM_SDWRMD0 0x0024
252*4882a593Smuzhiyun #define AU1000_MEM_SDWRMD1 0x0028
253*4882a593Smuzhiyun #define AU1000_MEM_SDWRMD2 0x002C
254*4882a593Smuzhiyun #define AU1000_MEM_SDSLEEP 0x0030
255*4882a593Smuzhiyun #define AU1000_MEM_SDSMCKE 0x0034
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* MEM_SDMODE register content definitions */
258*4882a593Smuzhiyun #define MEM_SDMODE_F (1 << 22)
259*4882a593Smuzhiyun #define MEM_SDMODE_SR (1 << 21)
260*4882a593Smuzhiyun #define MEM_SDMODE_BS (1 << 20)
261*4882a593Smuzhiyun #define MEM_SDMODE_RS (3 << 18)
262*4882a593Smuzhiyun #define MEM_SDMODE_CS (7 << 15)
263*4882a593Smuzhiyun #define MEM_SDMODE_TRAS (15 << 11)
264*4882a593Smuzhiyun #define MEM_SDMODE_TMRD (3 << 9)
265*4882a593Smuzhiyun #define MEM_SDMODE_TWR (3 << 7)
266*4882a593Smuzhiyun #define MEM_SDMODE_TRP (3 << 5)
267*4882a593Smuzhiyun #define MEM_SDMODE_TRCD (3 << 3)
268*4882a593Smuzhiyun #define MEM_SDMODE_TCL (7 << 0)
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #define MEM_SDMODE_BS_2Bank (0 << 20)
271*4882a593Smuzhiyun #define MEM_SDMODE_BS_4Bank (1 << 20)
272*4882a593Smuzhiyun #define MEM_SDMODE_RS_11Row (0 << 18)
273*4882a593Smuzhiyun #define MEM_SDMODE_RS_12Row (1 << 18)
274*4882a593Smuzhiyun #define MEM_SDMODE_RS_13Row (2 << 18)
275*4882a593Smuzhiyun #define MEM_SDMODE_RS_N(N) ((N) << 18)
276*4882a593Smuzhiyun #define MEM_SDMODE_CS_7Col (0 << 15)
277*4882a593Smuzhiyun #define MEM_SDMODE_CS_8Col (1 << 15)
278*4882a593Smuzhiyun #define MEM_SDMODE_CS_9Col (2 << 15)
279*4882a593Smuzhiyun #define MEM_SDMODE_CS_10Col (3 << 15)
280*4882a593Smuzhiyun #define MEM_SDMODE_CS_11Col (4 << 15)
281*4882a593Smuzhiyun #define MEM_SDMODE_CS_N(N) ((N) << 15)
282*4882a593Smuzhiyun #define MEM_SDMODE_TRAS_N(N) ((N) << 11)
283*4882a593Smuzhiyun #define MEM_SDMODE_TMRD_N(N) ((N) << 9)
284*4882a593Smuzhiyun #define MEM_SDMODE_TWR_N(N) ((N) << 7)
285*4882a593Smuzhiyun #define MEM_SDMODE_TRP_N(N) ((N) << 5)
286*4882a593Smuzhiyun #define MEM_SDMODE_TRCD_N(N) ((N) << 3)
287*4882a593Smuzhiyun #define MEM_SDMODE_TCL_N(N) ((N) << 0)
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* MEM_SDADDR register contents definitions */
290*4882a593Smuzhiyun #define MEM_SDADDR_E (1 << 20)
291*4882a593Smuzhiyun #define MEM_SDADDR_CSBA (0x03FF << 10)
292*4882a593Smuzhiyun #define MEM_SDADDR_CSMASK (0x03FF << 0)
293*4882a593Smuzhiyun #define MEM_SDADDR_CSBA_N(N) ((N) & (0x03FF << 22) >> 12)
294*4882a593Smuzhiyun #define MEM_SDADDR_CSMASK_N(N) ((N)&(0x03FF << 22) >> 22)
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* MEM_SDREFCFG register content definitions */
297*4882a593Smuzhiyun #define MEM_SDREFCFG_TRC (15 << 28)
298*4882a593Smuzhiyun #define MEM_SDREFCFG_TRPM (3 << 26)
299*4882a593Smuzhiyun #define MEM_SDREFCFG_E (1 << 25)
300*4882a593Smuzhiyun #define MEM_SDREFCFG_RE (0x1ffffff << 0)
301*4882a593Smuzhiyun #define MEM_SDREFCFG_TRC_N(N) ((N) << MEM_SDREFCFG_TRC)
302*4882a593Smuzhiyun #define MEM_SDREFCFG_TRPM_N(N) ((N) << MEM_SDREFCFG_TRPM)
303*4882a593Smuzhiyun #define MEM_SDREFCFG_REF_N(N) (N)
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* Au1550 SDRAM Register Offsets */
306*4882a593Smuzhiyun #define AU1550_MEM_SDMODE0 0x0800
307*4882a593Smuzhiyun #define AU1550_MEM_SDMODE1 0x0808
308*4882a593Smuzhiyun #define AU1550_MEM_SDMODE2 0x0810
309*4882a593Smuzhiyun #define AU1550_MEM_SDADDR0 0x0820
310*4882a593Smuzhiyun #define AU1550_MEM_SDADDR1 0x0828
311*4882a593Smuzhiyun #define AU1550_MEM_SDADDR2 0x0830
312*4882a593Smuzhiyun #define AU1550_MEM_SDCONFIGA 0x0840
313*4882a593Smuzhiyun #define AU1550_MEM_SDCONFIGB 0x0848
314*4882a593Smuzhiyun #define AU1550_MEM_SDSTAT 0x0850
315*4882a593Smuzhiyun #define AU1550_MEM_SDERRADDR 0x0858
316*4882a593Smuzhiyun #define AU1550_MEM_SDSTRIDE0 0x0860
317*4882a593Smuzhiyun #define AU1550_MEM_SDSTRIDE1 0x0868
318*4882a593Smuzhiyun #define AU1550_MEM_SDSTRIDE2 0x0870
319*4882a593Smuzhiyun #define AU1550_MEM_SDWRMD0 0x0880
320*4882a593Smuzhiyun #define AU1550_MEM_SDWRMD1 0x0888
321*4882a593Smuzhiyun #define AU1550_MEM_SDWRMD2 0x0890
322*4882a593Smuzhiyun #define AU1550_MEM_SDPRECMD 0x08C0
323*4882a593Smuzhiyun #define AU1550_MEM_SDAUTOREF 0x08C8
324*4882a593Smuzhiyun #define AU1550_MEM_SDSREF 0x08D0
325*4882a593Smuzhiyun #define AU1550_MEM_SDSLEEP MEM_SDSREF
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Static Bus Controller register offsets */
328*4882a593Smuzhiyun #define AU1000_MEM_STCFG0 0x000
329*4882a593Smuzhiyun #define AU1000_MEM_STTIME0 0x004
330*4882a593Smuzhiyun #define AU1000_MEM_STADDR0 0x008
331*4882a593Smuzhiyun #define AU1000_MEM_STCFG1 0x010
332*4882a593Smuzhiyun #define AU1000_MEM_STTIME1 0x014
333*4882a593Smuzhiyun #define AU1000_MEM_STADDR1 0x018
334*4882a593Smuzhiyun #define AU1000_MEM_STCFG2 0x020
335*4882a593Smuzhiyun #define AU1000_MEM_STTIME2 0x024
336*4882a593Smuzhiyun #define AU1000_MEM_STADDR2 0x028
337*4882a593Smuzhiyun #define AU1000_MEM_STCFG3 0x030
338*4882a593Smuzhiyun #define AU1000_MEM_STTIME3 0x034
339*4882a593Smuzhiyun #define AU1000_MEM_STADDR3 0x038
340*4882a593Smuzhiyun #define AU1000_MEM_STNDCTL 0x100
341*4882a593Smuzhiyun #define AU1000_MEM_STSTAT 0x104
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun #define MEM_STNAND_CMD 0x0
344*4882a593Smuzhiyun #define MEM_STNAND_ADDR 0x4
345*4882a593Smuzhiyun #define MEM_STNAND_DATA 0x20
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* Programmable Counters 0 and 1 */
349*4882a593Smuzhiyun #define AU1000_SYS_CNTRCTRL 0x14
350*4882a593Smuzhiyun # define SYS_CNTRL_E1S (1 << 23)
351*4882a593Smuzhiyun # define SYS_CNTRL_T1S (1 << 20)
352*4882a593Smuzhiyun # define SYS_CNTRL_M21 (1 << 19)
353*4882a593Smuzhiyun # define SYS_CNTRL_M11 (1 << 18)
354*4882a593Smuzhiyun # define SYS_CNTRL_M01 (1 << 17)
355*4882a593Smuzhiyun # define SYS_CNTRL_C1S (1 << 16)
356*4882a593Smuzhiyun # define SYS_CNTRL_BP (1 << 14)
357*4882a593Smuzhiyun # define SYS_CNTRL_EN1 (1 << 13)
358*4882a593Smuzhiyun # define SYS_CNTRL_BT1 (1 << 12)
359*4882a593Smuzhiyun # define SYS_CNTRL_EN0 (1 << 11)
360*4882a593Smuzhiyun # define SYS_CNTRL_BT0 (1 << 10)
361*4882a593Smuzhiyun # define SYS_CNTRL_E0 (1 << 8)
362*4882a593Smuzhiyun # define SYS_CNTRL_E0S (1 << 7)
363*4882a593Smuzhiyun # define SYS_CNTRL_32S (1 << 5)
364*4882a593Smuzhiyun # define SYS_CNTRL_T0S (1 << 4)
365*4882a593Smuzhiyun # define SYS_CNTRL_M20 (1 << 3)
366*4882a593Smuzhiyun # define SYS_CNTRL_M10 (1 << 2)
367*4882a593Smuzhiyun # define SYS_CNTRL_M00 (1 << 1)
368*4882a593Smuzhiyun # define SYS_CNTRL_C0S (1 << 0)
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Programmable Counter 0 Registers */
371*4882a593Smuzhiyun #define AU1000_SYS_TOYTRIM 0x00
372*4882a593Smuzhiyun #define AU1000_SYS_TOYWRITE 0x04
373*4882a593Smuzhiyun #define AU1000_SYS_TOYMATCH0 0x08
374*4882a593Smuzhiyun #define AU1000_SYS_TOYMATCH1 0x0c
375*4882a593Smuzhiyun #define AU1000_SYS_TOYMATCH2 0x10
376*4882a593Smuzhiyun #define AU1000_SYS_TOYREAD 0x40
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /* Programmable Counter 1 Registers */
379*4882a593Smuzhiyun #define AU1000_SYS_RTCTRIM 0x44
380*4882a593Smuzhiyun #define AU1000_SYS_RTCWRITE 0x48
381*4882a593Smuzhiyun #define AU1000_SYS_RTCMATCH0 0x4c
382*4882a593Smuzhiyun #define AU1000_SYS_RTCMATCH1 0x50
383*4882a593Smuzhiyun #define AU1000_SYS_RTCMATCH2 0x54
384*4882a593Smuzhiyun #define AU1000_SYS_RTCREAD 0x58
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* GPIO */
388*4882a593Smuzhiyun #define AU1000_SYS_PINFUNC 0x2C
389*4882a593Smuzhiyun # define SYS_PF_USB (1 << 15) /* 2nd USB device/host */
390*4882a593Smuzhiyun # define SYS_PF_U3 (1 << 14) /* GPIO23/U3TXD */
391*4882a593Smuzhiyun # define SYS_PF_U2 (1 << 13) /* GPIO22/U2TXD */
392*4882a593Smuzhiyun # define SYS_PF_U1 (1 << 12) /* GPIO21/U1TXD */
393*4882a593Smuzhiyun # define SYS_PF_SRC (1 << 11) /* GPIO6/SROMCKE */
394*4882a593Smuzhiyun # define SYS_PF_CK5 (1 << 10) /* GPIO3/CLK5 */
395*4882a593Smuzhiyun # define SYS_PF_CK4 (1 << 9) /* GPIO2/CLK4 */
396*4882a593Smuzhiyun # define SYS_PF_IRF (1 << 8) /* GPIO15/IRFIRSEL */
397*4882a593Smuzhiyun # define SYS_PF_UR3 (1 << 7) /* GPIO[14:9]/UART3 */
398*4882a593Smuzhiyun # define SYS_PF_I2D (1 << 6) /* GPIO8/I2SDI */
399*4882a593Smuzhiyun # define SYS_PF_I2S (1 << 5) /* I2S/GPIO[29:31] */
400*4882a593Smuzhiyun # define SYS_PF_NI2 (1 << 4) /* NI2/GPIO[24:28] */
401*4882a593Smuzhiyun # define SYS_PF_U0 (1 << 3) /* U0TXD/GPIO20 */
402*4882a593Smuzhiyun # define SYS_PF_RD (1 << 2) /* IRTXD/GPIO19 */
403*4882a593Smuzhiyun # define SYS_PF_A97 (1 << 1) /* AC97/SSL1 */
404*4882a593Smuzhiyun # define SYS_PF_S0 (1 << 0) /* SSI_0/GPIO[16:18] */
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* Au1100 only */
407*4882a593Smuzhiyun # define SYS_PF_PC (1 << 18) /* PCMCIA/GPIO[207:204] */
408*4882a593Smuzhiyun # define SYS_PF_LCD (1 << 17) /* extern lcd/GPIO[203:200] */
409*4882a593Smuzhiyun # define SYS_PF_CS (1 << 16) /* EXTCLK0/32KHz to gpio2 */
410*4882a593Smuzhiyun # define SYS_PF_EX0 (1 << 9) /* GPIO2/clock */
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Au1550 only. Redefines lots of pins */
413*4882a593Smuzhiyun # define SYS_PF_PSC2_MASK (7 << 17)
414*4882a593Smuzhiyun # define SYS_PF_PSC2_AC97 0
415*4882a593Smuzhiyun # define SYS_PF_PSC2_SPI 0
416*4882a593Smuzhiyun # define SYS_PF_PSC2_I2S (1 << 17)
417*4882a593Smuzhiyun # define SYS_PF_PSC2_SMBUS (3 << 17)
418*4882a593Smuzhiyun # define SYS_PF_PSC2_GPIO (7 << 17)
419*4882a593Smuzhiyun # define SYS_PF_PSC3_MASK (7 << 20)
420*4882a593Smuzhiyun # define SYS_PF_PSC3_AC97 0
421*4882a593Smuzhiyun # define SYS_PF_PSC3_SPI 0
422*4882a593Smuzhiyun # define SYS_PF_PSC3_I2S (1 << 20)
423*4882a593Smuzhiyun # define SYS_PF_PSC3_SMBUS (3 << 20)
424*4882a593Smuzhiyun # define SYS_PF_PSC3_GPIO (7 << 20)
425*4882a593Smuzhiyun # define SYS_PF_PSC1_S1 (1 << 1)
426*4882a593Smuzhiyun # define SYS_PF_MUST_BE_SET ((1 << 5) | (1 << 2))
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Au1200 only */
429*4882a593Smuzhiyun #define SYS_PINFUNC_DMA (1 << 31)
430*4882a593Smuzhiyun #define SYS_PINFUNC_S0A (1 << 30)
431*4882a593Smuzhiyun #define SYS_PINFUNC_S1A (1 << 29)
432*4882a593Smuzhiyun #define SYS_PINFUNC_LP0 (1 << 28)
433*4882a593Smuzhiyun #define SYS_PINFUNC_LP1 (1 << 27)
434*4882a593Smuzhiyun #define SYS_PINFUNC_LD16 (1 << 26)
435*4882a593Smuzhiyun #define SYS_PINFUNC_LD8 (1 << 25)
436*4882a593Smuzhiyun #define SYS_PINFUNC_LD1 (1 << 24)
437*4882a593Smuzhiyun #define SYS_PINFUNC_LD0 (1 << 23)
438*4882a593Smuzhiyun #define SYS_PINFUNC_P1A (3 << 21)
439*4882a593Smuzhiyun #define SYS_PINFUNC_P1B (1 << 20)
440*4882a593Smuzhiyun #define SYS_PINFUNC_FS3 (1 << 19)
441*4882a593Smuzhiyun #define SYS_PINFUNC_P0A (3 << 17)
442*4882a593Smuzhiyun #define SYS_PINFUNC_CS (1 << 16)
443*4882a593Smuzhiyun #define SYS_PINFUNC_CIM (1 << 15)
444*4882a593Smuzhiyun #define SYS_PINFUNC_P1C (1 << 14)
445*4882a593Smuzhiyun #define SYS_PINFUNC_U1T (1 << 12)
446*4882a593Smuzhiyun #define SYS_PINFUNC_U1R (1 << 11)
447*4882a593Smuzhiyun #define SYS_PINFUNC_EX1 (1 << 10)
448*4882a593Smuzhiyun #define SYS_PINFUNC_EX0 (1 << 9)
449*4882a593Smuzhiyun #define SYS_PINFUNC_U0R (1 << 8)
450*4882a593Smuzhiyun #define SYS_PINFUNC_MC (1 << 7)
451*4882a593Smuzhiyun #define SYS_PINFUNC_S0B (1 << 6)
452*4882a593Smuzhiyun #define SYS_PINFUNC_S0C (1 << 5)
453*4882a593Smuzhiyun #define SYS_PINFUNC_P0B (1 << 4)
454*4882a593Smuzhiyun #define SYS_PINFUNC_U0T (1 << 3)
455*4882a593Smuzhiyun #define SYS_PINFUNC_S1B (1 << 2)
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Power Management */
458*4882a593Smuzhiyun #define AU1000_SYS_SCRATCH0 0x18
459*4882a593Smuzhiyun #define AU1000_SYS_SCRATCH1 0x1c
460*4882a593Smuzhiyun #define AU1000_SYS_WAKEMSK 0x34
461*4882a593Smuzhiyun #define AU1000_SYS_ENDIAN 0x38
462*4882a593Smuzhiyun #define AU1000_SYS_POWERCTRL 0x3c
463*4882a593Smuzhiyun #define AU1000_SYS_WAKESRC 0x5c
464*4882a593Smuzhiyun #define AU1000_SYS_SLPPWR 0x78
465*4882a593Smuzhiyun #define AU1000_SYS_SLEEP 0x7c
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun #define SYS_WAKEMSK_D2 (1 << 9)
468*4882a593Smuzhiyun #define SYS_WAKEMSK_M2 (1 << 8)
469*4882a593Smuzhiyun #define SYS_WAKEMSK_GPIO(x) (1 << (x))
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Clock Controller */
472*4882a593Smuzhiyun #define AU1000_SYS_FREQCTRL0 0x20
473*4882a593Smuzhiyun #define AU1000_SYS_FREQCTRL1 0x24
474*4882a593Smuzhiyun #define AU1000_SYS_CLKSRC 0x28
475*4882a593Smuzhiyun #define AU1000_SYS_CPUPLL 0x60
476*4882a593Smuzhiyun #define AU1000_SYS_AUXPLL 0x64
477*4882a593Smuzhiyun #define AU1300_SYS_AUXPLL2 0x68
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /**********************************************************************/
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* The PCI chip selects are outside the 32bit space, and since we can't
484*4882a593Smuzhiyun * just program the 36bit addresses into BARs, we have to take a chunk
485*4882a593Smuzhiyun * out of the 32bit space and reserve it for PCI. When these addresses
486*4882a593Smuzhiyun * are ioremap()ed, they'll be fixed up to the real 36bit address before
487*4882a593Smuzhiyun * being passed to the real ioremap function.
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun #define ALCHEMY_PCI_MEMWIN_START (AU1500_PCI_MEM_PHYS_ADDR >> 4)
490*4882a593Smuzhiyun #define ALCHEMY_PCI_MEMWIN_END (ALCHEMY_PCI_MEMWIN_START + 0x0FFFFFFF)
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* for PCI IO it's simpler because we get to do the ioremap ourselves and then
493*4882a593Smuzhiyun * adjust the device's resources.
494*4882a593Smuzhiyun */
495*4882a593Smuzhiyun #define ALCHEMY_PCI_IOWIN_START 0x00001000
496*4882a593Smuzhiyun #define ALCHEMY_PCI_IOWIN_END 0x0000FFFF
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun #ifdef CONFIG_PCI
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define IOPORT_RESOURCE_START 0x00001000 /* skip legacy probing */
501*4882a593Smuzhiyun #define IOPORT_RESOURCE_END 0xffffffff
502*4882a593Smuzhiyun #define IOMEM_RESOURCE_START 0x10000000
503*4882a593Smuzhiyun #define IOMEM_RESOURCE_END 0xfffffffffULL
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun #else
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Don't allow any legacy ports probing */
508*4882a593Smuzhiyun #define IOPORT_RESOURCE_START 0x10000000
509*4882a593Smuzhiyun #define IOPORT_RESOURCE_END 0xffffffff
510*4882a593Smuzhiyun #define IOMEM_RESOURCE_START 0x10000000
511*4882a593Smuzhiyun #define IOMEM_RESOURCE_END 0xfffffffffULL
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun #endif
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* PCI controller block register offsets */
516*4882a593Smuzhiyun #define PCI_REG_CMEM 0x0000
517*4882a593Smuzhiyun #define PCI_REG_CONFIG 0x0004
518*4882a593Smuzhiyun #define PCI_REG_B2BMASK_CCH 0x0008
519*4882a593Smuzhiyun #define PCI_REG_B2BBASE0_VID 0x000C
520*4882a593Smuzhiyun #define PCI_REG_B2BBASE1_SID 0x0010
521*4882a593Smuzhiyun #define PCI_REG_MWMASK_DEV 0x0014
522*4882a593Smuzhiyun #define PCI_REG_MWBASE_REV_CCL 0x0018
523*4882a593Smuzhiyun #define PCI_REG_ERR_ADDR 0x001C
524*4882a593Smuzhiyun #define PCI_REG_SPEC_INTACK 0x0020
525*4882a593Smuzhiyun #define PCI_REG_ID 0x0100
526*4882a593Smuzhiyun #define PCI_REG_STATCMD 0x0104
527*4882a593Smuzhiyun #define PCI_REG_CLASSREV 0x0108
528*4882a593Smuzhiyun #define PCI_REG_PARAM 0x010C
529*4882a593Smuzhiyun #define PCI_REG_MBAR 0x0110
530*4882a593Smuzhiyun #define PCI_REG_TIMEOUT 0x0140
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* PCI controller block register bits */
533*4882a593Smuzhiyun #define PCI_CMEM_E (1 << 28) /* enable cacheable memory */
534*4882a593Smuzhiyun #define PCI_CMEM_CMBASE(x) (((x) & 0x3fff) << 14)
535*4882a593Smuzhiyun #define PCI_CMEM_CMMASK(x) ((x) & 0x3fff)
536*4882a593Smuzhiyun #define PCI_CONFIG_ERD (1 << 27) /* pci error during R/W */
537*4882a593Smuzhiyun #define PCI_CONFIG_ET (1 << 26) /* error in target mode */
538*4882a593Smuzhiyun #define PCI_CONFIG_EF (1 << 25) /* fatal error */
539*4882a593Smuzhiyun #define PCI_CONFIG_EP (1 << 24) /* parity error */
540*4882a593Smuzhiyun #define PCI_CONFIG_EM (1 << 23) /* multiple errors */
541*4882a593Smuzhiyun #define PCI_CONFIG_BM (1 << 22) /* bad master error */
542*4882a593Smuzhiyun #define PCI_CONFIG_PD (1 << 20) /* PCI Disable */
543*4882a593Smuzhiyun #define PCI_CONFIG_BME (1 << 19) /* Byte Mask Enable for reads */
544*4882a593Smuzhiyun #define PCI_CONFIG_NC (1 << 16) /* mark mem access non-coherent */
545*4882a593Smuzhiyun #define PCI_CONFIG_IA (1 << 15) /* INTA# enabled (target mode) */
546*4882a593Smuzhiyun #define PCI_CONFIG_IP (1 << 13) /* int on PCI_PERR# */
547*4882a593Smuzhiyun #define PCI_CONFIG_IS (1 << 12) /* int on PCI_SERR# */
548*4882a593Smuzhiyun #define PCI_CONFIG_IMM (1 << 11) /* int on master abort */
549*4882a593Smuzhiyun #define PCI_CONFIG_ITM (1 << 10) /* int on target abort (as master) */
550*4882a593Smuzhiyun #define PCI_CONFIG_ITT (1 << 9) /* int on target abort (as target) */
551*4882a593Smuzhiyun #define PCI_CONFIG_IPB (1 << 8) /* int on PERR# in bus master acc */
552*4882a593Smuzhiyun #define PCI_CONFIG_SIC_NO (0 << 6) /* no byte mask changes */
553*4882a593Smuzhiyun #define PCI_CONFIG_SIC_BA_ADR (1 << 6) /* on byte/hw acc, invert adr bits */
554*4882a593Smuzhiyun #define PCI_CONFIG_SIC_HWA_DAT (2 << 6) /* on halfword acc, swap data */
555*4882a593Smuzhiyun #define PCI_CONFIG_SIC_ALL (3 << 6) /* swap data bytes on all accesses */
556*4882a593Smuzhiyun #define PCI_CONFIG_ST (1 << 5) /* swap data by target transactions */
557*4882a593Smuzhiyun #define PCI_CONFIG_SM (1 << 4) /* swap data from PCI ctl */
558*4882a593Smuzhiyun #define PCI_CONFIG_AEN (1 << 3) /* enable internal arbiter */
559*4882a593Smuzhiyun #define PCI_CONFIG_R2H (1 << 2) /* REQ2# to hi-prio arbiter */
560*4882a593Smuzhiyun #define PCI_CONFIG_R1H (1 << 1) /* REQ1# to hi-prio arbiter */
561*4882a593Smuzhiyun #define PCI_CONFIG_CH (1 << 0) /* PCI ctl to hi-prio arbiter */
562*4882a593Smuzhiyun #define PCI_B2BMASK_B2BMASK(x) (((x) & 0xffff) << 16)
563*4882a593Smuzhiyun #define PCI_B2BMASK_CCH(x) ((x) & 0xffff) /* 16 upper bits of class code */
564*4882a593Smuzhiyun #define PCI_B2BBASE0_VID_B0(x) (((x) & 0xffff) << 16)
565*4882a593Smuzhiyun #define PCI_B2BBASE0_VID_SV(x) ((x) & 0xffff)
566*4882a593Smuzhiyun #define PCI_B2BBASE1_SID_B1(x) (((x) & 0xffff) << 16)
567*4882a593Smuzhiyun #define PCI_B2BBASE1_SID_SI(x) ((x) & 0xffff)
568*4882a593Smuzhiyun #define PCI_MWMASKDEV_MWMASK(x) (((x) & 0xffff) << 16)
569*4882a593Smuzhiyun #define PCI_MWMASKDEV_DEVID(x) ((x) & 0xffff)
570*4882a593Smuzhiyun #define PCI_MWBASEREVCCL_BASE(x) (((x) & 0xffff) << 16)
571*4882a593Smuzhiyun #define PCI_MWBASEREVCCL_REV(x) (((x) & 0xff) << 8)
572*4882a593Smuzhiyun #define PCI_MWBASEREVCCL_CCL(x) ((x) & 0xff)
573*4882a593Smuzhiyun #define PCI_ID_DID(x) (((x) & 0xffff) << 16)
574*4882a593Smuzhiyun #define PCI_ID_VID(x) ((x) & 0xffff)
575*4882a593Smuzhiyun #define PCI_STATCMD_STATUS(x) (((x) & 0xffff) << 16)
576*4882a593Smuzhiyun #define PCI_STATCMD_CMD(x) ((x) & 0xffff)
577*4882a593Smuzhiyun #define PCI_CLASSREV_CLASS(x) (((x) & 0x00ffffff) << 8)
578*4882a593Smuzhiyun #define PCI_CLASSREV_REV(x) ((x) & 0xff)
579*4882a593Smuzhiyun #define PCI_PARAM_BIST(x) (((x) & 0xff) << 24)
580*4882a593Smuzhiyun #define PCI_PARAM_HT(x) (((x) & 0xff) << 16)
581*4882a593Smuzhiyun #define PCI_PARAM_LT(x) (((x) & 0xff) << 8)
582*4882a593Smuzhiyun #define PCI_PARAM_CLS(x) ((x) & 0xff)
583*4882a593Smuzhiyun #define PCI_TIMEOUT_RETRIES(x) (((x) & 0xff) << 8) /* max retries */
584*4882a593Smuzhiyun #define PCI_TIMEOUT_TO(x) ((x) & 0xff) /* target ready timeout */
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /**********************************************************************/
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun #ifndef _LANGUAGE_ASSEMBLY
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #include <linux/delay.h>
593*4882a593Smuzhiyun #include <linux/types.h>
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun #include <linux/io.h>
596*4882a593Smuzhiyun #include <linux/irq.h>
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun #include <asm/cpu.h>
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* helpers to access the SYS_* registers */
alchemy_rdsys(int regofs)601*4882a593Smuzhiyun static inline unsigned long alchemy_rdsys(int regofs)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun void __iomem *b = (void __iomem *)KSEG1ADDR(AU1000_SYS_PHYS_ADDR);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return __raw_readl(b + regofs);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
alchemy_wrsys(unsigned long v,int regofs)608*4882a593Smuzhiyun static inline void alchemy_wrsys(unsigned long v, int regofs)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun void __iomem *b = (void __iomem *)KSEG1ADDR(AU1000_SYS_PHYS_ADDR);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun __raw_writel(v, b + regofs);
613*4882a593Smuzhiyun wmb(); /* drain writebuffer */
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* helpers to access static memctrl registers */
alchemy_rdsmem(int regofs)617*4882a593Smuzhiyun static inline unsigned long alchemy_rdsmem(int regofs)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun void __iomem *b = (void __iomem *)KSEG1ADDR(AU1000_STATIC_MEM_PHYS_ADDR);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return __raw_readl(b + regofs);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
alchemy_wrsmem(unsigned long v,int regofs)624*4882a593Smuzhiyun static inline void alchemy_wrsmem(unsigned long v, int regofs)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun void __iomem *b = (void __iomem *)KSEG1ADDR(AU1000_STATIC_MEM_PHYS_ADDR);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun __raw_writel(v, b + regofs);
629*4882a593Smuzhiyun wmb(); /* drain writebuffer */
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Early Au1000 have a write-only SYS_CPUPLL register. */
au1xxx_cpu_has_pll_wo(void)633*4882a593Smuzhiyun static inline int au1xxx_cpu_has_pll_wo(void)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun switch (read_c0_prid()) {
636*4882a593Smuzhiyun case 0x00030100: /* Au1000 DA */
637*4882a593Smuzhiyun case 0x00030201: /* Au1000 HA */
638*4882a593Smuzhiyun case 0x00030202: /* Au1000 HB */
639*4882a593Smuzhiyun return 1;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* does CPU need CONFIG[OD] set to fix tons of errata? */
au1xxx_cpu_needs_config_od(void)645*4882a593Smuzhiyun static inline int au1xxx_cpu_needs_config_od(void)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun /*
648*4882a593Smuzhiyun * c0_config.od (bit 19) was write only (and read as 0) on the
649*4882a593Smuzhiyun * early revisions of Alchemy SOCs. It disables the bus trans-
650*4882a593Smuzhiyun * action overlapping and needs to be set to fix various errata.
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun switch (read_c0_prid()) {
653*4882a593Smuzhiyun case 0x00030100: /* Au1000 DA */
654*4882a593Smuzhiyun case 0x00030201: /* Au1000 HA */
655*4882a593Smuzhiyun case 0x00030202: /* Au1000 HB */
656*4882a593Smuzhiyun case 0x01030200: /* Au1500 AB */
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * Au1100/Au1200 errata actually keep silence about this bit,
659*4882a593Smuzhiyun * so we set it just in case for those revisions that require
660*4882a593Smuzhiyun * it to be set according to the (now gone) cpu_table.
661*4882a593Smuzhiyun */
662*4882a593Smuzhiyun case 0x02030200: /* Au1100 AB */
663*4882a593Smuzhiyun case 0x02030201: /* Au1100 BA */
664*4882a593Smuzhiyun case 0x02030202: /* Au1100 BC */
665*4882a593Smuzhiyun case 0x04030201: /* Au1200 AC */
666*4882a593Smuzhiyun return 1;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun #define ALCHEMY_CPU_UNKNOWN -1
672*4882a593Smuzhiyun #define ALCHEMY_CPU_AU1000 0
673*4882a593Smuzhiyun #define ALCHEMY_CPU_AU1500 1
674*4882a593Smuzhiyun #define ALCHEMY_CPU_AU1100 2
675*4882a593Smuzhiyun #define ALCHEMY_CPU_AU1550 3
676*4882a593Smuzhiyun #define ALCHEMY_CPU_AU1200 4
677*4882a593Smuzhiyun #define ALCHEMY_CPU_AU1300 5
678*4882a593Smuzhiyun
alchemy_get_cputype(void)679*4882a593Smuzhiyun static inline int alchemy_get_cputype(void)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun switch (read_c0_prid() & (PRID_OPT_MASK | PRID_COMP_MASK)) {
682*4882a593Smuzhiyun case 0x00030000:
683*4882a593Smuzhiyun return ALCHEMY_CPU_AU1000;
684*4882a593Smuzhiyun break;
685*4882a593Smuzhiyun case 0x01030000:
686*4882a593Smuzhiyun return ALCHEMY_CPU_AU1500;
687*4882a593Smuzhiyun break;
688*4882a593Smuzhiyun case 0x02030000:
689*4882a593Smuzhiyun return ALCHEMY_CPU_AU1100;
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun case 0x03030000:
692*4882a593Smuzhiyun return ALCHEMY_CPU_AU1550;
693*4882a593Smuzhiyun break;
694*4882a593Smuzhiyun case 0x04030000:
695*4882a593Smuzhiyun case 0x05030000:
696*4882a593Smuzhiyun return ALCHEMY_CPU_AU1200;
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun case 0x800c0000:
699*4882a593Smuzhiyun return ALCHEMY_CPU_AU1300;
700*4882a593Smuzhiyun break;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun return ALCHEMY_CPU_UNKNOWN;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* return number of uarts on a given cputype */
alchemy_get_uarts(int type)707*4882a593Smuzhiyun static inline int alchemy_get_uarts(int type)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun switch (type) {
710*4882a593Smuzhiyun case ALCHEMY_CPU_AU1000:
711*4882a593Smuzhiyun case ALCHEMY_CPU_AU1300:
712*4882a593Smuzhiyun return 4;
713*4882a593Smuzhiyun case ALCHEMY_CPU_AU1500:
714*4882a593Smuzhiyun case ALCHEMY_CPU_AU1200:
715*4882a593Smuzhiyun return 2;
716*4882a593Smuzhiyun case ALCHEMY_CPU_AU1100:
717*4882a593Smuzhiyun case ALCHEMY_CPU_AU1550:
718*4882a593Smuzhiyun return 3;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* enable an UART block if it isn't already */
alchemy_uart_enable(u32 uart_phys)724*4882a593Smuzhiyun static inline void alchemy_uart_enable(u32 uart_phys)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun void __iomem *addr = (void __iomem *)KSEG1ADDR(uart_phys);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* reset, enable clock, deassert reset */
729*4882a593Smuzhiyun if ((__raw_readl(addr + 0x100) & 3) != 3) {
730*4882a593Smuzhiyun __raw_writel(0, addr + 0x100);
731*4882a593Smuzhiyun wmb(); /* drain writebuffer */
732*4882a593Smuzhiyun __raw_writel(1, addr + 0x100);
733*4882a593Smuzhiyun wmb(); /* drain writebuffer */
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun __raw_writel(3, addr + 0x100);
736*4882a593Smuzhiyun wmb(); /* drain writebuffer */
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
alchemy_uart_disable(u32 uart_phys)739*4882a593Smuzhiyun static inline void alchemy_uart_disable(u32 uart_phys)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun void __iomem *addr = (void __iomem *)KSEG1ADDR(uart_phys);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun __raw_writel(0, addr + 0x100); /* UART_MOD_CNTRL */
744*4882a593Smuzhiyun wmb(); /* drain writebuffer */
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
alchemy_uart_putchar(u32 uart_phys,u8 c)747*4882a593Smuzhiyun static inline void alchemy_uart_putchar(u32 uart_phys, u8 c)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun void __iomem *base = (void __iomem *)KSEG1ADDR(uart_phys);
750*4882a593Smuzhiyun int timeout, i;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* check LSR TX_EMPTY bit */
753*4882a593Smuzhiyun timeout = 0xffffff;
754*4882a593Smuzhiyun do {
755*4882a593Smuzhiyun if (__raw_readl(base + 0x1c) & 0x20)
756*4882a593Smuzhiyun break;
757*4882a593Smuzhiyun /* slow down */
758*4882a593Smuzhiyun for (i = 10000; i; i--)
759*4882a593Smuzhiyun asm volatile ("nop");
760*4882a593Smuzhiyun } while (--timeout);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun __raw_writel(c, base + 0x04); /* tx */
763*4882a593Smuzhiyun wmb(); /* drain writebuffer */
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* return number of ethernet MACs on a given cputype */
alchemy_get_macs(int type)767*4882a593Smuzhiyun static inline int alchemy_get_macs(int type)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun switch (type) {
770*4882a593Smuzhiyun case ALCHEMY_CPU_AU1000:
771*4882a593Smuzhiyun case ALCHEMY_CPU_AU1500:
772*4882a593Smuzhiyun case ALCHEMY_CPU_AU1550:
773*4882a593Smuzhiyun return 2;
774*4882a593Smuzhiyun case ALCHEMY_CPU_AU1100:
775*4882a593Smuzhiyun return 1;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun return 0;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* PM: arch/mips/alchemy/common/sleeper.S, power.c, irq.c */
781*4882a593Smuzhiyun void alchemy_sleep_au1000(void);
782*4882a593Smuzhiyun void alchemy_sleep_au1550(void);
783*4882a593Smuzhiyun void alchemy_sleep_au1300(void);
784*4882a593Smuzhiyun void au_sleep(void);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* USB: arch/mips/alchemy/common/usb.c */
787*4882a593Smuzhiyun enum alchemy_usb_block {
788*4882a593Smuzhiyun ALCHEMY_USB_OHCI0,
789*4882a593Smuzhiyun ALCHEMY_USB_UDC0,
790*4882a593Smuzhiyun ALCHEMY_USB_EHCI0,
791*4882a593Smuzhiyun ALCHEMY_USB_OTG0,
792*4882a593Smuzhiyun ALCHEMY_USB_OHCI1,
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun int alchemy_usb_control(int block, int enable);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* PCI controller platform data */
797*4882a593Smuzhiyun struct alchemy_pci_platdata {
798*4882a593Smuzhiyun int (*board_map_irq)(const struct pci_dev *d, u8 slot, u8 pin);
799*4882a593Smuzhiyun int (*board_pci_idsel)(unsigned int devsel, int assert);
800*4882a593Smuzhiyun /* bits to set/clear in PCI_CONFIG register */
801*4882a593Smuzhiyun unsigned long pci_cfg_set;
802*4882a593Smuzhiyun unsigned long pci_cfg_clr;
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun /* The IrDA peripheral has an IRFIRSEL pin, but on the DB/PB boards it's
806*4882a593Smuzhiyun * not used to select FIR/SIR mode on the transceiver but as a GPIO.
807*4882a593Smuzhiyun * Instead a CPLD has to be told about the mode. The driver calls the
808*4882a593Smuzhiyun * set_phy_mode() function in addition to driving the IRFIRSEL pin.
809*4882a593Smuzhiyun */
810*4882a593Smuzhiyun #define AU1000_IRDA_PHY_MODE_OFF 0
811*4882a593Smuzhiyun #define AU1000_IRDA_PHY_MODE_SIR 1
812*4882a593Smuzhiyun #define AU1000_IRDA_PHY_MODE_FIR 2
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun struct au1k_irda_platform_data {
815*4882a593Smuzhiyun void (*set_phy_mode)(int mode);
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Multifunction pins: Each of these pins can either be assigned to the
820*4882a593Smuzhiyun * GPIO controller or a on-chip peripheral.
821*4882a593Smuzhiyun * Call "au1300_pinfunc_to_dev()" or "au1300_pinfunc_to_gpio()" to
822*4882a593Smuzhiyun * assign one of these to either the GPIO controller or the device.
823*4882a593Smuzhiyun */
824*4882a593Smuzhiyun enum au1300_multifunc_pins {
825*4882a593Smuzhiyun /* wake-from-str pins 0-3 */
826*4882a593Smuzhiyun AU1300_PIN_WAKE0 = 0, AU1300_PIN_WAKE1, AU1300_PIN_WAKE2,
827*4882a593Smuzhiyun AU1300_PIN_WAKE3,
828*4882a593Smuzhiyun /* external clock sources for PSCs: 4-5 */
829*4882a593Smuzhiyun AU1300_PIN_EXTCLK0, AU1300_PIN_EXTCLK1,
830*4882a593Smuzhiyun /* 8bit MMC interface on SD0: 6-9 */
831*4882a593Smuzhiyun AU1300_PIN_SD0DAT4, AU1300_PIN_SD0DAT5, AU1300_PIN_SD0DAT6,
832*4882a593Smuzhiyun AU1300_PIN_SD0DAT7,
833*4882a593Smuzhiyun /* aux clk input for freqgen 3: 10 */
834*4882a593Smuzhiyun AU1300_PIN_FG3AUX,
835*4882a593Smuzhiyun /* UART1 pins: 11-18 */
836*4882a593Smuzhiyun AU1300_PIN_U1RI, AU1300_PIN_U1DCD, AU1300_PIN_U1DSR,
837*4882a593Smuzhiyun AU1300_PIN_U1CTS, AU1300_PIN_U1RTS, AU1300_PIN_U1DTR,
838*4882a593Smuzhiyun AU1300_PIN_U1RX, AU1300_PIN_U1TX,
839*4882a593Smuzhiyun /* UART0 pins: 19-24 */
840*4882a593Smuzhiyun AU1300_PIN_U0RI, AU1300_PIN_U0DCD, AU1300_PIN_U0DSR,
841*4882a593Smuzhiyun AU1300_PIN_U0CTS, AU1300_PIN_U0RTS, AU1300_PIN_U0DTR,
842*4882a593Smuzhiyun /* UART2: 25-26 */
843*4882a593Smuzhiyun AU1300_PIN_U2RX, AU1300_PIN_U2TX,
844*4882a593Smuzhiyun /* UART3: 27-28 */
845*4882a593Smuzhiyun AU1300_PIN_U3RX, AU1300_PIN_U3TX,
846*4882a593Smuzhiyun /* LCD controller PWMs, ext pixclock: 29-31 */
847*4882a593Smuzhiyun AU1300_PIN_LCDPWM0, AU1300_PIN_LCDPWM1, AU1300_PIN_LCDCLKIN,
848*4882a593Smuzhiyun /* SD1 interface: 32-37 */
849*4882a593Smuzhiyun AU1300_PIN_SD1DAT0, AU1300_PIN_SD1DAT1, AU1300_PIN_SD1DAT2,
850*4882a593Smuzhiyun AU1300_PIN_SD1DAT3, AU1300_PIN_SD1CMD, AU1300_PIN_SD1CLK,
851*4882a593Smuzhiyun /* SD2 interface: 38-43 */
852*4882a593Smuzhiyun AU1300_PIN_SD2DAT0, AU1300_PIN_SD2DAT1, AU1300_PIN_SD2DAT2,
853*4882a593Smuzhiyun AU1300_PIN_SD2DAT3, AU1300_PIN_SD2CMD, AU1300_PIN_SD2CLK,
854*4882a593Smuzhiyun /* PSC0/1 clocks: 44-45 */
855*4882a593Smuzhiyun AU1300_PIN_PSC0CLK, AU1300_PIN_PSC1CLK,
856*4882a593Smuzhiyun /* PSCs: 46-49/50-53/54-57/58-61 */
857*4882a593Smuzhiyun AU1300_PIN_PSC0SYNC0, AU1300_PIN_PSC0SYNC1, AU1300_PIN_PSC0D0,
858*4882a593Smuzhiyun AU1300_PIN_PSC0D1,
859*4882a593Smuzhiyun AU1300_PIN_PSC1SYNC0, AU1300_PIN_PSC1SYNC1, AU1300_PIN_PSC1D0,
860*4882a593Smuzhiyun AU1300_PIN_PSC1D1,
861*4882a593Smuzhiyun AU1300_PIN_PSC2SYNC0, AU1300_PIN_PSC2SYNC1, AU1300_PIN_PSC2D0,
862*4882a593Smuzhiyun AU1300_PIN_PSC2D1,
863*4882a593Smuzhiyun AU1300_PIN_PSC3SYNC0, AU1300_PIN_PSC3SYNC1, AU1300_PIN_PSC3D0,
864*4882a593Smuzhiyun AU1300_PIN_PSC3D1,
865*4882a593Smuzhiyun /* PCMCIA interface: 62-70 */
866*4882a593Smuzhiyun AU1300_PIN_PCE2, AU1300_PIN_PCE1, AU1300_PIN_PIOS16,
867*4882a593Smuzhiyun AU1300_PIN_PIOR, AU1300_PIN_PWE, AU1300_PIN_PWAIT,
868*4882a593Smuzhiyun AU1300_PIN_PREG, AU1300_PIN_POE, AU1300_PIN_PIOW,
869*4882a593Smuzhiyun /* camera interface H/V sync inputs: 71-72 */
870*4882a593Smuzhiyun AU1300_PIN_CIMLS, AU1300_PIN_CIMFS,
871*4882a593Smuzhiyun /* PSC2/3 clocks: 73-74 */
872*4882a593Smuzhiyun AU1300_PIN_PSC2CLK, AU1300_PIN_PSC3CLK,
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* GPIC (Au1300) pin management: arch/mips/alchemy/common/gpioint.c */
876*4882a593Smuzhiyun extern void au1300_pinfunc_to_gpio(enum au1300_multifunc_pins gpio);
877*4882a593Smuzhiyun extern void au1300_pinfunc_to_dev(enum au1300_multifunc_pins gpio);
878*4882a593Smuzhiyun extern void au1300_set_irq_priority(unsigned int irq, int p);
879*4882a593Smuzhiyun extern void au1300_set_dbdma_gpio(int dchan, unsigned int gpio);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* Au1300 allows to disconnect certain blocks from internal power supply */
882*4882a593Smuzhiyun enum au1300_vss_block {
883*4882a593Smuzhiyun AU1300_VSS_MPE = 0,
884*4882a593Smuzhiyun AU1300_VSS_BSA,
885*4882a593Smuzhiyun AU1300_VSS_GPE,
886*4882a593Smuzhiyun AU1300_VSS_MGP,
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun extern void au1300_vss_block_control(int block, int enable);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun enum soc_au1000_ints {
892*4882a593Smuzhiyun AU1000_FIRST_INT = AU1000_INTC0_INT_BASE,
893*4882a593Smuzhiyun AU1000_UART0_INT = AU1000_FIRST_INT,
894*4882a593Smuzhiyun AU1000_UART1_INT,
895*4882a593Smuzhiyun AU1000_UART2_INT,
896*4882a593Smuzhiyun AU1000_UART3_INT,
897*4882a593Smuzhiyun AU1000_SSI0_INT,
898*4882a593Smuzhiyun AU1000_SSI1_INT,
899*4882a593Smuzhiyun AU1000_DMA_INT_BASE,
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun AU1000_TOY_INT = AU1000_FIRST_INT + 14,
902*4882a593Smuzhiyun AU1000_TOY_MATCH0_INT,
903*4882a593Smuzhiyun AU1000_TOY_MATCH1_INT,
904*4882a593Smuzhiyun AU1000_TOY_MATCH2_INT,
905*4882a593Smuzhiyun AU1000_RTC_INT,
906*4882a593Smuzhiyun AU1000_RTC_MATCH0_INT,
907*4882a593Smuzhiyun AU1000_RTC_MATCH1_INT,
908*4882a593Smuzhiyun AU1000_RTC_MATCH2_INT,
909*4882a593Smuzhiyun AU1000_IRDA_TX_INT,
910*4882a593Smuzhiyun AU1000_IRDA_RX_INT,
911*4882a593Smuzhiyun AU1000_USB_DEV_REQ_INT,
912*4882a593Smuzhiyun AU1000_USB_DEV_SUS_INT,
913*4882a593Smuzhiyun AU1000_USB_HOST_INT,
914*4882a593Smuzhiyun AU1000_ACSYNC_INT,
915*4882a593Smuzhiyun AU1000_MAC0_DMA_INT,
916*4882a593Smuzhiyun AU1000_MAC1_DMA_INT,
917*4882a593Smuzhiyun AU1000_I2S_UO_INT,
918*4882a593Smuzhiyun AU1000_AC97C_INT,
919*4882a593Smuzhiyun AU1000_GPIO0_INT,
920*4882a593Smuzhiyun AU1000_GPIO1_INT,
921*4882a593Smuzhiyun AU1000_GPIO2_INT,
922*4882a593Smuzhiyun AU1000_GPIO3_INT,
923*4882a593Smuzhiyun AU1000_GPIO4_INT,
924*4882a593Smuzhiyun AU1000_GPIO5_INT,
925*4882a593Smuzhiyun AU1000_GPIO6_INT,
926*4882a593Smuzhiyun AU1000_GPIO7_INT,
927*4882a593Smuzhiyun AU1000_GPIO8_INT,
928*4882a593Smuzhiyun AU1000_GPIO9_INT,
929*4882a593Smuzhiyun AU1000_GPIO10_INT,
930*4882a593Smuzhiyun AU1000_GPIO11_INT,
931*4882a593Smuzhiyun AU1000_GPIO12_INT,
932*4882a593Smuzhiyun AU1000_GPIO13_INT,
933*4882a593Smuzhiyun AU1000_GPIO14_INT,
934*4882a593Smuzhiyun AU1000_GPIO15_INT,
935*4882a593Smuzhiyun AU1000_GPIO16_INT,
936*4882a593Smuzhiyun AU1000_GPIO17_INT,
937*4882a593Smuzhiyun AU1000_GPIO18_INT,
938*4882a593Smuzhiyun AU1000_GPIO19_INT,
939*4882a593Smuzhiyun AU1000_GPIO20_INT,
940*4882a593Smuzhiyun AU1000_GPIO21_INT,
941*4882a593Smuzhiyun AU1000_GPIO22_INT,
942*4882a593Smuzhiyun AU1000_GPIO23_INT,
943*4882a593Smuzhiyun AU1000_GPIO24_INT,
944*4882a593Smuzhiyun AU1000_GPIO25_INT,
945*4882a593Smuzhiyun AU1000_GPIO26_INT,
946*4882a593Smuzhiyun AU1000_GPIO27_INT,
947*4882a593Smuzhiyun AU1000_GPIO28_INT,
948*4882a593Smuzhiyun AU1000_GPIO29_INT,
949*4882a593Smuzhiyun AU1000_GPIO30_INT,
950*4882a593Smuzhiyun AU1000_GPIO31_INT,
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun enum soc_au1100_ints {
954*4882a593Smuzhiyun AU1100_FIRST_INT = AU1000_INTC0_INT_BASE,
955*4882a593Smuzhiyun AU1100_UART0_INT = AU1100_FIRST_INT,
956*4882a593Smuzhiyun AU1100_UART1_INT,
957*4882a593Smuzhiyun AU1100_SD_INT,
958*4882a593Smuzhiyun AU1100_UART3_INT,
959*4882a593Smuzhiyun AU1100_SSI0_INT,
960*4882a593Smuzhiyun AU1100_SSI1_INT,
961*4882a593Smuzhiyun AU1100_DMA_INT_BASE,
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun AU1100_TOY_INT = AU1100_FIRST_INT + 14,
964*4882a593Smuzhiyun AU1100_TOY_MATCH0_INT,
965*4882a593Smuzhiyun AU1100_TOY_MATCH1_INT,
966*4882a593Smuzhiyun AU1100_TOY_MATCH2_INT,
967*4882a593Smuzhiyun AU1100_RTC_INT,
968*4882a593Smuzhiyun AU1100_RTC_MATCH0_INT,
969*4882a593Smuzhiyun AU1100_RTC_MATCH1_INT,
970*4882a593Smuzhiyun AU1100_RTC_MATCH2_INT,
971*4882a593Smuzhiyun AU1100_IRDA_TX_INT,
972*4882a593Smuzhiyun AU1100_IRDA_RX_INT,
973*4882a593Smuzhiyun AU1100_USB_DEV_REQ_INT,
974*4882a593Smuzhiyun AU1100_USB_DEV_SUS_INT,
975*4882a593Smuzhiyun AU1100_USB_HOST_INT,
976*4882a593Smuzhiyun AU1100_ACSYNC_INT,
977*4882a593Smuzhiyun AU1100_MAC0_DMA_INT,
978*4882a593Smuzhiyun AU1100_GPIO208_215_INT,
979*4882a593Smuzhiyun AU1100_LCD_INT,
980*4882a593Smuzhiyun AU1100_AC97C_INT,
981*4882a593Smuzhiyun AU1100_GPIO0_INT,
982*4882a593Smuzhiyun AU1100_GPIO1_INT,
983*4882a593Smuzhiyun AU1100_GPIO2_INT,
984*4882a593Smuzhiyun AU1100_GPIO3_INT,
985*4882a593Smuzhiyun AU1100_GPIO4_INT,
986*4882a593Smuzhiyun AU1100_GPIO5_INT,
987*4882a593Smuzhiyun AU1100_GPIO6_INT,
988*4882a593Smuzhiyun AU1100_GPIO7_INT,
989*4882a593Smuzhiyun AU1100_GPIO8_INT,
990*4882a593Smuzhiyun AU1100_GPIO9_INT,
991*4882a593Smuzhiyun AU1100_GPIO10_INT,
992*4882a593Smuzhiyun AU1100_GPIO11_INT,
993*4882a593Smuzhiyun AU1100_GPIO12_INT,
994*4882a593Smuzhiyun AU1100_GPIO13_INT,
995*4882a593Smuzhiyun AU1100_GPIO14_INT,
996*4882a593Smuzhiyun AU1100_GPIO15_INT,
997*4882a593Smuzhiyun AU1100_GPIO16_INT,
998*4882a593Smuzhiyun AU1100_GPIO17_INT,
999*4882a593Smuzhiyun AU1100_GPIO18_INT,
1000*4882a593Smuzhiyun AU1100_GPIO19_INT,
1001*4882a593Smuzhiyun AU1100_GPIO20_INT,
1002*4882a593Smuzhiyun AU1100_GPIO21_INT,
1003*4882a593Smuzhiyun AU1100_GPIO22_INT,
1004*4882a593Smuzhiyun AU1100_GPIO23_INT,
1005*4882a593Smuzhiyun AU1100_GPIO24_INT,
1006*4882a593Smuzhiyun AU1100_GPIO25_INT,
1007*4882a593Smuzhiyun AU1100_GPIO26_INT,
1008*4882a593Smuzhiyun AU1100_GPIO27_INT,
1009*4882a593Smuzhiyun AU1100_GPIO28_INT,
1010*4882a593Smuzhiyun AU1100_GPIO29_INT,
1011*4882a593Smuzhiyun AU1100_GPIO30_INT,
1012*4882a593Smuzhiyun AU1100_GPIO31_INT,
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun enum soc_au1500_ints {
1016*4882a593Smuzhiyun AU1500_FIRST_INT = AU1000_INTC0_INT_BASE,
1017*4882a593Smuzhiyun AU1500_UART0_INT = AU1500_FIRST_INT,
1018*4882a593Smuzhiyun AU1500_PCI_INTA,
1019*4882a593Smuzhiyun AU1500_PCI_INTB,
1020*4882a593Smuzhiyun AU1500_UART3_INT,
1021*4882a593Smuzhiyun AU1500_PCI_INTC,
1022*4882a593Smuzhiyun AU1500_PCI_INTD,
1023*4882a593Smuzhiyun AU1500_DMA_INT_BASE,
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun AU1500_TOY_INT = AU1500_FIRST_INT + 14,
1026*4882a593Smuzhiyun AU1500_TOY_MATCH0_INT,
1027*4882a593Smuzhiyun AU1500_TOY_MATCH1_INT,
1028*4882a593Smuzhiyun AU1500_TOY_MATCH2_INT,
1029*4882a593Smuzhiyun AU1500_RTC_INT,
1030*4882a593Smuzhiyun AU1500_RTC_MATCH0_INT,
1031*4882a593Smuzhiyun AU1500_RTC_MATCH1_INT,
1032*4882a593Smuzhiyun AU1500_RTC_MATCH2_INT,
1033*4882a593Smuzhiyun AU1500_PCI_ERR_INT,
1034*4882a593Smuzhiyun AU1500_RESERVED_INT,
1035*4882a593Smuzhiyun AU1500_USB_DEV_REQ_INT,
1036*4882a593Smuzhiyun AU1500_USB_DEV_SUS_INT,
1037*4882a593Smuzhiyun AU1500_USB_HOST_INT,
1038*4882a593Smuzhiyun AU1500_ACSYNC_INT,
1039*4882a593Smuzhiyun AU1500_MAC0_DMA_INT,
1040*4882a593Smuzhiyun AU1500_MAC1_DMA_INT,
1041*4882a593Smuzhiyun AU1500_AC97C_INT = AU1500_FIRST_INT + 31,
1042*4882a593Smuzhiyun AU1500_GPIO0_INT,
1043*4882a593Smuzhiyun AU1500_GPIO1_INT,
1044*4882a593Smuzhiyun AU1500_GPIO2_INT,
1045*4882a593Smuzhiyun AU1500_GPIO3_INT,
1046*4882a593Smuzhiyun AU1500_GPIO4_INT,
1047*4882a593Smuzhiyun AU1500_GPIO5_INT,
1048*4882a593Smuzhiyun AU1500_GPIO6_INT,
1049*4882a593Smuzhiyun AU1500_GPIO7_INT,
1050*4882a593Smuzhiyun AU1500_GPIO8_INT,
1051*4882a593Smuzhiyun AU1500_GPIO9_INT,
1052*4882a593Smuzhiyun AU1500_GPIO10_INT,
1053*4882a593Smuzhiyun AU1500_GPIO11_INT,
1054*4882a593Smuzhiyun AU1500_GPIO12_INT,
1055*4882a593Smuzhiyun AU1500_GPIO13_INT,
1056*4882a593Smuzhiyun AU1500_GPIO14_INT,
1057*4882a593Smuzhiyun AU1500_GPIO15_INT,
1058*4882a593Smuzhiyun AU1500_GPIO200_INT,
1059*4882a593Smuzhiyun AU1500_GPIO201_INT,
1060*4882a593Smuzhiyun AU1500_GPIO202_INT,
1061*4882a593Smuzhiyun AU1500_GPIO203_INT,
1062*4882a593Smuzhiyun AU1500_GPIO20_INT,
1063*4882a593Smuzhiyun AU1500_GPIO204_INT,
1064*4882a593Smuzhiyun AU1500_GPIO205_INT,
1065*4882a593Smuzhiyun AU1500_GPIO23_INT,
1066*4882a593Smuzhiyun AU1500_GPIO24_INT,
1067*4882a593Smuzhiyun AU1500_GPIO25_INT,
1068*4882a593Smuzhiyun AU1500_GPIO26_INT,
1069*4882a593Smuzhiyun AU1500_GPIO27_INT,
1070*4882a593Smuzhiyun AU1500_GPIO28_INT,
1071*4882a593Smuzhiyun AU1500_GPIO206_INT,
1072*4882a593Smuzhiyun AU1500_GPIO207_INT,
1073*4882a593Smuzhiyun AU1500_GPIO208_215_INT,
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun enum soc_au1550_ints {
1077*4882a593Smuzhiyun AU1550_FIRST_INT = AU1000_INTC0_INT_BASE,
1078*4882a593Smuzhiyun AU1550_UART0_INT = AU1550_FIRST_INT,
1079*4882a593Smuzhiyun AU1550_PCI_INTA,
1080*4882a593Smuzhiyun AU1550_PCI_INTB,
1081*4882a593Smuzhiyun AU1550_DDMA_INT,
1082*4882a593Smuzhiyun AU1550_CRYPTO_INT,
1083*4882a593Smuzhiyun AU1550_PCI_INTC,
1084*4882a593Smuzhiyun AU1550_PCI_INTD,
1085*4882a593Smuzhiyun AU1550_PCI_RST_INT,
1086*4882a593Smuzhiyun AU1550_UART1_INT,
1087*4882a593Smuzhiyun AU1550_UART3_INT,
1088*4882a593Smuzhiyun AU1550_PSC0_INT,
1089*4882a593Smuzhiyun AU1550_PSC1_INT,
1090*4882a593Smuzhiyun AU1550_PSC2_INT,
1091*4882a593Smuzhiyun AU1550_PSC3_INT,
1092*4882a593Smuzhiyun AU1550_TOY_INT,
1093*4882a593Smuzhiyun AU1550_TOY_MATCH0_INT,
1094*4882a593Smuzhiyun AU1550_TOY_MATCH1_INT,
1095*4882a593Smuzhiyun AU1550_TOY_MATCH2_INT,
1096*4882a593Smuzhiyun AU1550_RTC_INT,
1097*4882a593Smuzhiyun AU1550_RTC_MATCH0_INT,
1098*4882a593Smuzhiyun AU1550_RTC_MATCH1_INT,
1099*4882a593Smuzhiyun AU1550_RTC_MATCH2_INT,
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun AU1550_NAND_INT = AU1550_FIRST_INT + 23,
1102*4882a593Smuzhiyun AU1550_USB_DEV_REQ_INT,
1103*4882a593Smuzhiyun AU1550_USB_DEV_SUS_INT,
1104*4882a593Smuzhiyun AU1550_USB_HOST_INT,
1105*4882a593Smuzhiyun AU1550_MAC0_DMA_INT,
1106*4882a593Smuzhiyun AU1550_MAC1_DMA_INT,
1107*4882a593Smuzhiyun AU1550_GPIO0_INT = AU1550_FIRST_INT + 32,
1108*4882a593Smuzhiyun AU1550_GPIO1_INT,
1109*4882a593Smuzhiyun AU1550_GPIO2_INT,
1110*4882a593Smuzhiyun AU1550_GPIO3_INT,
1111*4882a593Smuzhiyun AU1550_GPIO4_INT,
1112*4882a593Smuzhiyun AU1550_GPIO5_INT,
1113*4882a593Smuzhiyun AU1550_GPIO6_INT,
1114*4882a593Smuzhiyun AU1550_GPIO7_INT,
1115*4882a593Smuzhiyun AU1550_GPIO8_INT,
1116*4882a593Smuzhiyun AU1550_GPIO9_INT,
1117*4882a593Smuzhiyun AU1550_GPIO10_INT,
1118*4882a593Smuzhiyun AU1550_GPIO11_INT,
1119*4882a593Smuzhiyun AU1550_GPIO12_INT,
1120*4882a593Smuzhiyun AU1550_GPIO13_INT,
1121*4882a593Smuzhiyun AU1550_GPIO14_INT,
1122*4882a593Smuzhiyun AU1550_GPIO15_INT,
1123*4882a593Smuzhiyun AU1550_GPIO200_INT,
1124*4882a593Smuzhiyun AU1550_GPIO201_205_INT, /* Logical or of GPIO201:205 */
1125*4882a593Smuzhiyun AU1550_GPIO16_INT,
1126*4882a593Smuzhiyun AU1550_GPIO17_INT,
1127*4882a593Smuzhiyun AU1550_GPIO20_INT,
1128*4882a593Smuzhiyun AU1550_GPIO21_INT,
1129*4882a593Smuzhiyun AU1550_GPIO22_INT,
1130*4882a593Smuzhiyun AU1550_GPIO23_INT,
1131*4882a593Smuzhiyun AU1550_GPIO24_INT,
1132*4882a593Smuzhiyun AU1550_GPIO25_INT,
1133*4882a593Smuzhiyun AU1550_GPIO26_INT,
1134*4882a593Smuzhiyun AU1550_GPIO27_INT,
1135*4882a593Smuzhiyun AU1550_GPIO28_INT,
1136*4882a593Smuzhiyun AU1550_GPIO206_INT,
1137*4882a593Smuzhiyun AU1550_GPIO207_INT,
1138*4882a593Smuzhiyun AU1550_GPIO208_215_INT, /* Logical or of GPIO208:215 */
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun enum soc_au1200_ints {
1142*4882a593Smuzhiyun AU1200_FIRST_INT = AU1000_INTC0_INT_BASE,
1143*4882a593Smuzhiyun AU1200_UART0_INT = AU1200_FIRST_INT,
1144*4882a593Smuzhiyun AU1200_SWT_INT,
1145*4882a593Smuzhiyun AU1200_SD_INT,
1146*4882a593Smuzhiyun AU1200_DDMA_INT,
1147*4882a593Smuzhiyun AU1200_MAE_BE_INT,
1148*4882a593Smuzhiyun AU1200_GPIO200_INT,
1149*4882a593Smuzhiyun AU1200_GPIO201_INT,
1150*4882a593Smuzhiyun AU1200_GPIO202_INT,
1151*4882a593Smuzhiyun AU1200_UART1_INT,
1152*4882a593Smuzhiyun AU1200_MAE_FE_INT,
1153*4882a593Smuzhiyun AU1200_PSC0_INT,
1154*4882a593Smuzhiyun AU1200_PSC1_INT,
1155*4882a593Smuzhiyun AU1200_AES_INT,
1156*4882a593Smuzhiyun AU1200_CAMERA_INT,
1157*4882a593Smuzhiyun AU1200_TOY_INT,
1158*4882a593Smuzhiyun AU1200_TOY_MATCH0_INT,
1159*4882a593Smuzhiyun AU1200_TOY_MATCH1_INT,
1160*4882a593Smuzhiyun AU1200_TOY_MATCH2_INT,
1161*4882a593Smuzhiyun AU1200_RTC_INT,
1162*4882a593Smuzhiyun AU1200_RTC_MATCH0_INT,
1163*4882a593Smuzhiyun AU1200_RTC_MATCH1_INT,
1164*4882a593Smuzhiyun AU1200_RTC_MATCH2_INT,
1165*4882a593Smuzhiyun AU1200_GPIO203_INT,
1166*4882a593Smuzhiyun AU1200_NAND_INT,
1167*4882a593Smuzhiyun AU1200_GPIO204_INT,
1168*4882a593Smuzhiyun AU1200_GPIO205_INT,
1169*4882a593Smuzhiyun AU1200_GPIO206_INT,
1170*4882a593Smuzhiyun AU1200_GPIO207_INT,
1171*4882a593Smuzhiyun AU1200_GPIO208_215_INT, /* Logical OR of 208:215 */
1172*4882a593Smuzhiyun AU1200_USB_INT,
1173*4882a593Smuzhiyun AU1200_LCD_INT,
1174*4882a593Smuzhiyun AU1200_MAE_BOTH_INT,
1175*4882a593Smuzhiyun AU1200_GPIO0_INT,
1176*4882a593Smuzhiyun AU1200_GPIO1_INT,
1177*4882a593Smuzhiyun AU1200_GPIO2_INT,
1178*4882a593Smuzhiyun AU1200_GPIO3_INT,
1179*4882a593Smuzhiyun AU1200_GPIO4_INT,
1180*4882a593Smuzhiyun AU1200_GPIO5_INT,
1181*4882a593Smuzhiyun AU1200_GPIO6_INT,
1182*4882a593Smuzhiyun AU1200_GPIO7_INT,
1183*4882a593Smuzhiyun AU1200_GPIO8_INT,
1184*4882a593Smuzhiyun AU1200_GPIO9_INT,
1185*4882a593Smuzhiyun AU1200_GPIO10_INT,
1186*4882a593Smuzhiyun AU1200_GPIO11_INT,
1187*4882a593Smuzhiyun AU1200_GPIO12_INT,
1188*4882a593Smuzhiyun AU1200_GPIO13_INT,
1189*4882a593Smuzhiyun AU1200_GPIO14_INT,
1190*4882a593Smuzhiyun AU1200_GPIO15_INT,
1191*4882a593Smuzhiyun AU1200_GPIO16_INT,
1192*4882a593Smuzhiyun AU1200_GPIO17_INT,
1193*4882a593Smuzhiyun AU1200_GPIO18_INT,
1194*4882a593Smuzhiyun AU1200_GPIO19_INT,
1195*4882a593Smuzhiyun AU1200_GPIO20_INT,
1196*4882a593Smuzhiyun AU1200_GPIO21_INT,
1197*4882a593Smuzhiyun AU1200_GPIO22_INT,
1198*4882a593Smuzhiyun AU1200_GPIO23_INT,
1199*4882a593Smuzhiyun AU1200_GPIO24_INT,
1200*4882a593Smuzhiyun AU1200_GPIO25_INT,
1201*4882a593Smuzhiyun AU1200_GPIO26_INT,
1202*4882a593Smuzhiyun AU1200_GPIO27_INT,
1203*4882a593Smuzhiyun AU1200_GPIO28_INT,
1204*4882a593Smuzhiyun AU1200_GPIO29_INT,
1205*4882a593Smuzhiyun AU1200_GPIO30_INT,
1206*4882a593Smuzhiyun AU1200_GPIO31_INT,
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun #endif /* !defined (_LANGUAGE_ASSEMBLY) */
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun #endif
1212