xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/mach-ar7/ar7.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2006,2007 Felix Fietkau <nbd@openwrt.org>
4*4882a593Smuzhiyun  * Copyright (C) 2006,2007 Eugene Konev <ejka@openwrt.org>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __AR7_H__
8*4882a593Smuzhiyun #define __AR7_H__
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <asm/addrspace.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define AR7_SDRAM_BASE	0x14000000
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define AR7_REGS_BASE	0x08610000
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define AR7_REGS_MAC0	(AR7_REGS_BASE + 0x0000)
21*4882a593Smuzhiyun #define AR7_REGS_GPIO	(AR7_REGS_BASE + 0x0900)
22*4882a593Smuzhiyun /* 0x08610A00 - 0x08610BFF (512 bytes, 128 bytes / clock) */
23*4882a593Smuzhiyun #define AR7_REGS_POWER	(AR7_REGS_BASE + 0x0a00)
24*4882a593Smuzhiyun #define AR7_REGS_CLOCKS (AR7_REGS_POWER + 0x80)
25*4882a593Smuzhiyun #define UR8_REGS_CLOCKS (AR7_REGS_POWER + 0x20)
26*4882a593Smuzhiyun #define AR7_REGS_UART0	(AR7_REGS_BASE + 0x0e00)
27*4882a593Smuzhiyun #define AR7_REGS_USB	(AR7_REGS_BASE + 0x1200)
28*4882a593Smuzhiyun #define AR7_REGS_RESET	(AR7_REGS_BASE + 0x1600)
29*4882a593Smuzhiyun #define AR7_REGS_PINSEL (AR7_REGS_BASE + 0x160C)
30*4882a593Smuzhiyun #define AR7_REGS_VLYNQ0 (AR7_REGS_BASE + 0x1800)
31*4882a593Smuzhiyun #define AR7_REGS_DCL	(AR7_REGS_BASE + 0x1a00)
32*4882a593Smuzhiyun #define AR7_REGS_VLYNQ1 (AR7_REGS_BASE + 0x1c00)
33*4882a593Smuzhiyun #define AR7_REGS_MDIO	(AR7_REGS_BASE + 0x1e00)
34*4882a593Smuzhiyun #define AR7_REGS_IRQ	(AR7_REGS_BASE + 0x2400)
35*4882a593Smuzhiyun #define AR7_REGS_MAC1	(AR7_REGS_BASE + 0x2800)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define AR7_REGS_WDT	(AR7_REGS_BASE + 0x1f00)
38*4882a593Smuzhiyun #define UR8_REGS_WDT	(AR7_REGS_BASE + 0x0b00)
39*4882a593Smuzhiyun #define UR8_REGS_UART1	(AR7_REGS_BASE + 0x0f00)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Titan registers */
42*4882a593Smuzhiyun #define TITAN_REGS_ESWITCH_BASE (0x08640000)
43*4882a593Smuzhiyun #define TITAN_REGS_MAC0		(TITAN_REGS_ESWITCH_BASE)
44*4882a593Smuzhiyun #define TITAN_REGS_MAC1		(TITAN_REGS_ESWITCH_BASE + 0x0800)
45*4882a593Smuzhiyun #define TITAN_REGS_MDIO		(TITAN_REGS_ESWITCH_BASE + 0x02000)
46*4882a593Smuzhiyun #define TITAN_REGS_VLYNQ0	(AR7_REGS_BASE + 0x1c00)
47*4882a593Smuzhiyun #define TITAN_REGS_VLYNQ1	(AR7_REGS_BASE + 0x1300)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define AR7_RESET_PERIPHERAL	0x0
50*4882a593Smuzhiyun #define AR7_RESET_SOFTWARE	0x4
51*4882a593Smuzhiyun #define AR7_RESET_STATUS	0x8
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define AR7_RESET_BIT_CPMAC_LO	17
54*4882a593Smuzhiyun #define AR7_RESET_BIT_CPMAC_HI	21
55*4882a593Smuzhiyun #define AR7_RESET_BIT_MDIO	22
56*4882a593Smuzhiyun #define AR7_RESET_BIT_EPHY	26
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define TITAN_RESET_BIT_EPHY1	28
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* GPIO control registers */
61*4882a593Smuzhiyun #define AR7_GPIO_INPUT	0x0
62*4882a593Smuzhiyun #define AR7_GPIO_OUTPUT 0x4
63*4882a593Smuzhiyun #define AR7_GPIO_DIR	0x8
64*4882a593Smuzhiyun #define AR7_GPIO_ENABLE 0xc
65*4882a593Smuzhiyun #define TITAN_GPIO_INPUT_0	0x0
66*4882a593Smuzhiyun #define TITAN_GPIO_INPUT_1	0x4
67*4882a593Smuzhiyun #define TITAN_GPIO_OUTPUT_0	0x8
68*4882a593Smuzhiyun #define TITAN_GPIO_OUTPUT_1	0xc
69*4882a593Smuzhiyun #define TITAN_GPIO_DIR_0	0x10
70*4882a593Smuzhiyun #define TITAN_GPIO_DIR_1	0x14
71*4882a593Smuzhiyun #define TITAN_GPIO_ENBL_0	0x18
72*4882a593Smuzhiyun #define TITAN_GPIO_ENBL_1	0x1c
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define AR7_CHIP_7100	0x18
75*4882a593Smuzhiyun #define AR7_CHIP_7200	0x2b
76*4882a593Smuzhiyun #define AR7_CHIP_7300	0x05
77*4882a593Smuzhiyun #define AR7_CHIP_TITAN	0x07
78*4882a593Smuzhiyun #define TITAN_CHIP_1050 0x0f
79*4882a593Smuzhiyun #define TITAN_CHIP_1055 0x0e
80*4882a593Smuzhiyun #define TITAN_CHIP_1056 0x0d
81*4882a593Smuzhiyun #define TITAN_CHIP_1060 0x07
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* Interrupts */
84*4882a593Smuzhiyun #define AR7_IRQ_UART0	15
85*4882a593Smuzhiyun #define AR7_IRQ_UART1	16
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Clocks */
88*4882a593Smuzhiyun #define AR7_AFE_CLOCK	35328000
89*4882a593Smuzhiyun #define AR7_REF_CLOCK	25000000
90*4882a593Smuzhiyun #define AR7_XTAL_CLOCK	24000000
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* DCL */
93*4882a593Smuzhiyun #define AR7_WDT_HW_ENA	0x10
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct plat_cpmac_data {
96*4882a593Smuzhiyun 	int reset_bit;
97*4882a593Smuzhiyun 	int power_bit;
98*4882a593Smuzhiyun 	u32 phy_mask;
99*4882a593Smuzhiyun 	char dev_addr[6];
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct plat_dsl_data {
103*4882a593Smuzhiyun 	int reset_bit_dsl;
104*4882a593Smuzhiyun 	int reset_bit_sar;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun extern int ar7_cpu_clock, ar7_bus_clock, ar7_dsp_clock;
108*4882a593Smuzhiyun 
ar7_is_titan(void)109*4882a593Smuzhiyun static inline int ar7_is_titan(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return (readl((void *)KSEG1ADDR(AR7_REGS_GPIO + 0x24)) & 0xffff) ==
112*4882a593Smuzhiyun 		AR7_CHIP_TITAN;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
ar7_chip_id(void)115*4882a593Smuzhiyun static inline u16 ar7_chip_id(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return ar7_is_titan() ? AR7_CHIP_TITAN : (readl((void *)
118*4882a593Smuzhiyun 		KSEG1ADDR(AR7_REGS_GPIO + 0x14)) & 0xffff);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
titan_chip_id(void)121*4882a593Smuzhiyun static inline u16 titan_chip_id(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	unsigned int val = readl((void *)KSEG1ADDR(AR7_REGS_GPIO +
124*4882a593Smuzhiyun 						TITAN_GPIO_INPUT_1));
125*4882a593Smuzhiyun 	return ((val >> 12) & 0x0f);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
ar7_chip_rev(void)128*4882a593Smuzhiyun static inline u8 ar7_chip_rev(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	return (readl((void *)KSEG1ADDR(AR7_REGS_GPIO + (ar7_is_titan() ? 0x24 :
131*4882a593Smuzhiyun 		0x14))) >> 16) & 0xff;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct clk {
135*4882a593Smuzhiyun 	unsigned int	rate;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
ar7_has_high_cpmac(void)138*4882a593Smuzhiyun static inline int ar7_has_high_cpmac(void)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	u16 chip_id = ar7_chip_id();
141*4882a593Smuzhiyun 	switch (chip_id) {
142*4882a593Smuzhiyun 	case AR7_CHIP_7100:
143*4882a593Smuzhiyun 	case AR7_CHIP_7200:
144*4882a593Smuzhiyun 		return 0;
145*4882a593Smuzhiyun 	case AR7_CHIP_7300:
146*4882a593Smuzhiyun 		return 1;
147*4882a593Smuzhiyun 	default:
148*4882a593Smuzhiyun 		return -ENXIO;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun #define ar7_has_high_vlynq ar7_has_high_cpmac
152*4882a593Smuzhiyun #define ar7_has_second_uart ar7_has_high_cpmac
153*4882a593Smuzhiyun 
ar7_device_enable(u32 bit)154*4882a593Smuzhiyun static inline void ar7_device_enable(u32 bit)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	void *reset_reg =
157*4882a593Smuzhiyun 		(void *)KSEG1ADDR(AR7_REGS_RESET + AR7_RESET_PERIPHERAL);
158*4882a593Smuzhiyun 	writel(readl(reset_reg) | (1 << bit), reset_reg);
159*4882a593Smuzhiyun 	msleep(20);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
ar7_device_disable(u32 bit)162*4882a593Smuzhiyun static inline void ar7_device_disable(u32 bit)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	void *reset_reg =
165*4882a593Smuzhiyun 		(void *)KSEG1ADDR(AR7_REGS_RESET + AR7_RESET_PERIPHERAL);
166*4882a593Smuzhiyun 	writel(readl(reset_reg) & ~(1 << bit), reset_reg);
167*4882a593Smuzhiyun 	msleep(20);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
ar7_device_reset(u32 bit)170*4882a593Smuzhiyun static inline void ar7_device_reset(u32 bit)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	ar7_device_disable(bit);
173*4882a593Smuzhiyun 	ar7_device_enable(bit);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
ar7_device_on(u32 bit)176*4882a593Smuzhiyun static inline void ar7_device_on(u32 bit)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	void *power_reg = (void *)KSEG1ADDR(AR7_REGS_POWER);
179*4882a593Smuzhiyun 	writel(readl(power_reg) | (1 << bit), power_reg);
180*4882a593Smuzhiyun 	msleep(20);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
ar7_device_off(u32 bit)183*4882a593Smuzhiyun static inline void ar7_device_off(u32 bit)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	void *power_reg = (void *)KSEG1ADDR(AR7_REGS_POWER);
186*4882a593Smuzhiyun 	writel(readl(power_reg) & ~(1 << bit), power_reg);
187*4882a593Smuzhiyun 	msleep(20);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun int __init ar7_gpio_init(void);
191*4882a593Smuzhiyun void __init ar7_init_clocks(void);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Board specific GPIO functions */
194*4882a593Smuzhiyun int ar7_gpio_enable(unsigned gpio);
195*4882a593Smuzhiyun int ar7_gpio_disable(unsigned gpio);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #endif /* __AR7_H__ */
198