1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7*4882a593Smuzhiyun * Authors: Sanjay Lal <sanjayl@kymasys.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __MIPS_KVM_HOST_H__
11*4882a593Smuzhiyun #define __MIPS_KVM_HOST_H__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/cpumask.h>
14*4882a593Smuzhiyun #include <linux/mutex.h>
15*4882a593Smuzhiyun #include <linux/hrtimer.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <linux/kvm.h>
19*4882a593Smuzhiyun #include <linux/kvm_types.h>
20*4882a593Smuzhiyun #include <linux/threads.h>
21*4882a593Smuzhiyun #include <linux/spinlock.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <asm/inst.h>
24*4882a593Smuzhiyun #include <asm/mipsregs.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <kvm/iodev.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* MIPS KVM register ids */
29*4882a593Smuzhiyun #define MIPS_CP0_32(_R, _S) \
30*4882a593Smuzhiyun (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define MIPS_CP0_64(_R, _S) \
33*4882a593Smuzhiyun (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
36*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
37*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
38*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
39*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONTEXTCONFIG MIPS_CP0_32(4, 1)
40*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
41*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_XCONTEXTCONFIG MIPS_CP0_64(4, 3)
42*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
43*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
44*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_SEGCTL0 MIPS_CP0_64(5, 2)
45*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_SEGCTL1 MIPS_CP0_64(5, 3)
46*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_SEGCTL2 MIPS_CP0_64(5, 4)
47*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5)
48*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6)
49*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7)
50*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
51*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6)
52*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
53*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
54*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_BADINSTR MIPS_CP0_32(8, 1)
55*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_BADINSTRP MIPS_CP0_32(8, 2)
56*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
57*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
58*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
59*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
60*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_INTCTL MIPS_CP0_32(12, 1)
61*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
62*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
63*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
64*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
65*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
66*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
67*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
68*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
69*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
70*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
71*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG6 MIPS_CP0_32(16, 6)
72*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
73*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_MAARI MIPS_CP0_64(17, 2)
74*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
75*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_DIAG MIPS_CP0_32(22, 0)
76*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
77*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
78*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
79*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
80*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
81*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
82*4882a593Smuzhiyun #define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define KVM_MAX_VCPUS 16
86*4882a593Smuzhiyun #define KVM_USER_MEM_SLOTS 16
87*4882a593Smuzhiyun /* memory slots that does not exposed to userspace */
88*4882a593Smuzhiyun #define KVM_PRIVATE_MEM_SLOTS 0
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define KVM_HALT_POLL_NS_DEFAULT 500000
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
93*4882a593Smuzhiyun extern unsigned long GUESTID_MASK;
94*4882a593Smuzhiyun extern unsigned long GUESTID_FIRST_VERSION;
95*4882a593Smuzhiyun extern unsigned long GUESTID_VERSION_MASK;
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * Special address that contains the comm page, used for reducing # of traps
101*4882a593Smuzhiyun * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
102*4882a593Smuzhiyun * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
103*4882a593Smuzhiyun * caught.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun #define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
106*4882a593Smuzhiyun (0x8000 - PAGE_SIZE))
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
109*4882a593Smuzhiyun ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define KVM_GUEST_KUSEG 0x00000000UL
112*4882a593Smuzhiyun #define KVM_GUEST_KSEG0 0x40000000UL
113*4882a593Smuzhiyun #define KVM_GUEST_KSEG1 0x40000000UL
114*4882a593Smuzhiyun #define KVM_GUEST_KSEG23 0x60000000UL
115*4882a593Smuzhiyun #define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
116*4882a593Smuzhiyun #define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
119*4882a593Smuzhiyun #define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
120*4882a593Smuzhiyun #define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * Map an address to a certain kernel segment
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun #define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
126*4882a593Smuzhiyun #define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
127*4882a593Smuzhiyun #define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define KVM_INVALID_PAGE 0xdeadbeef
130*4882a593Smuzhiyun #define KVM_INVALID_ADDR 0xdeadbeef
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * EVA has overlapping user & kernel address spaces, so user VAs may be >
134*4882a593Smuzhiyun * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
135*4882a593Smuzhiyun * PAGE_OFFSET.
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define KVM_HVA_ERR_BAD (-1UL)
139*4882a593Smuzhiyun #define KVM_HVA_ERR_RO_BAD (-2UL)
140*4882a593Smuzhiyun
kvm_is_error_hva(unsigned long addr)141*4882a593Smuzhiyun static inline bool kvm_is_error_hva(unsigned long addr)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun return IS_ERR_VALUE(addr);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun struct kvm_vm_stat {
147*4882a593Smuzhiyun ulong remote_tlb_flush;
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun struct kvm_vcpu_stat {
151*4882a593Smuzhiyun u64 wait_exits;
152*4882a593Smuzhiyun u64 cache_exits;
153*4882a593Smuzhiyun u64 signal_exits;
154*4882a593Smuzhiyun u64 int_exits;
155*4882a593Smuzhiyun u64 cop_unusable_exits;
156*4882a593Smuzhiyun u64 tlbmod_exits;
157*4882a593Smuzhiyun u64 tlbmiss_ld_exits;
158*4882a593Smuzhiyun u64 tlbmiss_st_exits;
159*4882a593Smuzhiyun u64 addrerr_st_exits;
160*4882a593Smuzhiyun u64 addrerr_ld_exits;
161*4882a593Smuzhiyun u64 syscall_exits;
162*4882a593Smuzhiyun u64 resvd_inst_exits;
163*4882a593Smuzhiyun u64 break_inst_exits;
164*4882a593Smuzhiyun u64 trap_inst_exits;
165*4882a593Smuzhiyun u64 msa_fpe_exits;
166*4882a593Smuzhiyun u64 fpe_exits;
167*4882a593Smuzhiyun u64 msa_disabled_exits;
168*4882a593Smuzhiyun u64 flush_dcache_exits;
169*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
170*4882a593Smuzhiyun u64 vz_gpsi_exits;
171*4882a593Smuzhiyun u64 vz_gsfc_exits;
172*4882a593Smuzhiyun u64 vz_hc_exits;
173*4882a593Smuzhiyun u64 vz_grr_exits;
174*4882a593Smuzhiyun u64 vz_gva_exits;
175*4882a593Smuzhiyun u64 vz_ghfc_exits;
176*4882a593Smuzhiyun u64 vz_gpa_exits;
177*4882a593Smuzhiyun u64 vz_resvd_exits;
178*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
179*4882a593Smuzhiyun u64 vz_cpucfg_exits;
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun u64 halt_successful_poll;
183*4882a593Smuzhiyun u64 halt_attempted_poll;
184*4882a593Smuzhiyun u64 halt_poll_success_ns;
185*4882a593Smuzhiyun u64 halt_poll_fail_ns;
186*4882a593Smuzhiyun u64 halt_poll_invalid;
187*4882a593Smuzhiyun u64 halt_wakeup;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun struct kvm_arch_memory_slot {
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
194*4882a593Smuzhiyun struct ipi_state {
195*4882a593Smuzhiyun uint32_t status;
196*4882a593Smuzhiyun uint32_t en;
197*4882a593Smuzhiyun uint32_t set;
198*4882a593Smuzhiyun uint32_t clear;
199*4882a593Smuzhiyun uint64_t buf[4];
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun struct loongson_kvm_ipi;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct ipi_io_device {
205*4882a593Smuzhiyun int node_id;
206*4882a593Smuzhiyun struct loongson_kvm_ipi *ipi;
207*4882a593Smuzhiyun struct kvm_io_device device;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun struct loongson_kvm_ipi {
211*4882a593Smuzhiyun spinlock_t lock;
212*4882a593Smuzhiyun struct kvm *kvm;
213*4882a593Smuzhiyun struct ipi_state ipistate[16];
214*4882a593Smuzhiyun struct ipi_io_device dev_ipi[4];
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun struct kvm_arch {
219*4882a593Smuzhiyun /* Guest physical mm */
220*4882a593Smuzhiyun struct mm_struct gpa_mm;
221*4882a593Smuzhiyun /* Mask of CPUs needing GPA ASID flush */
222*4882a593Smuzhiyun cpumask_t asid_flush_mask;
223*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
224*4882a593Smuzhiyun struct loongson_kvm_ipi ipi;
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #define N_MIPS_COPROC_REGS 32
229*4882a593Smuzhiyun #define N_MIPS_COPROC_SEL 8
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun struct mips_coproc {
232*4882a593Smuzhiyun unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
233*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
234*4882a593Smuzhiyun unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
235*4882a593Smuzhiyun #endif
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun * Coprocessor 0 register names
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun #define MIPS_CP0_TLB_INDEX 0
242*4882a593Smuzhiyun #define MIPS_CP0_TLB_RANDOM 1
243*4882a593Smuzhiyun #define MIPS_CP0_TLB_LOW 2
244*4882a593Smuzhiyun #define MIPS_CP0_TLB_LO0 2
245*4882a593Smuzhiyun #define MIPS_CP0_TLB_LO1 3
246*4882a593Smuzhiyun #define MIPS_CP0_TLB_CONTEXT 4
247*4882a593Smuzhiyun #define MIPS_CP0_TLB_PG_MASK 5
248*4882a593Smuzhiyun #define MIPS_CP0_TLB_WIRED 6
249*4882a593Smuzhiyun #define MIPS_CP0_HWRENA 7
250*4882a593Smuzhiyun #define MIPS_CP0_BAD_VADDR 8
251*4882a593Smuzhiyun #define MIPS_CP0_COUNT 9
252*4882a593Smuzhiyun #define MIPS_CP0_TLB_HI 10
253*4882a593Smuzhiyun #define MIPS_CP0_COMPARE 11
254*4882a593Smuzhiyun #define MIPS_CP0_STATUS 12
255*4882a593Smuzhiyun #define MIPS_CP0_CAUSE 13
256*4882a593Smuzhiyun #define MIPS_CP0_EXC_PC 14
257*4882a593Smuzhiyun #define MIPS_CP0_PRID 15
258*4882a593Smuzhiyun #define MIPS_CP0_CONFIG 16
259*4882a593Smuzhiyun #define MIPS_CP0_LLADDR 17
260*4882a593Smuzhiyun #define MIPS_CP0_WATCH_LO 18
261*4882a593Smuzhiyun #define MIPS_CP0_WATCH_HI 19
262*4882a593Smuzhiyun #define MIPS_CP0_TLB_XCONTEXT 20
263*4882a593Smuzhiyun #define MIPS_CP0_DIAG 22
264*4882a593Smuzhiyun #define MIPS_CP0_ECC 26
265*4882a593Smuzhiyun #define MIPS_CP0_CACHE_ERR 27
266*4882a593Smuzhiyun #define MIPS_CP0_TAG_LO 28
267*4882a593Smuzhiyun #define MIPS_CP0_TAG_HI 29
268*4882a593Smuzhiyun #define MIPS_CP0_ERROR_PC 30
269*4882a593Smuzhiyun #define MIPS_CP0_DEBUG 23
270*4882a593Smuzhiyun #define MIPS_CP0_DEPC 24
271*4882a593Smuzhiyun #define MIPS_CP0_PERFCNT 25
272*4882a593Smuzhiyun #define MIPS_CP0_ERRCTL 26
273*4882a593Smuzhiyun #define MIPS_CP0_DATA_LO 28
274*4882a593Smuzhiyun #define MIPS_CP0_DATA_HI 29
275*4882a593Smuzhiyun #define MIPS_CP0_DESAVE 31
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun #define MIPS_CP0_CONFIG_SEL 0
278*4882a593Smuzhiyun #define MIPS_CP0_CONFIG1_SEL 1
279*4882a593Smuzhiyun #define MIPS_CP0_CONFIG2_SEL 2
280*4882a593Smuzhiyun #define MIPS_CP0_CONFIG3_SEL 3
281*4882a593Smuzhiyun #define MIPS_CP0_CONFIG4_SEL 4
282*4882a593Smuzhiyun #define MIPS_CP0_CONFIG5_SEL 5
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define MIPS_CP0_GUESTCTL2 10
285*4882a593Smuzhiyun #define MIPS_CP0_GUESTCTL2_SEL 5
286*4882a593Smuzhiyun #define MIPS_CP0_GTOFFSET 12
287*4882a593Smuzhiyun #define MIPS_CP0_GTOFFSET_SEL 7
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Resume Flags */
290*4882a593Smuzhiyun #define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
291*4882a593Smuzhiyun #define RESUME_FLAG_HOST (1<<1) /* Resume host? */
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define RESUME_GUEST 0
294*4882a593Smuzhiyun #define RESUME_GUEST_DR RESUME_FLAG_DR
295*4882a593Smuzhiyun #define RESUME_HOST RESUME_FLAG_HOST
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun enum emulation_result {
298*4882a593Smuzhiyun EMULATE_DONE, /* no further processing */
299*4882a593Smuzhiyun EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
300*4882a593Smuzhiyun EMULATE_FAIL, /* can't emulate this instruction */
301*4882a593Smuzhiyun EMULATE_WAIT, /* WAIT instruction */
302*4882a593Smuzhiyun EMULATE_PRIV_FAIL,
303*4882a593Smuzhiyun EMULATE_EXCEPT, /* A guest exception has been generated */
304*4882a593Smuzhiyun EMULATE_HYPERCALL, /* HYPCALL instruction */
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define mips3_paddr_to_tlbpfn(x) \
308*4882a593Smuzhiyun (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
309*4882a593Smuzhiyun #define mips3_tlbpfn_to_paddr(x) \
310*4882a593Smuzhiyun ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun #define MIPS3_PG_SHIFT 6
313*4882a593Smuzhiyun #define MIPS3_PG_FRAME 0x3fffffc0
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #if defined(CONFIG_64BIT)
316*4882a593Smuzhiyun #define VPN2_MASK GENMASK(cpu_vmbits - 1, 13)
317*4882a593Smuzhiyun #else
318*4882a593Smuzhiyun #define VPN2_MASK 0xffffe000
319*4882a593Smuzhiyun #endif
320*4882a593Smuzhiyun #define KVM_ENTRYHI_ASID cpu_asid_mask(&boot_cpu_data)
321*4882a593Smuzhiyun #define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
322*4882a593Smuzhiyun #define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
323*4882a593Smuzhiyun #define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
324*4882a593Smuzhiyun #define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
325*4882a593Smuzhiyun #define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
326*4882a593Smuzhiyun #define TLB_IS_DIRTY(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_D)
327*4882a593Smuzhiyun #define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
328*4882a593Smuzhiyun ((y) & VPN2_MASK & ~(x).tlb_mask))
329*4882a593Smuzhiyun #define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
330*4882a593Smuzhiyun TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun struct kvm_mips_tlb {
333*4882a593Smuzhiyun long tlb_mask;
334*4882a593Smuzhiyun long tlb_hi;
335*4882a593Smuzhiyun long tlb_lo[2];
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun #define KVM_MIPS_AUX_FPU 0x1
339*4882a593Smuzhiyun #define KVM_MIPS_AUX_MSA 0x2
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun #define KVM_MIPS_GUEST_TLB_SIZE 64
342*4882a593Smuzhiyun struct kvm_vcpu_arch {
343*4882a593Smuzhiyun void *guest_ebase;
344*4882a593Smuzhiyun int (*vcpu_run)(struct kvm_vcpu *vcpu);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Host registers preserved across guest mode execution */
347*4882a593Smuzhiyun unsigned long host_stack;
348*4882a593Smuzhiyun unsigned long host_gp;
349*4882a593Smuzhiyun unsigned long host_pgd;
350*4882a593Smuzhiyun unsigned long host_entryhi;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Host CP0 registers used when handling exits from guest */
353*4882a593Smuzhiyun unsigned long host_cp0_badvaddr;
354*4882a593Smuzhiyun unsigned long host_cp0_epc;
355*4882a593Smuzhiyun u32 host_cp0_cause;
356*4882a593Smuzhiyun u32 host_cp0_guestctl0;
357*4882a593Smuzhiyun u32 host_cp0_badinstr;
358*4882a593Smuzhiyun u32 host_cp0_badinstrp;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* GPRS */
361*4882a593Smuzhiyun unsigned long gprs[32];
362*4882a593Smuzhiyun unsigned long hi;
363*4882a593Smuzhiyun unsigned long lo;
364*4882a593Smuzhiyun unsigned long pc;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* FPU State */
367*4882a593Smuzhiyun struct mips_fpu_struct fpu;
368*4882a593Smuzhiyun /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
369*4882a593Smuzhiyun unsigned int aux_inuse;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* COP0 State */
372*4882a593Smuzhiyun struct mips_coproc *cop0;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Host KSEG0 address of the EI/DI offset */
375*4882a593Smuzhiyun void *kseg0_commpage;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Resume PC after MMIO completion */
378*4882a593Smuzhiyun unsigned long io_pc;
379*4882a593Smuzhiyun /* GPR used as IO source/target */
380*4882a593Smuzhiyun u32 io_gpr;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun struct hrtimer comparecount_timer;
383*4882a593Smuzhiyun /* Count timer control KVM register */
384*4882a593Smuzhiyun u32 count_ctl;
385*4882a593Smuzhiyun /* Count bias from the raw time */
386*4882a593Smuzhiyun u32 count_bias;
387*4882a593Smuzhiyun /* Frequency of timer in Hz */
388*4882a593Smuzhiyun u32 count_hz;
389*4882a593Smuzhiyun /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
390*4882a593Smuzhiyun s64 count_dyn_bias;
391*4882a593Smuzhiyun /* Resume time */
392*4882a593Smuzhiyun ktime_t count_resume;
393*4882a593Smuzhiyun /* Period of timer tick in ns */
394*4882a593Smuzhiyun u64 count_period;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* Bitmask of exceptions that are pending */
397*4882a593Smuzhiyun unsigned long pending_exceptions;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* Bitmask of pending exceptions to be cleared */
400*4882a593Smuzhiyun unsigned long pending_exceptions_clr;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* S/W Based TLB for guest */
403*4882a593Smuzhiyun struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* Guest kernel/user [partial] mm */
406*4882a593Smuzhiyun struct mm_struct guest_kernel_mm, guest_user_mm;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Guest ASID of last user mode execution */
409*4882a593Smuzhiyun unsigned int last_user_gasid;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* Cache some mmu pages needed inside spinlock regions */
412*4882a593Smuzhiyun struct kvm_mmu_memory_cache mmu_page_cache;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
415*4882a593Smuzhiyun /* vcpu's vzguestid is different on each host cpu in an smp system */
416*4882a593Smuzhiyun u32 vzguestid[NR_CPUS];
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* wired guest TLB entries */
419*4882a593Smuzhiyun struct kvm_mips_tlb *wired_tlb;
420*4882a593Smuzhiyun unsigned int wired_tlb_limit;
421*4882a593Smuzhiyun unsigned int wired_tlb_used;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /* emulated guest MAAR registers */
424*4882a593Smuzhiyun unsigned long maar[6];
425*4882a593Smuzhiyun #endif
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* Last CPU the VCPU state was loaded on */
428*4882a593Smuzhiyun int last_sched_cpu;
429*4882a593Smuzhiyun /* Last CPU the VCPU actually executed guest code on */
430*4882a593Smuzhiyun int last_exec_cpu;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* WAIT executed */
433*4882a593Smuzhiyun int wait;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun u8 fpu_enabled;
436*4882a593Smuzhiyun u8 msa_enabled;
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
_kvm_atomic_set_c0_guest_reg(unsigned long * reg,unsigned long val)439*4882a593Smuzhiyun static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
440*4882a593Smuzhiyun unsigned long val)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun unsigned long temp;
443*4882a593Smuzhiyun do {
444*4882a593Smuzhiyun __asm__ __volatile__(
445*4882a593Smuzhiyun " .set push \n"
446*4882a593Smuzhiyun " .set "MIPS_ISA_ARCH_LEVEL" \n"
447*4882a593Smuzhiyun " " __LL "%0, %1 \n"
448*4882a593Smuzhiyun " or %0, %2 \n"
449*4882a593Smuzhiyun " " __SC "%0, %1 \n"
450*4882a593Smuzhiyun " .set pop \n"
451*4882a593Smuzhiyun : "=&r" (temp), "+m" (*reg)
452*4882a593Smuzhiyun : "r" (val));
453*4882a593Smuzhiyun } while (unlikely(!temp));
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
_kvm_atomic_clear_c0_guest_reg(unsigned long * reg,unsigned long val)456*4882a593Smuzhiyun static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
457*4882a593Smuzhiyun unsigned long val)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun unsigned long temp;
460*4882a593Smuzhiyun do {
461*4882a593Smuzhiyun __asm__ __volatile__(
462*4882a593Smuzhiyun " .set push \n"
463*4882a593Smuzhiyun " .set "MIPS_ISA_ARCH_LEVEL" \n"
464*4882a593Smuzhiyun " " __LL "%0, %1 \n"
465*4882a593Smuzhiyun " and %0, %2 \n"
466*4882a593Smuzhiyun " " __SC "%0, %1 \n"
467*4882a593Smuzhiyun " .set pop \n"
468*4882a593Smuzhiyun : "=&r" (temp), "+m" (*reg)
469*4882a593Smuzhiyun : "r" (~val));
470*4882a593Smuzhiyun } while (unlikely(!temp));
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
_kvm_atomic_change_c0_guest_reg(unsigned long * reg,unsigned long change,unsigned long val)473*4882a593Smuzhiyun static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
474*4882a593Smuzhiyun unsigned long change,
475*4882a593Smuzhiyun unsigned long val)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun unsigned long temp;
478*4882a593Smuzhiyun do {
479*4882a593Smuzhiyun __asm__ __volatile__(
480*4882a593Smuzhiyun " .set push \n"
481*4882a593Smuzhiyun " .set "MIPS_ISA_ARCH_LEVEL" \n"
482*4882a593Smuzhiyun " " __LL "%0, %1 \n"
483*4882a593Smuzhiyun " and %0, %2 \n"
484*4882a593Smuzhiyun " or %0, %3 \n"
485*4882a593Smuzhiyun " " __SC "%0, %1 \n"
486*4882a593Smuzhiyun " .set pop \n"
487*4882a593Smuzhiyun : "=&r" (temp), "+m" (*reg)
488*4882a593Smuzhiyun : "r" (~change), "r" (val & change));
489*4882a593Smuzhiyun } while (unlikely(!temp));
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Guest register types, used in accessor build below */
493*4882a593Smuzhiyun #define __KVMT32 u32
494*4882a593Smuzhiyun #define __KVMTl unsigned long
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * __BUILD_KVM_$ops_SAVED(): kvm_$op_sw_gc0_$reg()
498*4882a593Smuzhiyun * These operate on the saved guest C0 state in RAM.
499*4882a593Smuzhiyun */
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* Generate saved context simple accessors */
502*4882a593Smuzhiyun #define __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
503*4882a593Smuzhiyun static inline __KVMT##type kvm_read_sw_gc0_##name(struct mips_coproc *cop0) \
504*4882a593Smuzhiyun { \
505*4882a593Smuzhiyun return cop0->reg[(_reg)][(sel)]; \
506*4882a593Smuzhiyun } \
507*4882a593Smuzhiyun static inline void kvm_write_sw_gc0_##name(struct mips_coproc *cop0, \
508*4882a593Smuzhiyun __KVMT##type val) \
509*4882a593Smuzhiyun { \
510*4882a593Smuzhiyun cop0->reg[(_reg)][(sel)] = val; \
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* Generate saved context bitwise modifiers */
514*4882a593Smuzhiyun #define __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
515*4882a593Smuzhiyun static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
516*4882a593Smuzhiyun __KVMT##type val) \
517*4882a593Smuzhiyun { \
518*4882a593Smuzhiyun cop0->reg[(_reg)][(sel)] |= val; \
519*4882a593Smuzhiyun } \
520*4882a593Smuzhiyun static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
521*4882a593Smuzhiyun __KVMT##type val) \
522*4882a593Smuzhiyun { \
523*4882a593Smuzhiyun cop0->reg[(_reg)][(sel)] &= ~val; \
524*4882a593Smuzhiyun } \
525*4882a593Smuzhiyun static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
526*4882a593Smuzhiyun __KVMT##type mask, \
527*4882a593Smuzhiyun __KVMT##type val) \
528*4882a593Smuzhiyun { \
529*4882a593Smuzhiyun unsigned long _mask = mask; \
530*4882a593Smuzhiyun cop0->reg[(_reg)][(sel)] &= ~_mask; \
531*4882a593Smuzhiyun cop0->reg[(_reg)][(sel)] |= val & _mask; \
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Generate saved context atomic bitwise modifiers */
535*4882a593Smuzhiyun #define __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
536*4882a593Smuzhiyun static inline void kvm_set_sw_gc0_##name(struct mips_coproc *cop0, \
537*4882a593Smuzhiyun __KVMT##type val) \
538*4882a593Smuzhiyun { \
539*4882a593Smuzhiyun _kvm_atomic_set_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
540*4882a593Smuzhiyun } \
541*4882a593Smuzhiyun static inline void kvm_clear_sw_gc0_##name(struct mips_coproc *cop0, \
542*4882a593Smuzhiyun __KVMT##type val) \
543*4882a593Smuzhiyun { \
544*4882a593Smuzhiyun _kvm_atomic_clear_c0_guest_reg(&cop0->reg[(_reg)][(sel)], val); \
545*4882a593Smuzhiyun } \
546*4882a593Smuzhiyun static inline void kvm_change_sw_gc0_##name(struct mips_coproc *cop0, \
547*4882a593Smuzhiyun __KVMT##type mask, \
548*4882a593Smuzhiyun __KVMT##type val) \
549*4882a593Smuzhiyun { \
550*4882a593Smuzhiyun _kvm_atomic_change_c0_guest_reg(&cop0->reg[(_reg)][(sel)], mask, \
551*4882a593Smuzhiyun val); \
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun * __BUILD_KVM_$ops_VZ(): kvm_$op_vz_gc0_$reg()
556*4882a593Smuzhiyun * These operate on the VZ guest C0 context in hardware.
557*4882a593Smuzhiyun */
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Generate VZ guest context simple accessors */
560*4882a593Smuzhiyun #define __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
561*4882a593Smuzhiyun static inline __KVMT##type kvm_read_vz_gc0_##name(struct mips_coproc *cop0) \
562*4882a593Smuzhiyun { \
563*4882a593Smuzhiyun return read_gc0_##name(); \
564*4882a593Smuzhiyun } \
565*4882a593Smuzhiyun static inline void kvm_write_vz_gc0_##name(struct mips_coproc *cop0, \
566*4882a593Smuzhiyun __KVMT##type val) \
567*4882a593Smuzhiyun { \
568*4882a593Smuzhiyun write_gc0_##name(val); \
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Generate VZ guest context bitwise modifiers */
572*4882a593Smuzhiyun #define __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
573*4882a593Smuzhiyun static inline void kvm_set_vz_gc0_##name(struct mips_coproc *cop0, \
574*4882a593Smuzhiyun __KVMT##type val) \
575*4882a593Smuzhiyun { \
576*4882a593Smuzhiyun set_gc0_##name(val); \
577*4882a593Smuzhiyun } \
578*4882a593Smuzhiyun static inline void kvm_clear_vz_gc0_##name(struct mips_coproc *cop0, \
579*4882a593Smuzhiyun __KVMT##type val) \
580*4882a593Smuzhiyun { \
581*4882a593Smuzhiyun clear_gc0_##name(val); \
582*4882a593Smuzhiyun } \
583*4882a593Smuzhiyun static inline void kvm_change_vz_gc0_##name(struct mips_coproc *cop0, \
584*4882a593Smuzhiyun __KVMT##type mask, \
585*4882a593Smuzhiyun __KVMT##type val) \
586*4882a593Smuzhiyun { \
587*4882a593Smuzhiyun change_gc0_##name(mask, val); \
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Generate VZ guest context save/restore to/from saved context */
591*4882a593Smuzhiyun #define __BUILD_KVM_SAVE_VZ(name, _reg, sel) \
592*4882a593Smuzhiyun static inline void kvm_restore_gc0_##name(struct mips_coproc *cop0) \
593*4882a593Smuzhiyun { \
594*4882a593Smuzhiyun write_gc0_##name(cop0->reg[(_reg)][(sel)]); \
595*4882a593Smuzhiyun } \
596*4882a593Smuzhiyun static inline void kvm_save_gc0_##name(struct mips_coproc *cop0) \
597*4882a593Smuzhiyun { \
598*4882a593Smuzhiyun cop0->reg[(_reg)][(sel)] = read_gc0_##name(); \
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * __BUILD_KVM_$ops_WRAP(): kvm_$op_$name1() -> kvm_$op_$name2()
603*4882a593Smuzhiyun * These wrap a set of operations to provide them with a different name.
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* Generate simple accessor wrapper */
607*4882a593Smuzhiyun #define __BUILD_KVM_RW_WRAP(name1, name2, type) \
608*4882a593Smuzhiyun static inline __KVMT##type kvm_read_##name1(struct mips_coproc *cop0) \
609*4882a593Smuzhiyun { \
610*4882a593Smuzhiyun return kvm_read_##name2(cop0); \
611*4882a593Smuzhiyun } \
612*4882a593Smuzhiyun static inline void kvm_write_##name1(struct mips_coproc *cop0, \
613*4882a593Smuzhiyun __KVMT##type val) \
614*4882a593Smuzhiyun { \
615*4882a593Smuzhiyun kvm_write_##name2(cop0, val); \
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* Generate bitwise modifier wrapper */
619*4882a593Smuzhiyun #define __BUILD_KVM_SET_WRAP(name1, name2, type) \
620*4882a593Smuzhiyun static inline void kvm_set_##name1(struct mips_coproc *cop0, \
621*4882a593Smuzhiyun __KVMT##type val) \
622*4882a593Smuzhiyun { \
623*4882a593Smuzhiyun kvm_set_##name2(cop0, val); \
624*4882a593Smuzhiyun } \
625*4882a593Smuzhiyun static inline void kvm_clear_##name1(struct mips_coproc *cop0, \
626*4882a593Smuzhiyun __KVMT##type val) \
627*4882a593Smuzhiyun { \
628*4882a593Smuzhiyun kvm_clear_##name2(cop0, val); \
629*4882a593Smuzhiyun } \
630*4882a593Smuzhiyun static inline void kvm_change_##name1(struct mips_coproc *cop0, \
631*4882a593Smuzhiyun __KVMT##type mask, \
632*4882a593Smuzhiyun __KVMT##type val) \
633*4882a593Smuzhiyun { \
634*4882a593Smuzhiyun kvm_change_##name2(cop0, mask, val); \
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /*
638*4882a593Smuzhiyun * __BUILD_KVM_$ops_SW(): kvm_$op_c0_guest_$reg() -> kvm_$op_sw_gc0_$reg()
639*4882a593Smuzhiyun * These generate accessors operating on the saved context in RAM, and wrap them
640*4882a593Smuzhiyun * with the common guest C0 accessors (for use by common emulation code).
641*4882a593Smuzhiyun */
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun #define __BUILD_KVM_RW_SW(name, type, _reg, sel) \
644*4882a593Smuzhiyun __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
645*4882a593Smuzhiyun __BUILD_KVM_RW_WRAP(c0_guest_##name, sw_gc0_##name, type)
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun #define __BUILD_KVM_SET_SW(name, type, _reg, sel) \
648*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
649*4882a593Smuzhiyun __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun #define __BUILD_KVM_ATOMIC_SW(name, type, _reg, sel) \
652*4882a593Smuzhiyun __BUILD_KVM_ATOMIC_SAVED(name, type, _reg, sel) \
653*4882a593Smuzhiyun __BUILD_KVM_SET_WRAP(c0_guest_##name, sw_gc0_##name, type)
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun #ifndef CONFIG_KVM_MIPS_VZ
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * T&E (trap & emulate software based virtualisation)
659*4882a593Smuzhiyun * We generate the common accessors operating exclusively on the saved context
660*4882a593Smuzhiyun * in RAM.
661*4882a593Smuzhiyun */
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun #define __BUILD_KVM_RW_HW __BUILD_KVM_RW_SW
664*4882a593Smuzhiyun #define __BUILD_KVM_SET_HW __BUILD_KVM_SET_SW
665*4882a593Smuzhiyun #define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_ATOMIC_SW
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun #else
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * VZ (hardware assisted virtualisation)
671*4882a593Smuzhiyun * These macros use the active guest state in VZ mode (hardware registers),
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun * __BUILD_KVM_$ops_HW(): kvm_$op_c0_guest_$reg() -> kvm_$op_vz_gc0_$reg()
676*4882a593Smuzhiyun * These generate accessors operating on the VZ guest context in hardware, and
677*4882a593Smuzhiyun * wrap them with the common guest C0 accessors (for use by common emulation
678*4882a593Smuzhiyun * code).
679*4882a593Smuzhiyun *
680*4882a593Smuzhiyun * Accessors operating on the saved context in RAM are also generated to allow
681*4882a593Smuzhiyun * convenient explicit saving and restoring of the state.
682*4882a593Smuzhiyun */
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun #define __BUILD_KVM_RW_HW(name, type, _reg, sel) \
685*4882a593Smuzhiyun __BUILD_KVM_RW_SAVED(name, type, _reg, sel) \
686*4882a593Smuzhiyun __BUILD_KVM_RW_VZ(name, type, _reg, sel) \
687*4882a593Smuzhiyun __BUILD_KVM_RW_WRAP(c0_guest_##name, vz_gc0_##name, type) \
688*4882a593Smuzhiyun __BUILD_KVM_SAVE_VZ(name, _reg, sel)
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun #define __BUILD_KVM_SET_HW(name, type, _reg, sel) \
691*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(name, type, _reg, sel) \
692*4882a593Smuzhiyun __BUILD_KVM_SET_VZ(name, type, _reg, sel) \
693*4882a593Smuzhiyun __BUILD_KVM_SET_WRAP(c0_guest_##name, vz_gc0_##name, type)
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /*
696*4882a593Smuzhiyun * We can't do atomic modifications of COP0 state if hardware can modify it.
697*4882a593Smuzhiyun * Races must be handled explicitly.
698*4882a593Smuzhiyun */
699*4882a593Smuzhiyun #define __BUILD_KVM_ATOMIC_HW __BUILD_KVM_SET_HW
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun #endif
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /*
704*4882a593Smuzhiyun * Define accessors for CP0 registers that are accessible to the guest. These
705*4882a593Smuzhiyun * are primarily used by common emulation code, which may need to access the
706*4882a593Smuzhiyun * registers differently depending on the implementation.
707*4882a593Smuzhiyun *
708*4882a593Smuzhiyun * fns_hw/sw name type reg num select
709*4882a593Smuzhiyun */
710*4882a593Smuzhiyun __BUILD_KVM_RW_HW(index, 32, MIPS_CP0_TLB_INDEX, 0)
711*4882a593Smuzhiyun __BUILD_KVM_RW_HW(entrylo0, l, MIPS_CP0_TLB_LO0, 0)
712*4882a593Smuzhiyun __BUILD_KVM_RW_HW(entrylo1, l, MIPS_CP0_TLB_LO1, 0)
713*4882a593Smuzhiyun __BUILD_KVM_RW_HW(context, l, MIPS_CP0_TLB_CONTEXT, 0)
714*4882a593Smuzhiyun __BUILD_KVM_RW_HW(contextconfig, 32, MIPS_CP0_TLB_CONTEXT, 1)
715*4882a593Smuzhiyun __BUILD_KVM_RW_HW(userlocal, l, MIPS_CP0_TLB_CONTEXT, 2)
716*4882a593Smuzhiyun __BUILD_KVM_RW_HW(xcontextconfig, l, MIPS_CP0_TLB_CONTEXT, 3)
717*4882a593Smuzhiyun __BUILD_KVM_RW_HW(pagemask, l, MIPS_CP0_TLB_PG_MASK, 0)
718*4882a593Smuzhiyun __BUILD_KVM_RW_HW(pagegrain, 32, MIPS_CP0_TLB_PG_MASK, 1)
719*4882a593Smuzhiyun __BUILD_KVM_RW_HW(segctl0, l, MIPS_CP0_TLB_PG_MASK, 2)
720*4882a593Smuzhiyun __BUILD_KVM_RW_HW(segctl1, l, MIPS_CP0_TLB_PG_MASK, 3)
721*4882a593Smuzhiyun __BUILD_KVM_RW_HW(segctl2, l, MIPS_CP0_TLB_PG_MASK, 4)
722*4882a593Smuzhiyun __BUILD_KVM_RW_HW(pwbase, l, MIPS_CP0_TLB_PG_MASK, 5)
723*4882a593Smuzhiyun __BUILD_KVM_RW_HW(pwfield, l, MIPS_CP0_TLB_PG_MASK, 6)
724*4882a593Smuzhiyun __BUILD_KVM_RW_HW(pwsize, l, MIPS_CP0_TLB_PG_MASK, 7)
725*4882a593Smuzhiyun __BUILD_KVM_RW_HW(wired, 32, MIPS_CP0_TLB_WIRED, 0)
726*4882a593Smuzhiyun __BUILD_KVM_RW_HW(pwctl, 32, MIPS_CP0_TLB_WIRED, 6)
727*4882a593Smuzhiyun __BUILD_KVM_RW_HW(hwrena, 32, MIPS_CP0_HWRENA, 0)
728*4882a593Smuzhiyun __BUILD_KVM_RW_HW(badvaddr, l, MIPS_CP0_BAD_VADDR, 0)
729*4882a593Smuzhiyun __BUILD_KVM_RW_HW(badinstr, 32, MIPS_CP0_BAD_VADDR, 1)
730*4882a593Smuzhiyun __BUILD_KVM_RW_HW(badinstrp, 32, MIPS_CP0_BAD_VADDR, 2)
731*4882a593Smuzhiyun __BUILD_KVM_RW_SW(count, 32, MIPS_CP0_COUNT, 0)
732*4882a593Smuzhiyun __BUILD_KVM_RW_HW(entryhi, l, MIPS_CP0_TLB_HI, 0)
733*4882a593Smuzhiyun __BUILD_KVM_RW_HW(compare, 32, MIPS_CP0_COMPARE, 0)
734*4882a593Smuzhiyun __BUILD_KVM_RW_HW(status, 32, MIPS_CP0_STATUS, 0)
735*4882a593Smuzhiyun __BUILD_KVM_RW_HW(intctl, 32, MIPS_CP0_STATUS, 1)
736*4882a593Smuzhiyun __BUILD_KVM_RW_HW(cause, 32, MIPS_CP0_CAUSE, 0)
737*4882a593Smuzhiyun __BUILD_KVM_RW_HW(epc, l, MIPS_CP0_EXC_PC, 0)
738*4882a593Smuzhiyun __BUILD_KVM_RW_SW(prid, 32, MIPS_CP0_PRID, 0)
739*4882a593Smuzhiyun __BUILD_KVM_RW_HW(ebase, l, MIPS_CP0_PRID, 1)
740*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config, 32, MIPS_CP0_CONFIG, 0)
741*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config1, 32, MIPS_CP0_CONFIG, 1)
742*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config2, 32, MIPS_CP0_CONFIG, 2)
743*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config3, 32, MIPS_CP0_CONFIG, 3)
744*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config4, 32, MIPS_CP0_CONFIG, 4)
745*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config5, 32, MIPS_CP0_CONFIG, 5)
746*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config6, 32, MIPS_CP0_CONFIG, 6)
747*4882a593Smuzhiyun __BUILD_KVM_RW_HW(config7, 32, MIPS_CP0_CONFIG, 7)
748*4882a593Smuzhiyun __BUILD_KVM_RW_SW(maari, l, MIPS_CP0_LLADDR, 2)
749*4882a593Smuzhiyun __BUILD_KVM_RW_HW(xcontext, l, MIPS_CP0_TLB_XCONTEXT, 0)
750*4882a593Smuzhiyun __BUILD_KVM_RW_HW(errorepc, l, MIPS_CP0_ERROR_PC, 0)
751*4882a593Smuzhiyun __BUILD_KVM_RW_HW(kscratch1, l, MIPS_CP0_DESAVE, 2)
752*4882a593Smuzhiyun __BUILD_KVM_RW_HW(kscratch2, l, MIPS_CP0_DESAVE, 3)
753*4882a593Smuzhiyun __BUILD_KVM_RW_HW(kscratch3, l, MIPS_CP0_DESAVE, 4)
754*4882a593Smuzhiyun __BUILD_KVM_RW_HW(kscratch4, l, MIPS_CP0_DESAVE, 5)
755*4882a593Smuzhiyun __BUILD_KVM_RW_HW(kscratch5, l, MIPS_CP0_DESAVE, 6)
756*4882a593Smuzhiyun __BUILD_KVM_RW_HW(kscratch6, l, MIPS_CP0_DESAVE, 7)
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* Bitwise operations (on HW state) */
759*4882a593Smuzhiyun __BUILD_KVM_SET_HW(status, 32, MIPS_CP0_STATUS, 0)
760*4882a593Smuzhiyun /* Cause can be modified asynchronously from hardirq hrtimer callback */
761*4882a593Smuzhiyun __BUILD_KVM_ATOMIC_HW(cause, 32, MIPS_CP0_CAUSE, 0)
762*4882a593Smuzhiyun __BUILD_KVM_SET_HW(ebase, l, MIPS_CP0_PRID, 1)
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Bitwise operations (on saved state) */
765*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(config, 32, MIPS_CP0_CONFIG, 0)
766*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(config1, 32, MIPS_CP0_CONFIG, 1)
767*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(config2, 32, MIPS_CP0_CONFIG, 2)
768*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(config3, 32, MIPS_CP0_CONFIG, 3)
769*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(config4, 32, MIPS_CP0_CONFIG, 4)
770*4882a593Smuzhiyun __BUILD_KVM_SET_SAVED(config5, 32, MIPS_CP0_CONFIG, 5)
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* Helpers */
773*4882a593Smuzhiyun
kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch * vcpu)774*4882a593Smuzhiyun static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
777*4882a593Smuzhiyun vcpu->fpu_enabled;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
kvm_mips_guest_has_fpu(struct kvm_vcpu_arch * vcpu)780*4882a593Smuzhiyun static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun return kvm_mips_guest_can_have_fpu(vcpu) &&
783*4882a593Smuzhiyun kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch * vcpu)786*4882a593Smuzhiyun static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
789*4882a593Smuzhiyun vcpu->msa_enabled;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
kvm_mips_guest_has_msa(struct kvm_vcpu_arch * vcpu)792*4882a593Smuzhiyun static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun return kvm_mips_guest_can_have_msa(vcpu) &&
795*4882a593Smuzhiyun kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun struct kvm_mips_callbacks {
799*4882a593Smuzhiyun int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
800*4882a593Smuzhiyun int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
801*4882a593Smuzhiyun int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
802*4882a593Smuzhiyun int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
803*4882a593Smuzhiyun int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
804*4882a593Smuzhiyun int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
805*4882a593Smuzhiyun int (*handle_syscall)(struct kvm_vcpu *vcpu);
806*4882a593Smuzhiyun int (*handle_res_inst)(struct kvm_vcpu *vcpu);
807*4882a593Smuzhiyun int (*handle_break)(struct kvm_vcpu *vcpu);
808*4882a593Smuzhiyun int (*handle_trap)(struct kvm_vcpu *vcpu);
809*4882a593Smuzhiyun int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
810*4882a593Smuzhiyun int (*handle_fpe)(struct kvm_vcpu *vcpu);
811*4882a593Smuzhiyun int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
812*4882a593Smuzhiyun int (*handle_guest_exit)(struct kvm_vcpu *vcpu);
813*4882a593Smuzhiyun int (*hardware_enable)(void);
814*4882a593Smuzhiyun void (*hardware_disable)(void);
815*4882a593Smuzhiyun int (*check_extension)(struct kvm *kvm, long ext);
816*4882a593Smuzhiyun int (*vcpu_init)(struct kvm_vcpu *vcpu);
817*4882a593Smuzhiyun void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
818*4882a593Smuzhiyun int (*vcpu_setup)(struct kvm_vcpu *vcpu);
819*4882a593Smuzhiyun void (*flush_shadow_all)(struct kvm *kvm);
820*4882a593Smuzhiyun /*
821*4882a593Smuzhiyun * Must take care of flushing any cached GPA PTEs (e.g. guest entries in
822*4882a593Smuzhiyun * VZ root TLB, or T&E GVA page tables and corresponding root TLB
823*4882a593Smuzhiyun * mappings).
824*4882a593Smuzhiyun */
825*4882a593Smuzhiyun void (*flush_shadow_memslot)(struct kvm *kvm,
826*4882a593Smuzhiyun const struct kvm_memory_slot *slot);
827*4882a593Smuzhiyun gpa_t (*gva_to_gpa)(gva_t gva);
828*4882a593Smuzhiyun void (*queue_timer_int)(struct kvm_vcpu *vcpu);
829*4882a593Smuzhiyun void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
830*4882a593Smuzhiyun void (*queue_io_int)(struct kvm_vcpu *vcpu,
831*4882a593Smuzhiyun struct kvm_mips_interrupt *irq);
832*4882a593Smuzhiyun void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
833*4882a593Smuzhiyun struct kvm_mips_interrupt *irq);
834*4882a593Smuzhiyun int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
835*4882a593Smuzhiyun u32 cause);
836*4882a593Smuzhiyun int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
837*4882a593Smuzhiyun u32 cause);
838*4882a593Smuzhiyun unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
839*4882a593Smuzhiyun int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
840*4882a593Smuzhiyun int (*get_one_reg)(struct kvm_vcpu *vcpu,
841*4882a593Smuzhiyun const struct kvm_one_reg *reg, s64 *v);
842*4882a593Smuzhiyun int (*set_one_reg)(struct kvm_vcpu *vcpu,
843*4882a593Smuzhiyun const struct kvm_one_reg *reg, s64 v);
844*4882a593Smuzhiyun int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
845*4882a593Smuzhiyun int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
846*4882a593Smuzhiyun int (*vcpu_run)(struct kvm_vcpu *vcpu);
847*4882a593Smuzhiyun void (*vcpu_reenter)(struct kvm_vcpu *vcpu);
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun extern struct kvm_mips_callbacks *kvm_mips_callbacks;
850*4882a593Smuzhiyun int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* Debug: dump vcpu state */
853*4882a593Smuzhiyun int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun extern int kvm_mips_handle_exit(struct kvm_vcpu *vcpu);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* Building of entry/exception code */
858*4882a593Smuzhiyun int kvm_mips_entry_setup(void);
859*4882a593Smuzhiyun void *kvm_mips_build_vcpu_run(void *addr);
860*4882a593Smuzhiyun void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
861*4882a593Smuzhiyun void *kvm_mips_build_exception(void *addr, void *handler);
862*4882a593Smuzhiyun void *kvm_mips_build_exit(void *addr);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /* FPU/MSA context management */
865*4882a593Smuzhiyun void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
866*4882a593Smuzhiyun void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
867*4882a593Smuzhiyun void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
868*4882a593Smuzhiyun void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
869*4882a593Smuzhiyun void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
870*4882a593Smuzhiyun void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
871*4882a593Smuzhiyun void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
872*4882a593Smuzhiyun void kvm_own_fpu(struct kvm_vcpu *vcpu);
873*4882a593Smuzhiyun void kvm_own_msa(struct kvm_vcpu *vcpu);
874*4882a593Smuzhiyun void kvm_drop_fpu(struct kvm_vcpu *vcpu);
875*4882a593Smuzhiyun void kvm_lose_fpu(struct kvm_vcpu *vcpu);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* TLB handling */
878*4882a593Smuzhiyun u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
885*4882a593Smuzhiyun int kvm_mips_handle_vz_root_tlb_fault(unsigned long badvaddr,
886*4882a593Smuzhiyun struct kvm_vcpu *vcpu, bool write_fault);
887*4882a593Smuzhiyun #endif
888*4882a593Smuzhiyun extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
889*4882a593Smuzhiyun struct kvm_vcpu *vcpu,
890*4882a593Smuzhiyun bool write_fault);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
893*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
896*4882a593Smuzhiyun struct kvm_mips_tlb *tlb,
897*4882a593Smuzhiyun unsigned long gva,
898*4882a593Smuzhiyun bool write_fault);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
901*4882a593Smuzhiyun u32 *opc,
902*4882a593Smuzhiyun struct kvm_vcpu *vcpu,
903*4882a593Smuzhiyun bool write_fault);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun extern void kvm_mips_dump_host_tlbs(void);
906*4882a593Smuzhiyun extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
907*4882a593Smuzhiyun extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi,
908*4882a593Smuzhiyun bool user, bool kernel);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
911*4882a593Smuzhiyun unsigned long entryhi);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
914*4882a593Smuzhiyun int kvm_vz_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
915*4882a593Smuzhiyun int kvm_vz_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long gva,
916*4882a593Smuzhiyun unsigned long *gpa);
917*4882a593Smuzhiyun void kvm_vz_local_flush_roottlb_all_guests(void);
918*4882a593Smuzhiyun void kvm_vz_local_flush_guesttlb_all(void);
919*4882a593Smuzhiyun void kvm_vz_save_guesttlb(struct kvm_mips_tlb *buf, unsigned int index,
920*4882a593Smuzhiyun unsigned int count);
921*4882a593Smuzhiyun void kvm_vz_load_guesttlb(const struct kvm_mips_tlb *buf, unsigned int index,
922*4882a593Smuzhiyun unsigned int count);
923*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON64
924*4882a593Smuzhiyun void kvm_loongson_clear_guest_vtlb(void);
925*4882a593Smuzhiyun void kvm_loongson_clear_guest_ftlb(void);
926*4882a593Smuzhiyun #endif
927*4882a593Smuzhiyun #endif
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun void kvm_mips_suspend_mm(int cpu);
930*4882a593Smuzhiyun void kvm_mips_resume_mm(int cpu);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* MMU handling */
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /**
935*4882a593Smuzhiyun * enum kvm_mips_flush - Types of MMU flushes.
936*4882a593Smuzhiyun * @KMF_USER: Flush guest user virtual memory mappings.
937*4882a593Smuzhiyun * Guest USeg only.
938*4882a593Smuzhiyun * @KMF_KERN: Flush guest kernel virtual memory mappings.
939*4882a593Smuzhiyun * Guest USeg and KSeg2/3.
940*4882a593Smuzhiyun * @KMF_GPA: Flush guest physical memory mappings.
941*4882a593Smuzhiyun * Also includes KSeg0 if KMF_KERN is set.
942*4882a593Smuzhiyun */
943*4882a593Smuzhiyun enum kvm_mips_flush {
944*4882a593Smuzhiyun KMF_USER = 0x0,
945*4882a593Smuzhiyun KMF_KERN = 0x1,
946*4882a593Smuzhiyun KMF_GPA = 0x2,
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags);
949*4882a593Smuzhiyun bool kvm_mips_flush_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
950*4882a593Smuzhiyun int kvm_mips_mkclean_gpa_pt(struct kvm *kvm, gfn_t start_gfn, gfn_t end_gfn);
951*4882a593Smuzhiyun pgd_t *kvm_pgd_alloc(void);
952*4882a593Smuzhiyun void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
953*4882a593Smuzhiyun void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr,
954*4882a593Smuzhiyun bool user);
955*4882a593Smuzhiyun void kvm_trap_emul_gva_lockless_begin(struct kvm_vcpu *vcpu);
956*4882a593Smuzhiyun void kvm_trap_emul_gva_lockless_end(struct kvm_vcpu *vcpu);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun enum kvm_mips_fault_result {
959*4882a593Smuzhiyun KVM_MIPS_MAPPED = 0,
960*4882a593Smuzhiyun KVM_MIPS_GVA,
961*4882a593Smuzhiyun KVM_MIPS_GPA,
962*4882a593Smuzhiyun KVM_MIPS_TLB,
963*4882a593Smuzhiyun KVM_MIPS_TLBINV,
964*4882a593Smuzhiyun KVM_MIPS_TLBMOD,
965*4882a593Smuzhiyun };
966*4882a593Smuzhiyun enum kvm_mips_fault_result kvm_trap_emul_gva_fault(struct kvm_vcpu *vcpu,
967*4882a593Smuzhiyun unsigned long gva,
968*4882a593Smuzhiyun bool write);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun #define KVM_ARCH_WANT_MMU_NOTIFIER
971*4882a593Smuzhiyun int kvm_unmap_hva_range(struct kvm *kvm,
972*4882a593Smuzhiyun unsigned long start, unsigned long end, unsigned flags);
973*4882a593Smuzhiyun int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
974*4882a593Smuzhiyun int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
975*4882a593Smuzhiyun int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* Emulation */
978*4882a593Smuzhiyun int kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
979*4882a593Smuzhiyun enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
980*4882a593Smuzhiyun int kvm_get_badinstr(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
981*4882a593Smuzhiyun int kvm_get_badinstrp(u32 *opc, struct kvm_vcpu *vcpu, u32 *out);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /**
984*4882a593Smuzhiyun * kvm_is_ifetch_fault() - Find whether a TLBL exception is due to ifetch fault.
985*4882a593Smuzhiyun * @vcpu: Virtual CPU.
986*4882a593Smuzhiyun *
987*4882a593Smuzhiyun * Returns: Whether the TLBL exception was likely due to an instruction
988*4882a593Smuzhiyun * fetch fault rather than a data load fault.
989*4882a593Smuzhiyun */
kvm_is_ifetch_fault(struct kvm_vcpu_arch * vcpu)990*4882a593Smuzhiyun static inline bool kvm_is_ifetch_fault(struct kvm_vcpu_arch *vcpu)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun unsigned long badvaddr = vcpu->host_cp0_badvaddr;
993*4882a593Smuzhiyun unsigned long epc = msk_isa16_mode(vcpu->pc);
994*4882a593Smuzhiyun u32 cause = vcpu->host_cp0_cause;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun if (epc == badvaddr)
997*4882a593Smuzhiyun return true;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /*
1000*4882a593Smuzhiyun * Branches may be 32-bit or 16-bit instructions.
1001*4882a593Smuzhiyun * This isn't exact, but we don't really support MIPS16 or microMIPS yet
1002*4882a593Smuzhiyun * in KVM anyway.
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun if ((cause & CAUSEF_BD) && badvaddr - epc <= 4)
1005*4882a593Smuzhiyun return true;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun return false;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
1011*4882a593Smuzhiyun u32 *opc,
1012*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun long kvm_mips_guest_exception_base(struct kvm_vcpu *vcpu);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
1017*4882a593Smuzhiyun u32 *opc,
1018*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
1021*4882a593Smuzhiyun u32 *opc,
1022*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
1025*4882a593Smuzhiyun u32 *opc,
1026*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
1029*4882a593Smuzhiyun u32 *opc,
1030*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
1033*4882a593Smuzhiyun u32 *opc,
1034*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
1037*4882a593Smuzhiyun u32 *opc,
1038*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
1041*4882a593Smuzhiyun u32 *opc,
1042*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun extern enum emulation_result kvm_mips_handle_ri(u32 cause,
1045*4882a593Smuzhiyun u32 *opc,
1046*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
1049*4882a593Smuzhiyun u32 *opc,
1050*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
1053*4882a593Smuzhiyun u32 *opc,
1054*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
1057*4882a593Smuzhiyun u32 *opc,
1058*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
1061*4882a593Smuzhiyun u32 *opc,
1062*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
1065*4882a593Smuzhiyun u32 *opc,
1066*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
1069*4882a593Smuzhiyun u32 *opc,
1070*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
1075*4882a593Smuzhiyun void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
1076*4882a593Smuzhiyun void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
1077*4882a593Smuzhiyun void kvm_mips_init_count(struct kvm_vcpu *vcpu, unsigned long count_hz);
1078*4882a593Smuzhiyun int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
1079*4882a593Smuzhiyun int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
1080*4882a593Smuzhiyun int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
1081*4882a593Smuzhiyun void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
1082*4882a593Smuzhiyun void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
1083*4882a593Smuzhiyun enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* fairly internal functions requiring some care to use */
1086*4882a593Smuzhiyun int kvm_mips_count_disabled(struct kvm_vcpu *vcpu);
1087*4882a593Smuzhiyun ktime_t kvm_mips_freeze_hrtimer(struct kvm_vcpu *vcpu, u32 *count);
1088*4882a593Smuzhiyun int kvm_mips_restore_hrtimer(struct kvm_vcpu *vcpu, ktime_t before,
1089*4882a593Smuzhiyun u32 count, int min_drift);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun #ifdef CONFIG_KVM_MIPS_VZ
1092*4882a593Smuzhiyun void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu);
1093*4882a593Smuzhiyun void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu);
1094*4882a593Smuzhiyun #else
kvm_vz_acquire_htimer(struct kvm_vcpu * vcpu)1095*4882a593Smuzhiyun static inline void kvm_vz_acquire_htimer(struct kvm_vcpu *vcpu) {}
kvm_vz_lose_htimer(struct kvm_vcpu * vcpu)1096*4882a593Smuzhiyun static inline void kvm_vz_lose_htimer(struct kvm_vcpu *vcpu) {}
1097*4882a593Smuzhiyun #endif
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun enum emulation_result kvm_mips_check_privilege(u32 cause,
1100*4882a593Smuzhiyun u32 *opc,
1101*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
1104*4882a593Smuzhiyun u32 *opc,
1105*4882a593Smuzhiyun u32 cause,
1106*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1107*4882a593Smuzhiyun enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
1108*4882a593Smuzhiyun u32 *opc,
1109*4882a593Smuzhiyun u32 cause,
1110*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1111*4882a593Smuzhiyun enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
1112*4882a593Smuzhiyun u32 cause,
1113*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1114*4882a593Smuzhiyun enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
1115*4882a593Smuzhiyun u32 cause,
1116*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* COP0 */
1119*4882a593Smuzhiyun enum emulation_result kvm_mips_emul_wait(struct kvm_vcpu *vcpu);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
1122*4882a593Smuzhiyun unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
1123*4882a593Smuzhiyun unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
1124*4882a593Smuzhiyun unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* Hypercalls (hypcall.c) */
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun enum emulation_result kvm_mips_emul_hypcall(struct kvm_vcpu *vcpu,
1129*4882a593Smuzhiyun union mips_instruction inst);
1130*4882a593Smuzhiyun int kvm_mips_handle_hypcall(struct kvm_vcpu *vcpu);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /* Dynamic binary translation */
1133*4882a593Smuzhiyun extern int kvm_mips_trans_cache_index(union mips_instruction inst,
1134*4882a593Smuzhiyun u32 *opc, struct kvm_vcpu *vcpu);
1135*4882a593Smuzhiyun extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
1136*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1137*4882a593Smuzhiyun extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
1138*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1139*4882a593Smuzhiyun extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
1140*4882a593Smuzhiyun struct kvm_vcpu *vcpu);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /* Misc */
1143*4882a593Smuzhiyun extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
1144*4882a593Smuzhiyun extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
1145*4882a593Smuzhiyun extern int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
1146*4882a593Smuzhiyun struct kvm_mips_interrupt *irq);
1147*4882a593Smuzhiyun
kvm_arch_hardware_unsetup(void)1148*4882a593Smuzhiyun static inline void kvm_arch_hardware_unsetup(void) {}
kvm_arch_sync_events(struct kvm * kvm)1149*4882a593Smuzhiyun static inline void kvm_arch_sync_events(struct kvm *kvm) {}
kvm_arch_free_memslot(struct kvm * kvm,struct kvm_memory_slot * slot)1150*4882a593Smuzhiyun static inline void kvm_arch_free_memslot(struct kvm *kvm,
1151*4882a593Smuzhiyun struct kvm_memory_slot *slot) {}
kvm_arch_memslots_updated(struct kvm * kvm,u64 gen)1152*4882a593Smuzhiyun static inline void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen) {}
kvm_arch_sched_in(struct kvm_vcpu * vcpu,int cpu)1153*4882a593Smuzhiyun static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
kvm_arch_vcpu_blocking(struct kvm_vcpu * vcpu)1154*4882a593Smuzhiyun static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
kvm_arch_vcpu_unblocking(struct kvm_vcpu * vcpu)1155*4882a593Smuzhiyun static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
kvm_arch_vcpu_block_finish(struct kvm_vcpu * vcpu)1156*4882a593Smuzhiyun static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun #endif /* __MIPS_KVM_HOST_H__ */
1159