1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 1995 - 1998 by Andreas Busse and Ralf Baechle
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #ifndef __ASM_JAZZ_H
9*4882a593Smuzhiyun #define __ASM_JAZZ_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * The addresses below are virtual address. The mappings are
13*4882a593Smuzhiyun * created on startup via wired entries in the tlb. The Mips
14*4882a593Smuzhiyun * Magnum R3000 and R4000 machines are similar in many aspects,
15*4882a593Smuzhiyun * but many hardware register are accessible at 0xb9000000 in
16*4882a593Smuzhiyun * instead of 0xe0000000.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define JAZZ_LOCAL_IO_SPACE 0xe0000000
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun * Revision numbers in PICA_ASIC_REVISION
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * 0xf0000000 - Rev1
25*4882a593Smuzhiyun * 0xf0000001 - Rev2
26*4882a593Smuzhiyun * 0xf0000002 - Rev3
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #define PICA_ASIC_REVISION 0xe0000008
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * The segments of the seven segment LED are mapped
32*4882a593Smuzhiyun * to the control bits as follows:
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * (7)
35*4882a593Smuzhiyun * ---------
36*4882a593Smuzhiyun * | |
37*4882a593Smuzhiyun * (2) | | (6)
38*4882a593Smuzhiyun * | (1) |
39*4882a593Smuzhiyun * ---------
40*4882a593Smuzhiyun * | |
41*4882a593Smuzhiyun * (3) | | (5)
42*4882a593Smuzhiyun * | (4) |
43*4882a593Smuzhiyun * --------- . (0)
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #define PICA_LED 0xe000f000
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * Some characters for the LED control registers
49*4882a593Smuzhiyun * The original Mips machines seem to have a LED display
50*4882a593Smuzhiyun * with integrated decoder while the Acer machines can
51*4882a593Smuzhiyun * control each of the seven segments and the dot independently.
52*4882a593Smuzhiyun * It's only a toy, anyway...
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun #define LED_DOT 0x01
55*4882a593Smuzhiyun #define LED_SPACE 0x00
56*4882a593Smuzhiyun #define LED_0 0xfc
57*4882a593Smuzhiyun #define LED_1 0x60
58*4882a593Smuzhiyun #define LED_2 0xda
59*4882a593Smuzhiyun #define LED_3 0xf2
60*4882a593Smuzhiyun #define LED_4 0x66
61*4882a593Smuzhiyun #define LED_5 0xb6
62*4882a593Smuzhiyun #define LED_6 0xbe
63*4882a593Smuzhiyun #define LED_7 0xe0
64*4882a593Smuzhiyun #define LED_8 0xfe
65*4882a593Smuzhiyun #define LED_9 0xf6
66*4882a593Smuzhiyun #define LED_A 0xee
67*4882a593Smuzhiyun #define LED_b 0x3e
68*4882a593Smuzhiyun #define LED_C 0x9c
69*4882a593Smuzhiyun #define LED_d 0x7a
70*4882a593Smuzhiyun #define LED_E 0x9e
71*4882a593Smuzhiyun #define LED_F 0x8e
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #ifndef __ASSEMBLY__
74*4882a593Smuzhiyun
pica_set_led(unsigned int bits)75*4882a593Smuzhiyun static __inline__ void pica_set_led(unsigned int bits)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun volatile unsigned int *led_register = (unsigned int *) PICA_LED;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun *led_register = bits;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * Base address of the Sonic Ethernet adapter in Jazz machines.
86*4882a593Smuzhiyun */
87*4882a593Smuzhiyun #define JAZZ_ETHERNET_BASE 0xe0001000
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun * Base address of the 53C94 SCSI hostadapter in Jazz machines.
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun #define JAZZ_SCSI_BASE 0xe0002000
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun * i8042 keyboard controller for JAZZ and PICA chipsets.
96*4882a593Smuzhiyun * This address is just a guess and seems to differ from
97*4882a593Smuzhiyun * other mips machines such as RC3xxx...
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun #define JAZZ_KEYBOARD_ADDRESS 0xe0005000
100*4882a593Smuzhiyun #define JAZZ_KEYBOARD_DATA 0xe0005000
101*4882a593Smuzhiyun #define JAZZ_KEYBOARD_COMMAND 0xe0005001
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #ifndef __ASSEMBLY__
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun typedef struct {
106*4882a593Smuzhiyun unsigned char data;
107*4882a593Smuzhiyun unsigned char command;
108*4882a593Smuzhiyun } jazz_keyboard_hardware;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define jazz_kh ((keyboard_hardware *) JAZZ_KEYBOARD_ADDRESS)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun typedef struct {
113*4882a593Smuzhiyun unsigned char pad0[3];
114*4882a593Smuzhiyun unsigned char data;
115*4882a593Smuzhiyun unsigned char pad1[3];
116*4882a593Smuzhiyun unsigned char command;
117*4882a593Smuzhiyun } mips_keyboard_hardware;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun * For now. Needs to be changed for RC3xxx support. See below.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun #define keyboard_hardware jazz_keyboard_hardware
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * i8042 keyboard controller for most other Mips machines.
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun #define MIPS_KEYBOARD_ADDRESS 0xb9005000
130*4882a593Smuzhiyun #define MIPS_KEYBOARD_DATA 0xb9005003
131*4882a593Smuzhiyun #define MIPS_KEYBOARD_COMMAND 0xb9005007
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Serial and parallel ports (WD 16C552) on the Mips JAZZ
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun #define JAZZ_SERIAL1_BASE (unsigned int)0xe0006000
137*4882a593Smuzhiyun #define JAZZ_SERIAL2_BASE (unsigned int)0xe0007000
138*4882a593Smuzhiyun #define JAZZ_PARALLEL_BASE (unsigned int)0xe0008000
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * Dummy Device Address. Used in jazzdma.c
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun #define JAZZ_DUMMY_DEVICE 0xe000d000
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * JAZZ timer registers and interrupt no.
147*4882a593Smuzhiyun * Note that the hardware timer interrupt is actually on
148*4882a593Smuzhiyun * cpu level 6, but to keep compatibility with PC stuff
149*4882a593Smuzhiyun * it is remapped to vector 0. See arch/mips/kernel/entry.S.
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun #define JAZZ_TIMER_INTERVAL 0xe0000228
152*4882a593Smuzhiyun #define JAZZ_TIMER_REGISTER 0xe0000230
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * DRAM configuration register
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun #ifndef __ASSEMBLY__
158*4882a593Smuzhiyun #ifdef __MIPSEL__
159*4882a593Smuzhiyun typedef struct {
160*4882a593Smuzhiyun unsigned int bank2 : 3;
161*4882a593Smuzhiyun unsigned int bank1 : 3;
162*4882a593Smuzhiyun unsigned int mem_bus_width : 1;
163*4882a593Smuzhiyun unsigned int reserved2 : 1;
164*4882a593Smuzhiyun unsigned int page_mode : 1;
165*4882a593Smuzhiyun unsigned int reserved1 : 23;
166*4882a593Smuzhiyun } dram_configuration;
167*4882a593Smuzhiyun #else /* defined (__MIPSEB__) */
168*4882a593Smuzhiyun typedef struct {
169*4882a593Smuzhiyun unsigned int reserved1 : 23;
170*4882a593Smuzhiyun unsigned int page_mode : 1;
171*4882a593Smuzhiyun unsigned int reserved2 : 1;
172*4882a593Smuzhiyun unsigned int mem_bus_width : 1;
173*4882a593Smuzhiyun unsigned int bank1 : 3;
174*4882a593Smuzhiyun unsigned int bank2 : 3;
175*4882a593Smuzhiyun } dram_configuration;
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define PICA_DRAM_CONFIG 0xe00fffe0
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * JAZZ interrupt control registers
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun #define JAZZ_IO_IRQ_SOURCE 0xe0010000
185*4882a593Smuzhiyun #define JAZZ_IO_IRQ_ENABLE 0xe0010002
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /*
188*4882a593Smuzhiyun * JAZZ Interrupt Level definitions
189*4882a593Smuzhiyun *
190*4882a593Smuzhiyun * This is somewhat broken. For reasons which nobody can remember anymore
191*4882a593Smuzhiyun * we remap the Jazz interrupts to the usual ISA style interrupt numbers.
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun #define JAZZ_IRQ_START 24
194*4882a593Smuzhiyun #define JAZZ_IRQ_END (24 + 9)
195*4882a593Smuzhiyun #define JAZZ_PARALLEL_IRQ (JAZZ_IRQ_START + 0)
196*4882a593Smuzhiyun #define JAZZ_FLOPPY_IRQ (JAZZ_IRQ_START + 1)
197*4882a593Smuzhiyun #define JAZZ_SOUND_IRQ (JAZZ_IRQ_START + 2)
198*4882a593Smuzhiyun #define JAZZ_VIDEO_IRQ (JAZZ_IRQ_START + 3)
199*4882a593Smuzhiyun #define JAZZ_ETHERNET_IRQ (JAZZ_IRQ_START + 4)
200*4882a593Smuzhiyun #define JAZZ_SCSI_IRQ (JAZZ_IRQ_START + 5)
201*4882a593Smuzhiyun #define JAZZ_KEYBOARD_IRQ (JAZZ_IRQ_START + 6)
202*4882a593Smuzhiyun #define JAZZ_MOUSE_IRQ (JAZZ_IRQ_START + 7)
203*4882a593Smuzhiyun #define JAZZ_SERIAL1_IRQ (JAZZ_IRQ_START + 8)
204*4882a593Smuzhiyun #define JAZZ_SERIAL2_IRQ (JAZZ_IRQ_START + 9)
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun #define JAZZ_TIMER_IRQ (MIPS_CPU_IRQ_BASE+6)
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * JAZZ DMA Channels
211*4882a593Smuzhiyun * Note: Channels 4...7 are not used with respect to the Acer PICA-61
212*4882a593Smuzhiyun * chipset which does not provide these DMA channels.
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun #define JAZZ_SCSI_DMA 0 /* SCSI */
215*4882a593Smuzhiyun #define JAZZ_FLOPPY_DMA 1 /* FLOPPY */
216*4882a593Smuzhiyun #define JAZZ_AUDIOL_DMA 2 /* AUDIO L */
217*4882a593Smuzhiyun #define JAZZ_AUDIOR_DMA 3 /* AUDIO R */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * JAZZ R4030 MCT_ADR chip (DMA controller)
221*4882a593Smuzhiyun * Note: Virtual Addresses !
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun #define JAZZ_R4030_CONFIG 0xE0000000 /* R4030 config register */
224*4882a593Smuzhiyun #define JAZZ_R4030_REVISION 0xE0000008 /* same as PICA_ASIC_REVISION */
225*4882a593Smuzhiyun #define JAZZ_R4030_INV_ADDR 0xE0000010 /* Invalid Address register */
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define JAZZ_R4030_TRSTBL_BASE 0xE0000018 /* Translation Table Base */
228*4882a593Smuzhiyun #define JAZZ_R4030_TRSTBL_LIM 0xE0000020 /* Translation Table Limit */
229*4882a593Smuzhiyun #define JAZZ_R4030_TRSTBL_INV 0xE0000028 /* Translation Table Invalidate */
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define JAZZ_R4030_CACHE_MTNC 0xE0000030 /* Cache Maintenance */
232*4882a593Smuzhiyun #define JAZZ_R4030_R_FAIL_ADDR 0xE0000038 /* Remote Failed Address */
233*4882a593Smuzhiyun #define JAZZ_R4030_M_FAIL_ADDR 0xE0000040 /* Memory Failed Address */
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define JAZZ_R4030_CACHE_PTAG 0xE0000048 /* I/O Cache Physical Tag */
236*4882a593Smuzhiyun #define JAZZ_R4030_CACHE_LTAG 0xE0000050 /* I/O Cache Logical Tag */
237*4882a593Smuzhiyun #define JAZZ_R4030_CACHE_BMASK 0xE0000058 /* I/O Cache Byte Mask */
238*4882a593Smuzhiyun #define JAZZ_R4030_CACHE_BWIN 0xE0000060 /* I/O Cache Buffer Window */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * Remote Speed Registers.
242*4882a593Smuzhiyun *
243*4882a593Smuzhiyun * 0: free, 1: Ethernet, 2: SCSI, 3: Floppy,
244*4882a593Smuzhiyun * 4: RTC, 5: Kb./Mouse 6: serial 1, 7: serial 2,
245*4882a593Smuzhiyun * 8: parallel, 9: NVRAM, 10: CPU, 11: PROM,
246*4882a593Smuzhiyun * 12: reserved, 13: free, 14: 7seg LED, 15: ???
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun #define JAZZ_R4030_REM_SPEED 0xE0000070 /* 16 Remote Speed Registers */
249*4882a593Smuzhiyun /* 0xE0000070,78,80... 0xE00000E8 */
250*4882a593Smuzhiyun #define JAZZ_R4030_IRQ_ENABLE 0xE00000E8 /* Internal Interrupt Enable */
251*4882a593Smuzhiyun #define JAZZ_R4030_INVAL_ADDR 0xE0000010 /* Invalid address Register */
252*4882a593Smuzhiyun #define JAZZ_R4030_IRQ_SOURCE 0xE0000200 /* Interrupt Source Register */
253*4882a593Smuzhiyun #define JAZZ_R4030_I386_ERROR 0xE0000208 /* i386/EISA Bus Error */
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * Virtual (E)ISA controller address
257*4882a593Smuzhiyun */
258*4882a593Smuzhiyun #define JAZZ_EISA_IRQ_ACK 0xE0000238 /* EISA interrupt acknowledge */
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * Access the R4030 DMA and I/O Controller
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun #ifndef __ASSEMBLY__
264*4882a593Smuzhiyun
r4030_delay(void)265*4882a593Smuzhiyun static inline void r4030_delay(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun __asm__ __volatile__(
268*4882a593Smuzhiyun ".set\tnoreorder\n\t"
269*4882a593Smuzhiyun "nop\n\t"
270*4882a593Smuzhiyun "nop\n\t"
271*4882a593Smuzhiyun "nop\n\t"
272*4882a593Smuzhiyun "nop\n\t"
273*4882a593Smuzhiyun ".set\treorder");
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
r4030_read_reg16(unsigned long addr)276*4882a593Smuzhiyun static inline unsigned short r4030_read_reg16(unsigned long addr)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun unsigned short ret = *((volatile unsigned short *)addr);
279*4882a593Smuzhiyun r4030_delay();
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
r4030_read_reg32(unsigned long addr)283*4882a593Smuzhiyun static inline unsigned int r4030_read_reg32(unsigned long addr)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun unsigned int ret = *((volatile unsigned int *)addr);
286*4882a593Smuzhiyun r4030_delay();
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
r4030_write_reg16(unsigned long addr,unsigned val)290*4882a593Smuzhiyun static inline void r4030_write_reg16(unsigned long addr, unsigned val)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun *((volatile unsigned short *)addr) = val;
293*4882a593Smuzhiyun r4030_delay();
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
r4030_write_reg32(unsigned long addr,unsigned val)296*4882a593Smuzhiyun static inline void r4030_write_reg32(unsigned long addr, unsigned val)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun *((volatile unsigned int *)addr) = val;
299*4882a593Smuzhiyun r4030_delay();
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define JAZZ_FDC_BASE 0xe0003000
305*4882a593Smuzhiyun #define JAZZ_RTC_BASE 0xe0004000
306*4882a593Smuzhiyun #define JAZZ_PORT_BASE 0xe2000000
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #define JAZZ_EISA_BASE 0xe3000000
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun #endif /* __ASM_JAZZ_H */
311