xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/ip32/mace.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Definitions for the SGI MACE (Multimedia, Audio and Communications Engine)
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
5*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
6*4882a593Smuzhiyun  * for more details.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2000 Harald Koerfgen
9*4882a593Smuzhiyun  * Copyright (C) 2004 Ladislav Michl
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef __ASM_MACE_H__
13*4882a593Smuzhiyun #define __ASM_MACE_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Address map
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #define MACE_BASE	0x1f000000	/* physical */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * PCI interface
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun struct mace_pci {
24*4882a593Smuzhiyun 	volatile unsigned int error_addr;
25*4882a593Smuzhiyun 	volatile unsigned int error;
26*4882a593Smuzhiyun #define MACEPCI_ERROR_MASTER_ABORT		BIT(31)
27*4882a593Smuzhiyun #define MACEPCI_ERROR_TARGET_ABORT		BIT(30)
28*4882a593Smuzhiyun #define MACEPCI_ERROR_DATA_PARITY_ERR		BIT(29)
29*4882a593Smuzhiyun #define MACEPCI_ERROR_RETRY_ERR			BIT(28)
30*4882a593Smuzhiyun #define MACEPCI_ERROR_ILLEGAL_CMD		BIT(27)
31*4882a593Smuzhiyun #define MACEPCI_ERROR_SYSTEM_ERR		BIT(26)
32*4882a593Smuzhiyun #define MACEPCI_ERROR_INTERRUPT_TEST		BIT(25)
33*4882a593Smuzhiyun #define MACEPCI_ERROR_PARITY_ERR		BIT(24)
34*4882a593Smuzhiyun #define MACEPCI_ERROR_OVERRUN			BIT(23)
35*4882a593Smuzhiyun #define MACEPCI_ERROR_RSVD			BIT(22)
36*4882a593Smuzhiyun #define MACEPCI_ERROR_MEMORY_ADDR		BIT(21)
37*4882a593Smuzhiyun #define MACEPCI_ERROR_CONFIG_ADDR		BIT(20)
38*4882a593Smuzhiyun #define MACEPCI_ERROR_MASTER_ABORT_ADDR_VALID	BIT(19)
39*4882a593Smuzhiyun #define MACEPCI_ERROR_TARGET_ABORT_ADDR_VALID	BIT(18)
40*4882a593Smuzhiyun #define MACEPCI_ERROR_DATA_PARITY_ADDR_VALID	BIT(17)
41*4882a593Smuzhiyun #define MACEPCI_ERROR_RETRY_ADDR_VALID		BIT(16)
42*4882a593Smuzhiyun #define MACEPCI_ERROR_SIG_TABORT		BIT(4)
43*4882a593Smuzhiyun #define MACEPCI_ERROR_DEVSEL_MASK		0xc0
44*4882a593Smuzhiyun #define MACEPCI_ERROR_DEVSEL_FAST		0
45*4882a593Smuzhiyun #define MACEPCI_ERROR_DEVSEL_MED		0x40
46*4882a593Smuzhiyun #define MACEPCI_ERROR_DEVSEL_SLOW		0x80
47*4882a593Smuzhiyun #define MACEPCI_ERROR_FBB			BIT(1)
48*4882a593Smuzhiyun #define MACEPCI_ERROR_66MHZ			BIT(0)
49*4882a593Smuzhiyun 	volatile unsigned int control;
50*4882a593Smuzhiyun #define MACEPCI_CONTROL_INT(x)			BIT(x)
51*4882a593Smuzhiyun #define MACEPCI_CONTROL_INT_MASK		0xff
52*4882a593Smuzhiyun #define MACEPCI_CONTROL_SERR_ENA		BIT(8)
53*4882a593Smuzhiyun #define MACEPCI_CONTROL_ARB_N6			BIT(9)
54*4882a593Smuzhiyun #define MACEPCI_CONTROL_PARITY_ERR		BIT(10)
55*4882a593Smuzhiyun #define MACEPCI_CONTROL_MRMRA_ENA		BIT(11)
56*4882a593Smuzhiyun #define MACEPCI_CONTROL_ARB_N3			BIT(12)
57*4882a593Smuzhiyun #define MACEPCI_CONTROL_ARB_N4			BIT(13)
58*4882a593Smuzhiyun #define MACEPCI_CONTROL_ARB_N5			BIT(14)
59*4882a593Smuzhiyun #define MACEPCI_CONTROL_PARK_LIU		BIT(15)
60*4882a593Smuzhiyun #define MACEPCI_CONTROL_INV_INT(x)		BIT(16+x)
61*4882a593Smuzhiyun #define MACEPCI_CONTROL_INV_INT_MASK		0x00ff0000
62*4882a593Smuzhiyun #define MACEPCI_CONTROL_OVERRUN_INT		BIT(24)
63*4882a593Smuzhiyun #define MACEPCI_CONTROL_PARITY_INT		BIT(25)
64*4882a593Smuzhiyun #define MACEPCI_CONTROL_SERR_INT		BIT(26)
65*4882a593Smuzhiyun #define MACEPCI_CONTROL_IT_INT			BIT(27)
66*4882a593Smuzhiyun #define MACEPCI_CONTROL_RE_INT			BIT(28)
67*4882a593Smuzhiyun #define MACEPCI_CONTROL_DPED_INT		BIT(29)
68*4882a593Smuzhiyun #define MACEPCI_CONTROL_TAR_INT			BIT(30)
69*4882a593Smuzhiyun #define MACEPCI_CONTROL_MAR_INT			BIT(31)
70*4882a593Smuzhiyun 	volatile unsigned int rev;
71*4882a593Smuzhiyun 	unsigned int _pad[0xcf8/4 - 4];
72*4882a593Smuzhiyun 	volatile unsigned int config_addr;
73*4882a593Smuzhiyun 	union {
74*4882a593Smuzhiyun 		volatile unsigned char b[4];
75*4882a593Smuzhiyun 		volatile unsigned short w[2];
76*4882a593Smuzhiyun 		volatile unsigned int l;
77*4882a593Smuzhiyun 	} config_data;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun #define MACEPCI_LOW_MEMORY		0x1a000000
80*4882a593Smuzhiyun #define MACEPCI_LOW_IO			0x18000000
81*4882a593Smuzhiyun #define MACEPCI_SWAPPED_VIEW		0
82*4882a593Smuzhiyun #define MACEPCI_NATIVE_VIEW		0x40000000
83*4882a593Smuzhiyun #define MACEPCI_IO			0x80000000
84*4882a593Smuzhiyun #define MACEPCI_HI_MEMORY		0x280000000
85*4882a593Smuzhiyun #define MACEPCI_HI_IO			0x100000000
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  * Video interface
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun struct mace_video {
91*4882a593Smuzhiyun 	unsigned long xxx;	/* later... */
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun  * Ethernet interface
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun struct mace_ethernet {
98*4882a593Smuzhiyun 	volatile u64 mac_ctrl;
99*4882a593Smuzhiyun 	volatile unsigned long int_stat;
100*4882a593Smuzhiyun 	volatile unsigned long dma_ctrl;
101*4882a593Smuzhiyun 	volatile unsigned long timer;
102*4882a593Smuzhiyun 	volatile unsigned long tx_int_al;
103*4882a593Smuzhiyun 	volatile unsigned long rx_int_al;
104*4882a593Smuzhiyun 	volatile unsigned long tx_info;
105*4882a593Smuzhiyun 	volatile unsigned long tx_info_al;
106*4882a593Smuzhiyun 	volatile unsigned long rx_buff;
107*4882a593Smuzhiyun 	volatile unsigned long rx_buff_al1;
108*4882a593Smuzhiyun 	volatile unsigned long rx_buff_al2;
109*4882a593Smuzhiyun 	volatile unsigned long diag;
110*4882a593Smuzhiyun 	volatile unsigned long phy_data;
111*4882a593Smuzhiyun 	volatile unsigned long phy_regs;
112*4882a593Smuzhiyun 	volatile unsigned long phy_trans_go;
113*4882a593Smuzhiyun 	volatile unsigned long backoff_seed;
114*4882a593Smuzhiyun 	/*===================================*/
115*4882a593Smuzhiyun 	volatile unsigned long imq_reserved[4];
116*4882a593Smuzhiyun 	volatile unsigned long mac_addr;
117*4882a593Smuzhiyun 	volatile unsigned long mac_addr2;
118*4882a593Smuzhiyun 	volatile unsigned long mcast_filter;
119*4882a593Smuzhiyun 	volatile unsigned long tx_ring_base;
120*4882a593Smuzhiyun 	/* Following are read-only registers for debugging */
121*4882a593Smuzhiyun 	volatile unsigned long tx_pkt1_hdr;
122*4882a593Smuzhiyun 	volatile unsigned long tx_pkt1_ptr[3];
123*4882a593Smuzhiyun 	volatile unsigned long tx_pkt2_hdr;
124*4882a593Smuzhiyun 	volatile unsigned long tx_pkt2_ptr[3];
125*4882a593Smuzhiyun 	/*===================================*/
126*4882a593Smuzhiyun 	volatile unsigned long rx_fifo;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun  * Peripherals
131*4882a593Smuzhiyun  */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Audio registers */
134*4882a593Smuzhiyun struct mace_audio {
135*4882a593Smuzhiyun 	volatile unsigned long control;
136*4882a593Smuzhiyun 	volatile unsigned long codec_control;		/* codec status control */
137*4882a593Smuzhiyun 	volatile unsigned long codec_mask;		/* codec status input mask */
138*4882a593Smuzhiyun 	volatile unsigned long codec_read;		/* codec status read data */
139*4882a593Smuzhiyun 	struct {
140*4882a593Smuzhiyun 		volatile unsigned long control;		/* channel control */
141*4882a593Smuzhiyun 		volatile unsigned long read_ptr;	/* channel read pointer */
142*4882a593Smuzhiyun 		volatile unsigned long write_ptr;	/* channel write pointer */
143*4882a593Smuzhiyun 		volatile unsigned long depth;		/* channel depth */
144*4882a593Smuzhiyun 	} chan[3];
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* register definitions for parallel port DMA */
149*4882a593Smuzhiyun struct mace_parport {
150*4882a593Smuzhiyun 	/* 0 - do nothing,
151*4882a593Smuzhiyun 	 * 1 - pulse terminal count to the device after buffer is drained */
152*4882a593Smuzhiyun #define MACEPAR_CONTEXT_LASTFLAG	BIT(63)
153*4882a593Smuzhiyun 	/* Should not cross 4K page boundary */
154*4882a593Smuzhiyun #define MACEPAR_CONTEXT_DATA_BOUND	0x0000000000001000UL
155*4882a593Smuzhiyun #define MACEPAR_CONTEXT_DATALEN_MASK	0x00000fff00000000UL
156*4882a593Smuzhiyun #define MACEPAR_CONTEXT_DATALEN_SHIFT	32
157*4882a593Smuzhiyun 	/* Can be arbitrarily aligned on any byte boundary on output,
158*4882a593Smuzhiyun 	 * 64 byte aligned on input */
159*4882a593Smuzhiyun #define MACEPAR_CONTEXT_BASEADDR_MASK	0x00000000ffffffffUL
160*4882a593Smuzhiyun 	volatile u64 context_a;
161*4882a593Smuzhiyun 	volatile u64 context_b;
162*4882a593Smuzhiyun 	/* 0 - mem->device, 1 - device->mem */
163*4882a593Smuzhiyun #define MACEPAR_CTLSTAT_DIRECTION	BIT(0)
164*4882a593Smuzhiyun 	/* 0 - channel frozen, 1 - channel enabled */
165*4882a593Smuzhiyun #define MACEPAR_CTLSTAT_ENABLE		BIT(1)
166*4882a593Smuzhiyun 	/* 0 - channel active, 1 - complete channel reset */
167*4882a593Smuzhiyun #define MACEPAR_CTLSTAT_RESET		BIT(2)
168*4882a593Smuzhiyun #define MACEPAR_CTLSTAT_CTXB_VALID	BIT(3)
169*4882a593Smuzhiyun #define MACEPAR_CTLSTAT_CTXA_VALID	BIT(4)
170*4882a593Smuzhiyun 	volatile u64 cntlstat;		/* Control/Status register */
171*4882a593Smuzhiyun #define MACEPAR_DIAG_CTXINUSE		BIT(0)
172*4882a593Smuzhiyun 	/* 1 - Dma engine is enabled and processing something */
173*4882a593Smuzhiyun #define MACEPAR_DIAG_DMACTIVE		BIT(1)
174*4882a593Smuzhiyun 	/* Counter of bytes left */
175*4882a593Smuzhiyun #define MACEPAR_DIAG_CTRMASK		0x0000000000003ffcUL
176*4882a593Smuzhiyun #define MACEPAR_DIAG_CTRSHIFT		2
177*4882a593Smuzhiyun 	volatile u64 diagnostic;	/* RO: diagnostic register */
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* ISA Control and DMA registers */
181*4882a593Smuzhiyun struct mace_isactrl {
182*4882a593Smuzhiyun 	volatile unsigned long ringbase;
183*4882a593Smuzhiyun #define MACEISA_RINGBUFFERS_SIZE	(8 * 4096)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	volatile unsigned long misc;
186*4882a593Smuzhiyun #define MACEISA_FLASH_WE		BIT(0)	/* 1=> Enable FLASH writes */
187*4882a593Smuzhiyun #define MACEISA_PWD_CLEAR		BIT(1)	/* 1=> PWD CLEAR jumper detected */
188*4882a593Smuzhiyun #define MACEISA_NIC_DEASSERT		BIT(2)
189*4882a593Smuzhiyun #define MACEISA_NIC_DATA		BIT(3)
190*4882a593Smuzhiyun #define MACEISA_LED_RED			BIT(4)	/* 0=> Illuminate red LED */
191*4882a593Smuzhiyun #define MACEISA_LED_GREEN		BIT(5)	/* 0=> Illuminate green LED */
192*4882a593Smuzhiyun #define MACEISA_DP_RAM_ENABLE		BIT(6)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	volatile unsigned long istat;
195*4882a593Smuzhiyun 	volatile unsigned long imask;
196*4882a593Smuzhiyun #define MACEISA_AUDIO_SW_INT		BIT(0)
197*4882a593Smuzhiyun #define MACEISA_AUDIO_SC_INT		BIT(1)
198*4882a593Smuzhiyun #define MACEISA_AUDIO1_DMAT_INT		BIT(2)
199*4882a593Smuzhiyun #define MACEISA_AUDIO1_OF_INT		BIT(3)
200*4882a593Smuzhiyun #define MACEISA_AUDIO2_DMAT_INT		BIT(4)
201*4882a593Smuzhiyun #define MACEISA_AUDIO2_MERR_INT		BIT(5)
202*4882a593Smuzhiyun #define MACEISA_AUDIO3_DMAT_INT		BIT(6)
203*4882a593Smuzhiyun #define MACEISA_AUDIO3_MERR_INT		BIT(7)
204*4882a593Smuzhiyun #define MACEISA_RTC_INT			BIT(8)
205*4882a593Smuzhiyun #define MACEISA_KEYB_INT		BIT(9)
206*4882a593Smuzhiyun #define MACEISA_KEYB_POLL_INT		BIT(10)
207*4882a593Smuzhiyun #define MACEISA_MOUSE_INT		BIT(11)
208*4882a593Smuzhiyun #define MACEISA_MOUSE_POLL_INT		BIT(12)
209*4882a593Smuzhiyun #define MACEISA_TIMER0_INT		BIT(13)
210*4882a593Smuzhiyun #define MACEISA_TIMER1_INT		BIT(14)
211*4882a593Smuzhiyun #define MACEISA_TIMER2_INT		BIT(15)
212*4882a593Smuzhiyun #define MACEISA_PARALLEL_INT		BIT(16)
213*4882a593Smuzhiyun #define MACEISA_PAR_CTXA_INT		BIT(17)
214*4882a593Smuzhiyun #define MACEISA_PAR_CTXB_INT		BIT(18)
215*4882a593Smuzhiyun #define MACEISA_PAR_MERR_INT		BIT(19)
216*4882a593Smuzhiyun #define MACEISA_SERIAL1_INT		BIT(20)
217*4882a593Smuzhiyun #define MACEISA_SERIAL1_TDMAT_INT	BIT(21)
218*4882a593Smuzhiyun #define MACEISA_SERIAL1_TDMAPR_INT	BIT(22)
219*4882a593Smuzhiyun #define MACEISA_SERIAL1_TDMAME_INT	BIT(23)
220*4882a593Smuzhiyun #define MACEISA_SERIAL1_RDMAT_INT	BIT(24)
221*4882a593Smuzhiyun #define MACEISA_SERIAL1_RDMAOR_INT	BIT(25)
222*4882a593Smuzhiyun #define MACEISA_SERIAL2_INT		BIT(26)
223*4882a593Smuzhiyun #define MACEISA_SERIAL2_TDMAT_INT	BIT(27)
224*4882a593Smuzhiyun #define MACEISA_SERIAL2_TDMAPR_INT	BIT(28)
225*4882a593Smuzhiyun #define MACEISA_SERIAL2_TDMAME_INT	BIT(29)
226*4882a593Smuzhiyun #define MACEISA_SERIAL2_RDMAT_INT	BIT(30)
227*4882a593Smuzhiyun #define MACEISA_SERIAL2_RDMAOR_INT	BIT(31)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	volatile unsigned long _pad[0x2000/8 - 4];
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	volatile unsigned long dp_ram[0x400];
232*4882a593Smuzhiyun 	struct mace_parport parport;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* Keyboard & Mouse registers
236*4882a593Smuzhiyun  * -> drivers/input/serio/maceps2.c */
237*4882a593Smuzhiyun struct mace_ps2port {
238*4882a593Smuzhiyun 	volatile unsigned long tx;
239*4882a593Smuzhiyun 	volatile unsigned long rx;
240*4882a593Smuzhiyun 	volatile unsigned long control;
241*4882a593Smuzhiyun 	volatile unsigned long status;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun struct mace_ps2 {
245*4882a593Smuzhiyun 	struct mace_ps2port keyb;
246*4882a593Smuzhiyun 	struct mace_ps2port mouse;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* I2C registers
250*4882a593Smuzhiyun  * -> drivers/i2c/algos/i2c-algo-sgi.c */
251*4882a593Smuzhiyun struct mace_i2c {
252*4882a593Smuzhiyun 	volatile unsigned long config;
253*4882a593Smuzhiyun #define MACEI2C_RESET		BIT(0)
254*4882a593Smuzhiyun #define MACEI2C_FAST		BIT(1)
255*4882a593Smuzhiyun #define MACEI2C_DATA_OVERRIDE	BIT(2)
256*4882a593Smuzhiyun #define MACEI2C_CLOCK_OVERRIDE	BIT(3)
257*4882a593Smuzhiyun #define MACEI2C_DATA_STATUS	BIT(4)
258*4882a593Smuzhiyun #define MACEI2C_CLOCK_STATUS	BIT(5)
259*4882a593Smuzhiyun 	volatile unsigned long control;
260*4882a593Smuzhiyun 	volatile unsigned long data;
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /* Timer registers */
264*4882a593Smuzhiyun typedef union {
265*4882a593Smuzhiyun 	volatile unsigned long ust_msc;
266*4882a593Smuzhiyun 	struct reg {
267*4882a593Smuzhiyun 		volatile unsigned int ust;
268*4882a593Smuzhiyun 		volatile unsigned int msc;
269*4882a593Smuzhiyun 	} reg;
270*4882a593Smuzhiyun } timer_reg;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun struct mace_timers {
273*4882a593Smuzhiyun 	volatile unsigned long ust;
274*4882a593Smuzhiyun #define MACE_UST_PERIOD_NS	960
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	volatile unsigned long compare1;
277*4882a593Smuzhiyun 	volatile unsigned long compare2;
278*4882a593Smuzhiyun 	volatile unsigned long compare3;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	timer_reg audio_in;
281*4882a593Smuzhiyun 	timer_reg audio_out1;
282*4882a593Smuzhiyun 	timer_reg audio_out2;
283*4882a593Smuzhiyun 	timer_reg video_in1;
284*4882a593Smuzhiyun 	timer_reg video_in2;
285*4882a593Smuzhiyun 	timer_reg video_out;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun struct mace_perif {
289*4882a593Smuzhiyun 	struct mace_audio audio;
290*4882a593Smuzhiyun 	char _pad0[0x10000 - sizeof(struct mace_audio)];
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	struct mace_isactrl ctrl;
293*4882a593Smuzhiyun 	char _pad1[0x10000 - sizeof(struct mace_isactrl)];
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	struct mace_ps2 ps2;
296*4882a593Smuzhiyun 	char _pad2[0x10000 - sizeof(struct mace_ps2)];
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	struct mace_i2c i2c;
299*4882a593Smuzhiyun 	char _pad3[0x10000 - sizeof(struct mace_i2c)];
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	struct mace_timers timers;
302*4882a593Smuzhiyun 	char _pad4[0x10000 - sizeof(struct mace_timers)];
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun  * ISA peripherals
308*4882a593Smuzhiyun  */
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* Parallel port */
311*4882a593Smuzhiyun struct mace_parallel {
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun struct mace_ecp1284 {	/* later... */
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Serial port */
318*4882a593Smuzhiyun struct mace_serial {
319*4882a593Smuzhiyun 	volatile unsigned long xxx;	/* later... */
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun struct mace_isa {
323*4882a593Smuzhiyun 	struct mace_parallel parallel;
324*4882a593Smuzhiyun 	char _pad1[0x8000 - sizeof(struct mace_parallel)];
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	struct mace_ecp1284 ecp1284;
327*4882a593Smuzhiyun 	char _pad2[0x8000 - sizeof(struct mace_ecp1284)];
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	struct mace_serial serial1;
330*4882a593Smuzhiyun 	char _pad3[0x8000 - sizeof(struct mace_serial)];
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	struct mace_serial serial2;
333*4882a593Smuzhiyun 	char _pad4[0x8000 - sizeof(struct mace_serial)];
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	volatile unsigned char rtc[0x10000];
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun struct sgi_mace {
339*4882a593Smuzhiyun 	char _reserved[0x80000];
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	struct mace_pci pci;
342*4882a593Smuzhiyun 	char _pad0[0x80000 - sizeof(struct mace_pci)];
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	struct mace_video video_in1;
345*4882a593Smuzhiyun 	char _pad1[0x80000 - sizeof(struct mace_video)];
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	struct mace_video video_in2;
348*4882a593Smuzhiyun 	char _pad2[0x80000 - sizeof(struct mace_video)];
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	struct mace_video video_out;
351*4882a593Smuzhiyun 	char _pad3[0x80000 - sizeof(struct mace_video)];
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	struct mace_ethernet eth;
354*4882a593Smuzhiyun 	char _pad4[0x80000 - sizeof(struct mace_ethernet)];
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	struct mace_perif perif;
357*4882a593Smuzhiyun 	char _pad5[0x80000 - sizeof(struct mace_perif)];
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	struct mace_isa isa;
360*4882a593Smuzhiyun 	char _pad6[0x80000 - sizeof(struct mace_isa)];
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun extern struct sgi_mace __iomem *mace;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #endif /* __ASM_MACE_H__ */
366