1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2006 Ralf Baechle (ralf@linux-mips.org)
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #ifndef _ASM_FUTEX_H
9*4882a593Smuzhiyun #define _ASM_FUTEX_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifdef __KERNEL__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/futex.h>
14*4882a593Smuzhiyun #include <linux/uaccess.h>
15*4882a593Smuzhiyun #include <asm/asm-eva.h>
16*4882a593Smuzhiyun #include <asm/barrier.h>
17*4882a593Smuzhiyun #include <asm/compiler.h>
18*4882a593Smuzhiyun #include <asm/errno.h>
19*4882a593Smuzhiyun #include <asm/sync.h>
20*4882a593Smuzhiyun #include <asm/war.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define __futex_atomic_op(insn, ret, oldval, uaddr, oparg) \
23*4882a593Smuzhiyun { \
24*4882a593Smuzhiyun if (cpu_has_llsc && IS_ENABLED(CONFIG_WAR_R10000_LLSC)) { \
25*4882a593Smuzhiyun __asm__ __volatile__( \
26*4882a593Smuzhiyun " .set push \n" \
27*4882a593Smuzhiyun " .set noat \n" \
28*4882a593Smuzhiyun " .set push \n" \
29*4882a593Smuzhiyun " .set arch=r4000 \n" \
30*4882a593Smuzhiyun "1: ll %1, %4 # __futex_atomic_op \n" \
31*4882a593Smuzhiyun " .set pop \n" \
32*4882a593Smuzhiyun " " insn " \n" \
33*4882a593Smuzhiyun " .set arch=r4000 \n" \
34*4882a593Smuzhiyun "2: sc $1, %2 \n" \
35*4882a593Smuzhiyun " beqzl $1, 1b \n" \
36*4882a593Smuzhiyun __stringify(__WEAK_LLSC_MB) " \n" \
37*4882a593Smuzhiyun "3: \n" \
38*4882a593Smuzhiyun " .insn \n" \
39*4882a593Smuzhiyun " .set pop \n" \
40*4882a593Smuzhiyun " .section .fixup,\"ax\" \n" \
41*4882a593Smuzhiyun "4: li %0, %6 \n" \
42*4882a593Smuzhiyun " j 3b \n" \
43*4882a593Smuzhiyun " .previous \n" \
44*4882a593Smuzhiyun " .section __ex_table,\"a\" \n" \
45*4882a593Smuzhiyun " "__UA_ADDR "\t1b, 4b \n" \
46*4882a593Smuzhiyun " "__UA_ADDR "\t2b, 4b \n" \
47*4882a593Smuzhiyun " .previous \n" \
48*4882a593Smuzhiyun : "=r" (ret), "=&r" (oldval), \
49*4882a593Smuzhiyun "=" GCC_OFF_SMALL_ASM() (*uaddr) \
50*4882a593Smuzhiyun : "0" (0), GCC_OFF_SMALL_ASM() (*uaddr), "Jr" (oparg), \
51*4882a593Smuzhiyun "i" (-EFAULT) \
52*4882a593Smuzhiyun : "memory"); \
53*4882a593Smuzhiyun } else if (cpu_has_llsc) { \
54*4882a593Smuzhiyun __asm__ __volatile__( \
55*4882a593Smuzhiyun " .set push \n" \
56*4882a593Smuzhiyun " .set noat \n" \
57*4882a593Smuzhiyun " .set push \n" \
58*4882a593Smuzhiyun " .set "MIPS_ISA_ARCH_LEVEL" \n" \
59*4882a593Smuzhiyun " " __SYNC(full, loongson3_war) " \n" \
60*4882a593Smuzhiyun "1: "user_ll("%1", "%4")" # __futex_atomic_op\n" \
61*4882a593Smuzhiyun " .set pop \n" \
62*4882a593Smuzhiyun " " insn " \n" \
63*4882a593Smuzhiyun " .set "MIPS_ISA_ARCH_LEVEL" \n" \
64*4882a593Smuzhiyun "2: "user_sc("$1", "%2")" \n" \
65*4882a593Smuzhiyun " beqz $1, 1b \n" \
66*4882a593Smuzhiyun __stringify(__WEAK_LLSC_MB) " \n" \
67*4882a593Smuzhiyun "3: \n" \
68*4882a593Smuzhiyun " .insn \n" \
69*4882a593Smuzhiyun " .set pop \n" \
70*4882a593Smuzhiyun " .section .fixup,\"ax\" \n" \
71*4882a593Smuzhiyun "4: li %0, %6 \n" \
72*4882a593Smuzhiyun " j 3b \n" \
73*4882a593Smuzhiyun " .previous \n" \
74*4882a593Smuzhiyun " .section __ex_table,\"a\" \n" \
75*4882a593Smuzhiyun " "__UA_ADDR "\t1b, 4b \n" \
76*4882a593Smuzhiyun " "__UA_ADDR "\t2b, 4b \n" \
77*4882a593Smuzhiyun " .previous \n" \
78*4882a593Smuzhiyun : "=r" (ret), "=&r" (oldval), \
79*4882a593Smuzhiyun "=" GCC_OFF_SMALL_ASM() (*uaddr) \
80*4882a593Smuzhiyun : "0" (0), GCC_OFF_SMALL_ASM() (*uaddr), "Jr" (oparg), \
81*4882a593Smuzhiyun "i" (-EFAULT) \
82*4882a593Smuzhiyun : "memory"); \
83*4882a593Smuzhiyun } else \
84*4882a593Smuzhiyun ret = -ENOSYS; \
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static inline int
arch_futex_atomic_op_inuser(int op,int oparg,int * oval,u32 __user * uaddr)88*4882a593Smuzhiyun arch_futex_atomic_op_inuser(int op, int oparg, int *oval, u32 __user *uaddr)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun int oldval = 0, ret;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (!access_ok(uaddr, sizeof(u32)))
93*4882a593Smuzhiyun return -EFAULT;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun switch (op) {
96*4882a593Smuzhiyun case FUTEX_OP_SET:
97*4882a593Smuzhiyun __futex_atomic_op("move $1, %z5", ret, oldval, uaddr, oparg);
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun case FUTEX_OP_ADD:
101*4882a593Smuzhiyun __futex_atomic_op("addu $1, %1, %z5",
102*4882a593Smuzhiyun ret, oldval, uaddr, oparg);
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun case FUTEX_OP_OR:
105*4882a593Smuzhiyun __futex_atomic_op("or $1, %1, %z5",
106*4882a593Smuzhiyun ret, oldval, uaddr, oparg);
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun case FUTEX_OP_ANDN:
109*4882a593Smuzhiyun __futex_atomic_op("and $1, %1, %z5",
110*4882a593Smuzhiyun ret, oldval, uaddr, ~oparg);
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun case FUTEX_OP_XOR:
113*4882a593Smuzhiyun __futex_atomic_op("xor $1, %1, %z5",
114*4882a593Smuzhiyun ret, oldval, uaddr, oparg);
115*4882a593Smuzhiyun break;
116*4882a593Smuzhiyun default:
117*4882a593Smuzhiyun ret = -ENOSYS;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (!ret)
121*4882a593Smuzhiyun *oval = oldval;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return ret;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static inline int
futex_atomic_cmpxchg_inatomic(u32 * uval,u32 __user * uaddr,u32 oldval,u32 newval)127*4882a593Smuzhiyun futex_atomic_cmpxchg_inatomic(u32 *uval, u32 __user *uaddr,
128*4882a593Smuzhiyun u32 oldval, u32 newval)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun int ret = 0;
131*4882a593Smuzhiyun u32 val;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (!access_ok(uaddr, sizeof(u32)))
134*4882a593Smuzhiyun return -EFAULT;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (cpu_has_llsc && IS_ENABLED(CONFIG_WAR_R10000_LLSC)) {
137*4882a593Smuzhiyun __asm__ __volatile__(
138*4882a593Smuzhiyun "# futex_atomic_cmpxchg_inatomic \n"
139*4882a593Smuzhiyun " .set push \n"
140*4882a593Smuzhiyun " .set noat \n"
141*4882a593Smuzhiyun " .set push \n"
142*4882a593Smuzhiyun " .set arch=r4000 \n"
143*4882a593Smuzhiyun "1: ll %1, %3 \n"
144*4882a593Smuzhiyun " bne %1, %z4, 3f \n"
145*4882a593Smuzhiyun " .set pop \n"
146*4882a593Smuzhiyun " move $1, %z5 \n"
147*4882a593Smuzhiyun " .set arch=r4000 \n"
148*4882a593Smuzhiyun "2: sc $1, %2 \n"
149*4882a593Smuzhiyun " beqzl $1, 1b \n"
150*4882a593Smuzhiyun __stringify(__WEAK_LLSC_MB) " \n"
151*4882a593Smuzhiyun "3: \n"
152*4882a593Smuzhiyun " .insn \n"
153*4882a593Smuzhiyun " .set pop \n"
154*4882a593Smuzhiyun " .section .fixup,\"ax\" \n"
155*4882a593Smuzhiyun "4: li %0, %6 \n"
156*4882a593Smuzhiyun " j 3b \n"
157*4882a593Smuzhiyun " .previous \n"
158*4882a593Smuzhiyun " .section __ex_table,\"a\" \n"
159*4882a593Smuzhiyun " "__UA_ADDR "\t1b, 4b \n"
160*4882a593Smuzhiyun " "__UA_ADDR "\t2b, 4b \n"
161*4882a593Smuzhiyun " .previous \n"
162*4882a593Smuzhiyun : "+r" (ret), "=&r" (val), "=" GCC_OFF_SMALL_ASM() (*uaddr)
163*4882a593Smuzhiyun : GCC_OFF_SMALL_ASM() (*uaddr), "Jr" (oldval), "Jr" (newval),
164*4882a593Smuzhiyun "i" (-EFAULT)
165*4882a593Smuzhiyun : "memory");
166*4882a593Smuzhiyun } else if (cpu_has_llsc) {
167*4882a593Smuzhiyun __asm__ __volatile__(
168*4882a593Smuzhiyun "# futex_atomic_cmpxchg_inatomic \n"
169*4882a593Smuzhiyun " .set push \n"
170*4882a593Smuzhiyun " .set noat \n"
171*4882a593Smuzhiyun " .set push \n"
172*4882a593Smuzhiyun " .set "MIPS_ISA_ARCH_LEVEL" \n"
173*4882a593Smuzhiyun " " __SYNC(full, loongson3_war) " \n"
174*4882a593Smuzhiyun "1: "user_ll("%1", "%3")" \n"
175*4882a593Smuzhiyun " bne %1, %z4, 3f \n"
176*4882a593Smuzhiyun " .set pop \n"
177*4882a593Smuzhiyun " move $1, %z5 \n"
178*4882a593Smuzhiyun " .set "MIPS_ISA_ARCH_LEVEL" \n"
179*4882a593Smuzhiyun "2: "user_sc("$1", "%2")" \n"
180*4882a593Smuzhiyun " beqz $1, 1b \n"
181*4882a593Smuzhiyun "3: " __SYNC_ELSE(full, loongson3_war, __WEAK_LLSC_MB) "\n"
182*4882a593Smuzhiyun " .insn \n"
183*4882a593Smuzhiyun " .set pop \n"
184*4882a593Smuzhiyun " .section .fixup,\"ax\" \n"
185*4882a593Smuzhiyun "4: li %0, %6 \n"
186*4882a593Smuzhiyun " j 3b \n"
187*4882a593Smuzhiyun " .previous \n"
188*4882a593Smuzhiyun " .section __ex_table,\"a\" \n"
189*4882a593Smuzhiyun " "__UA_ADDR "\t1b, 4b \n"
190*4882a593Smuzhiyun " "__UA_ADDR "\t2b, 4b \n"
191*4882a593Smuzhiyun " .previous \n"
192*4882a593Smuzhiyun : "+r" (ret), "=&r" (val), "=" GCC_OFF_SMALL_ASM() (*uaddr)
193*4882a593Smuzhiyun : GCC_OFF_SMALL_ASM() (*uaddr), "Jr" (oldval), "Jr" (newval),
194*4882a593Smuzhiyun "i" (-EFAULT)
195*4882a593Smuzhiyun : "memory");
196*4882a593Smuzhiyun } else
197*4882a593Smuzhiyun return -ENOSYS;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun *uval = val;
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun #endif /* _ASM_FUTEX_H */
205