xref: /OK3568_Linux_fs/kernel/arch/mips/include/asm/cpu-info.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1994 Waldorf GMBH
7*4882a593Smuzhiyun  * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8*4882a593Smuzhiyun  * Copyright (C) 1996 Paul M. Antoine
9*4882a593Smuzhiyun  * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
10*4882a593Smuzhiyun  * Copyright (C) 2004  Maciej W. Rozycki
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #ifndef __ASM_CPU_INFO_H
13*4882a593Smuzhiyun #define __ASM_CPU_INFO_H
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/cache.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/mipsregs.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * Descriptor for a cache
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun struct cache_desc {
24*4882a593Smuzhiyun 	unsigned int waysize;	/* Bytes per way */
25*4882a593Smuzhiyun 	unsigned short sets;	/* Number of lines per set */
26*4882a593Smuzhiyun 	unsigned char ways;	/* Number of ways */
27*4882a593Smuzhiyun 	unsigned char linesz;	/* Size of line in bytes */
28*4882a593Smuzhiyun 	unsigned char waybit;	/* Bits to select in a cache set */
29*4882a593Smuzhiyun 	unsigned char flags;	/* Flags describing cache properties */
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct guest_info {
33*4882a593Smuzhiyun 	unsigned long		ases;
34*4882a593Smuzhiyun 	unsigned long		ases_dyn;
35*4882a593Smuzhiyun 	unsigned long long	options;
36*4882a593Smuzhiyun 	unsigned long long	options_dyn;
37*4882a593Smuzhiyun 	int			tlbsize;
38*4882a593Smuzhiyun 	u8			conf;
39*4882a593Smuzhiyun 	u8			kscratch_mask;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Flag definitions
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun #define MIPS_CACHE_NOT_PRESENT	0x00000001
46*4882a593Smuzhiyun #define MIPS_CACHE_VTAG		0x00000002	/* Virtually tagged cache */
47*4882a593Smuzhiyun #define MIPS_CACHE_ALIASES	0x00000004	/* Cache could have aliases */
48*4882a593Smuzhiyun #define MIPS_CACHE_IC_F_DC	0x00000008	/* Ic can refill from D-cache */
49*4882a593Smuzhiyun #define MIPS_IC_SNOOPS_REMOTE	0x00000010	/* Ic snoops remote stores */
50*4882a593Smuzhiyun #define MIPS_CACHE_PINDEX	0x00000020	/* Physically indexed cache */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct cpuinfo_mips {
53*4882a593Smuzhiyun 	u64			asid_cache;
54*4882a593Smuzhiyun #ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
55*4882a593Smuzhiyun 	unsigned long		asid_mask;
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	/*
59*4882a593Smuzhiyun 	 * Capability and feature descriptor structure for MIPS CPU
60*4882a593Smuzhiyun 	 */
61*4882a593Smuzhiyun 	unsigned long		ases;
62*4882a593Smuzhiyun 	unsigned long long	options;
63*4882a593Smuzhiyun 	unsigned int		udelay_val;
64*4882a593Smuzhiyun 	unsigned int		processor_id;
65*4882a593Smuzhiyun 	unsigned int		fpu_id;
66*4882a593Smuzhiyun 	unsigned int		fpu_csr31;
67*4882a593Smuzhiyun 	unsigned int		fpu_msk31;
68*4882a593Smuzhiyun 	unsigned int		msa_id;
69*4882a593Smuzhiyun 	unsigned int		cputype;
70*4882a593Smuzhiyun 	int			isa_level;
71*4882a593Smuzhiyun 	int			tlbsize;
72*4882a593Smuzhiyun 	int			tlbsizevtlb;
73*4882a593Smuzhiyun 	int			tlbsizeftlbsets;
74*4882a593Smuzhiyun 	int			tlbsizeftlbways;
75*4882a593Smuzhiyun 	struct cache_desc	icache; /* Primary I-cache */
76*4882a593Smuzhiyun 	struct cache_desc	dcache; /* Primary D or combined I/D cache */
77*4882a593Smuzhiyun 	struct cache_desc	vcache; /* Victim cache, between pcache and scache */
78*4882a593Smuzhiyun 	struct cache_desc	scache; /* Secondary cache */
79*4882a593Smuzhiyun 	struct cache_desc	tcache; /* Tertiary/split secondary cache */
80*4882a593Smuzhiyun 	int			srsets; /* Shadow register sets */
81*4882a593Smuzhiyun 	int			package;/* physical package number */
82*4882a593Smuzhiyun 	unsigned int		globalnumber;
83*4882a593Smuzhiyun #ifdef CONFIG_64BIT
84*4882a593Smuzhiyun 	int			vmbits; /* Virtual memory size in bits */
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun 	void			*data;	/* Additional data */
87*4882a593Smuzhiyun 	unsigned int		watch_reg_count;   /* Number that exist */
88*4882a593Smuzhiyun 	unsigned int		watch_reg_use_cnt; /* Usable by ptrace */
89*4882a593Smuzhiyun #define NUM_WATCH_REGS 4
90*4882a593Smuzhiyun 	u16			watch_reg_masks[NUM_WATCH_REGS];
91*4882a593Smuzhiyun 	unsigned int		kscratch_mask; /* Usable KScratch mask. */
92*4882a593Smuzhiyun 	/*
93*4882a593Smuzhiyun 	 * Cache Coherency attribute for write-combine memory writes.
94*4882a593Smuzhiyun 	 * (shifted by _CACHE_SHIFT)
95*4882a593Smuzhiyun 	 */
96*4882a593Smuzhiyun 	unsigned int		writecombine;
97*4882a593Smuzhiyun 	/*
98*4882a593Smuzhiyun 	 * Simple counter to prevent enabling HTW in nested
99*4882a593Smuzhiyun 	 * htw_start/htw_stop calls
100*4882a593Smuzhiyun 	 */
101*4882a593Smuzhiyun 	unsigned int		htw_seq;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* VZ & Guest features */
104*4882a593Smuzhiyun 	struct guest_info	guest;
105*4882a593Smuzhiyun 	unsigned int		gtoffset_mask;
106*4882a593Smuzhiyun 	unsigned int		guestid_mask;
107*4882a593Smuzhiyun 	unsigned int		guestid_cache;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #ifdef CONFIG_CPU_LOONGSON3_CPUCFG_EMULATION
110*4882a593Smuzhiyun 	/* CPUCFG data for this CPU, synthesized at probe time.
111*4882a593Smuzhiyun 	 *
112*4882a593Smuzhiyun 	 * CPUCFG select 0 is PRId, 4 and above are unimplemented for now.
113*4882a593Smuzhiyun 	 * So the only stored values are for CPUCFG selects 1-3 inclusive.
114*4882a593Smuzhiyun 	 */
115*4882a593Smuzhiyun 	u32 loongson3_cpucfg_data[3];
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun } __attribute__((aligned(SMP_CACHE_BYTES)));
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun extern struct cpuinfo_mips cpu_data[];
120*4882a593Smuzhiyun #define current_cpu_data cpu_data[smp_processor_id()]
121*4882a593Smuzhiyun #define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
122*4882a593Smuzhiyun #define boot_cpu_data cpu_data[0]
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun extern void cpu_probe(void);
125*4882a593Smuzhiyun extern void cpu_report(void);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun extern const char *__cpu_name[];
128*4882a593Smuzhiyun #define cpu_name_string()	__cpu_name[raw_smp_processor_id()]
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun struct seq_file;
131*4882a593Smuzhiyun struct notifier_block;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun extern int register_proc_cpuinfo_notifier(struct notifier_block *nb);
134*4882a593Smuzhiyun extern int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define proc_cpuinfo_notifier(fn, pri)					\
137*4882a593Smuzhiyun ({									\
138*4882a593Smuzhiyun 	static struct notifier_block fn##_nb = {			\
139*4882a593Smuzhiyun 		.notifier_call = fn,					\
140*4882a593Smuzhiyun 		.priority = pri						\
141*4882a593Smuzhiyun 	};								\
142*4882a593Smuzhiyun 									\
143*4882a593Smuzhiyun 	register_proc_cpuinfo_notifier(&fn##_nb);			\
144*4882a593Smuzhiyun })
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct proc_cpuinfo_notifier_args {
147*4882a593Smuzhiyun 	struct seq_file *m;
148*4882a593Smuzhiyun 	unsigned long n;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
cpu_cluster(struct cpuinfo_mips * cpuinfo)151*4882a593Smuzhiyun static inline unsigned int cpu_cluster(struct cpuinfo_mips *cpuinfo)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	/* Optimisation for systems where multiple clusters aren't used */
154*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_CPU_MIPSR5) && !IS_ENABLED(CONFIG_CPU_MIPSR6))
155*4882a593Smuzhiyun 		return 0;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return (cpuinfo->globalnumber & MIPS_GLOBALNUMBER_CLUSTER) >>
158*4882a593Smuzhiyun 		MIPS_GLOBALNUMBER_CLUSTER_SHF;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
cpu_core(struct cpuinfo_mips * cpuinfo)161*4882a593Smuzhiyun static inline unsigned int cpu_core(struct cpuinfo_mips *cpuinfo)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	return (cpuinfo->globalnumber & MIPS_GLOBALNUMBER_CORE) >>
164*4882a593Smuzhiyun 		MIPS_GLOBALNUMBER_CORE_SHF;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
cpu_vpe_id(struct cpuinfo_mips * cpuinfo)167*4882a593Smuzhiyun static inline unsigned int cpu_vpe_id(struct cpuinfo_mips *cpuinfo)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	/* Optimisation for systems where VP(E)s aren't used */
170*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_MIPS_MT_SMP) && !IS_ENABLED(CONFIG_CPU_MIPSR6))
171*4882a593Smuzhiyun 		return 0;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return (cpuinfo->globalnumber & MIPS_GLOBALNUMBER_VP) >>
174*4882a593Smuzhiyun 		MIPS_GLOBALNUMBER_VP_SHF;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun extern void cpu_set_cluster(struct cpuinfo_mips *cpuinfo, unsigned int cluster);
178*4882a593Smuzhiyun extern void cpu_set_core(struct cpuinfo_mips *cpuinfo, unsigned int core);
179*4882a593Smuzhiyun extern void cpu_set_vpe_id(struct cpuinfo_mips *cpuinfo, unsigned int vpe);
180*4882a593Smuzhiyun 
cpus_are_siblings(int cpua,int cpub)181*4882a593Smuzhiyun static inline bool cpus_are_siblings(int cpua, int cpub)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct cpuinfo_mips *infoa = &cpu_data[cpua];
184*4882a593Smuzhiyun 	struct cpuinfo_mips *infob = &cpu_data[cpub];
185*4882a593Smuzhiyun 	unsigned int gnuma, gnumb;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (infoa->package != infob->package)
188*4882a593Smuzhiyun 		return false;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	gnuma = infoa->globalnumber & ~MIPS_GLOBALNUMBER_VP;
191*4882a593Smuzhiyun 	gnumb = infob->globalnumber & ~MIPS_GLOBALNUMBER_VP;
192*4882a593Smuzhiyun 	if (gnuma != gnumb)
193*4882a593Smuzhiyun 		return false;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return true;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
cpu_asid_inc(void)198*4882a593Smuzhiyun static inline unsigned long cpu_asid_inc(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	return 1 << CONFIG_MIPS_ASID_SHIFT;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
cpu_asid_mask(struct cpuinfo_mips * cpuinfo)203*4882a593Smuzhiyun static inline unsigned long cpu_asid_mask(struct cpuinfo_mips *cpuinfo)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun #ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
206*4882a593Smuzhiyun 	return cpuinfo->asid_mask;
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun 	return ((1 << CONFIG_MIPS_ASID_BITS) - 1) << CONFIG_MIPS_ASID_SHIFT;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
set_cpu_asid_mask(struct cpuinfo_mips * cpuinfo,unsigned long asid_mask)211*4882a593Smuzhiyun static inline void set_cpu_asid_mask(struct cpuinfo_mips *cpuinfo,
212*4882a593Smuzhiyun 				     unsigned long asid_mask)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun #ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
215*4882a593Smuzhiyun 	cpuinfo->asid_mask = asid_mask;
216*4882a593Smuzhiyun #endif
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #endif /* __ASM_CPU_INFO_H */
220