1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * System-specific setup, especially interrupts.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
5*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
6*4882a593Smuzhiyun * for more details.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 1998 Harald Koerfgen
9*4882a593Smuzhiyun * Copyright (C) 2000, 2001, 2002, 2003, 2005, 2020 Maciej W. Rozycki
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/console.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/irqnr.h>
18*4882a593Smuzhiyun #include <linux/memblock.h>
19*4882a593Smuzhiyun #include <linux/param.h>
20*4882a593Smuzhiyun #include <linux/percpu-defs.h>
21*4882a593Smuzhiyun #include <linux/sched.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun #include <linux/pm.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/addrspace.h>
27*4882a593Smuzhiyun #include <asm/bootinfo.h>
28*4882a593Smuzhiyun #include <asm/cpu.h>
29*4882a593Smuzhiyun #include <asm/cpu-features.h>
30*4882a593Smuzhiyun #include <asm/cpu-type.h>
31*4882a593Smuzhiyun #include <asm/irq.h>
32*4882a593Smuzhiyun #include <asm/irq_cpu.h>
33*4882a593Smuzhiyun #include <asm/mipsregs.h>
34*4882a593Smuzhiyun #include <asm/page.h>
35*4882a593Smuzhiyun #include <asm/reboot.h>
36*4882a593Smuzhiyun #include <asm/sections.h>
37*4882a593Smuzhiyun #include <asm/time.h>
38*4882a593Smuzhiyun #include <asm/traps.h>
39*4882a593Smuzhiyun #include <asm/wbflush.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include <asm/dec/interrupts.h>
42*4882a593Smuzhiyun #include <asm/dec/ioasic.h>
43*4882a593Smuzhiyun #include <asm/dec/ioasic_addrs.h>
44*4882a593Smuzhiyun #include <asm/dec/ioasic_ints.h>
45*4882a593Smuzhiyun #include <asm/dec/kn01.h>
46*4882a593Smuzhiyun #include <asm/dec/kn02.h>
47*4882a593Smuzhiyun #include <asm/dec/kn02ba.h>
48*4882a593Smuzhiyun #include <asm/dec/kn02ca.h>
49*4882a593Smuzhiyun #include <asm/dec/kn03.h>
50*4882a593Smuzhiyun #include <asm/dec/kn230.h>
51*4882a593Smuzhiyun #include <asm/dec/system.h>
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun extern void dec_machine_restart(char *command);
55*4882a593Smuzhiyun extern void dec_machine_halt(void);
56*4882a593Smuzhiyun extern void dec_machine_power_off(void);
57*4882a593Smuzhiyun extern irqreturn_t dec_intr_halt(int irq, void *dev_id);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun unsigned long dec_kn_slot_base, dec_kn_slot_size;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun EXPORT_SYMBOL(dec_kn_slot_base);
62*4882a593Smuzhiyun EXPORT_SYMBOL(dec_kn_slot_size);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun int dec_tc_bus;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun DEFINE_SPINLOCK(ioasic_ssr_lock);
67*4882a593Smuzhiyun EXPORT_SYMBOL(ioasic_ssr_lock);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun volatile u32 *ioasic_base;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun EXPORT_SYMBOL(ioasic_base);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun * IRQ routing and priority tables. Priorites are set as follows:
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * KN01 KN230 KN02 KN02-BA KN02-CA KN03
77*4882a593Smuzhiyun *
78*4882a593Smuzhiyun * MEMORY CPU CPU CPU ASIC CPU CPU
79*4882a593Smuzhiyun * RTC CPU CPU CPU ASIC CPU CPU
80*4882a593Smuzhiyun * DMA - - - ASIC ASIC ASIC
81*4882a593Smuzhiyun * SERIAL0 CPU CPU CSR ASIC ASIC ASIC
82*4882a593Smuzhiyun * SERIAL1 - - - ASIC - ASIC
83*4882a593Smuzhiyun * SCSI CPU CPU CSR ASIC ASIC ASIC
84*4882a593Smuzhiyun * ETHERNET CPU * CSR ASIC ASIC ASIC
85*4882a593Smuzhiyun * other - - - ASIC - -
86*4882a593Smuzhiyun * TC2 - - CSR CPU ASIC ASIC
87*4882a593Smuzhiyun * TC1 - - CSR CPU ASIC ASIC
88*4882a593Smuzhiyun * TC0 - - CSR CPU ASIC ASIC
89*4882a593Smuzhiyun * other - CPU - CPU ASIC ASIC
90*4882a593Smuzhiyun * other - - - - CPU CPU
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * * -- shared with SCSI
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun int dec_interrupt[DEC_NR_INTS] = {
96*4882a593Smuzhiyun [0 ... DEC_NR_INTS - 1] = -1
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun EXPORT_SYMBOL(dec_interrupt);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
102*4882a593Smuzhiyun { { .i = ~0 }, { .p = dec_intr_unimplemented } },
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
105*4882a593Smuzhiyun { { .i = ~0 }, { .p = asic_intr_unimplemented } },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
108*4882a593Smuzhiyun int *fpu_kstat_irq;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static irq_handler_t busirq_handler;
111*4882a593Smuzhiyun static unsigned int busirq_flags = IRQF_NO_THREAD;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
115*4882a593Smuzhiyun */
dec_be_init(void)116*4882a593Smuzhiyun static void __init dec_be_init(void)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun switch (mips_machtype) {
119*4882a593Smuzhiyun case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
120*4882a593Smuzhiyun board_be_handler = dec_kn01_be_handler;
121*4882a593Smuzhiyun busirq_handler = dec_kn01_be_interrupt;
122*4882a593Smuzhiyun busirq_flags |= IRQF_SHARED;
123*4882a593Smuzhiyun dec_kn01_be_init();
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case MACH_DS5000_1XX: /* DS5000/1xx 3min */
126*4882a593Smuzhiyun case MACH_DS5000_XX: /* DS5000/xx Maxine */
127*4882a593Smuzhiyun board_be_handler = dec_kn02xa_be_handler;
128*4882a593Smuzhiyun busirq_handler = dec_kn02xa_be_interrupt;
129*4882a593Smuzhiyun dec_kn02xa_be_init();
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case MACH_DS5000_200: /* DS5000/200 3max */
132*4882a593Smuzhiyun case MACH_DS5000_2X0: /* DS5000/240 3max+ */
133*4882a593Smuzhiyun case MACH_DS5900: /* DS5900 bigmax */
134*4882a593Smuzhiyun board_be_handler = dec_ecc_be_handler;
135*4882a593Smuzhiyun busirq_handler = dec_ecc_be_interrupt;
136*4882a593Smuzhiyun dec_ecc_be_init();
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
plat_mem_setup(void)141*4882a593Smuzhiyun void __init plat_mem_setup(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun board_be_init = dec_be_init;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun wbflush_setup();
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun _machine_restart = dec_machine_restart;
148*4882a593Smuzhiyun _machine_halt = dec_machine_halt;
149*4882a593Smuzhiyun pm_power_off = dec_machine_power_off;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun ioport_resource.start = ~0UL;
152*4882a593Smuzhiyun ioport_resource.end = 0UL;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Stay away from the firmware working memory area for now. */
155*4882a593Smuzhiyun memblock_reserve(PHYS_OFFSET, __pa_symbol(&_text) - PHYS_OFFSET);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
160*4882a593Smuzhiyun * or DS3100 (aka Pmax).
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun static int kn01_interrupt[DEC_NR_INTS] __initdata = {
163*4882a593Smuzhiyun [DEC_IRQ_CASCADE] = -1,
164*4882a593Smuzhiyun [DEC_IRQ_AB_RECV] = -1,
165*4882a593Smuzhiyun [DEC_IRQ_AB_XMIT] = -1,
166*4882a593Smuzhiyun [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
167*4882a593Smuzhiyun [DEC_IRQ_ASC] = -1,
168*4882a593Smuzhiyun [DEC_IRQ_FLOPPY] = -1,
169*4882a593Smuzhiyun [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
170*4882a593Smuzhiyun [DEC_IRQ_HALT] = -1,
171*4882a593Smuzhiyun [DEC_IRQ_ISDN] = -1,
172*4882a593Smuzhiyun [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
173*4882a593Smuzhiyun [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
174*4882a593Smuzhiyun [DEC_IRQ_PSU] = -1,
175*4882a593Smuzhiyun [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
176*4882a593Smuzhiyun [DEC_IRQ_SCC0] = -1,
177*4882a593Smuzhiyun [DEC_IRQ_SCC1] = -1,
178*4882a593Smuzhiyun [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
179*4882a593Smuzhiyun [DEC_IRQ_TC0] = -1,
180*4882a593Smuzhiyun [DEC_IRQ_TC1] = -1,
181*4882a593Smuzhiyun [DEC_IRQ_TC2] = -1,
182*4882a593Smuzhiyun [DEC_IRQ_TIMER] = -1,
183*4882a593Smuzhiyun [DEC_IRQ_VIDEO] = DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
184*4882a593Smuzhiyun [DEC_IRQ_ASC_MERR] = -1,
185*4882a593Smuzhiyun [DEC_IRQ_ASC_ERR] = -1,
186*4882a593Smuzhiyun [DEC_IRQ_ASC_DMA] = -1,
187*4882a593Smuzhiyun [DEC_IRQ_FLOPPY_ERR] = -1,
188*4882a593Smuzhiyun [DEC_IRQ_ISDN_ERR] = -1,
189*4882a593Smuzhiyun [DEC_IRQ_ISDN_RXDMA] = -1,
190*4882a593Smuzhiyun [DEC_IRQ_ISDN_TXDMA] = -1,
191*4882a593Smuzhiyun [DEC_IRQ_LANCE_MERR] = -1,
192*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXERR] = -1,
193*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXDMA] = -1,
194*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXERR] = -1,
195*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXDMA] = -1,
196*4882a593Smuzhiyun [DEC_IRQ_AB_RXERR] = -1,
197*4882a593Smuzhiyun [DEC_IRQ_AB_RXDMA] = -1,
198*4882a593Smuzhiyun [DEC_IRQ_AB_TXERR] = -1,
199*4882a593Smuzhiyun [DEC_IRQ_AB_TXDMA] = -1,
200*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXERR] = -1,
201*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXDMA] = -1,
202*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXERR] = -1,
203*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXDMA] = -1,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
207*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
208*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
209*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
210*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
211*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
212*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
213*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
214*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
215*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
216*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
217*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_ALL },
218*4882a593Smuzhiyun { .p = cpu_all_int } },
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
dec_init_kn01(void)221*4882a593Smuzhiyun static void __init dec_init_kn01(void)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun /* IRQ routing. */
224*4882a593Smuzhiyun memcpy(&dec_interrupt, &kn01_interrupt,
225*4882a593Smuzhiyun sizeof(kn01_interrupt));
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* CPU IRQ priorities. */
228*4882a593Smuzhiyun memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
229*4882a593Smuzhiyun sizeof(kn01_cpu_mask_nr_tbl));
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun mips_cpu_irq_init();
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun } /* dec_init_kn01 */
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /*
237*4882a593Smuzhiyun * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun static int kn230_interrupt[DEC_NR_INTS] __initdata = {
240*4882a593Smuzhiyun [DEC_IRQ_CASCADE] = -1,
241*4882a593Smuzhiyun [DEC_IRQ_AB_RECV] = -1,
242*4882a593Smuzhiyun [DEC_IRQ_AB_XMIT] = -1,
243*4882a593Smuzhiyun [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
244*4882a593Smuzhiyun [DEC_IRQ_ASC] = -1,
245*4882a593Smuzhiyun [DEC_IRQ_FLOPPY] = -1,
246*4882a593Smuzhiyun [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
247*4882a593Smuzhiyun [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
248*4882a593Smuzhiyun [DEC_IRQ_ISDN] = -1,
249*4882a593Smuzhiyun [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
250*4882a593Smuzhiyun [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
251*4882a593Smuzhiyun [DEC_IRQ_PSU] = -1,
252*4882a593Smuzhiyun [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
253*4882a593Smuzhiyun [DEC_IRQ_SCC0] = -1,
254*4882a593Smuzhiyun [DEC_IRQ_SCC1] = -1,
255*4882a593Smuzhiyun [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
256*4882a593Smuzhiyun [DEC_IRQ_TC0] = -1,
257*4882a593Smuzhiyun [DEC_IRQ_TC1] = -1,
258*4882a593Smuzhiyun [DEC_IRQ_TC2] = -1,
259*4882a593Smuzhiyun [DEC_IRQ_TIMER] = -1,
260*4882a593Smuzhiyun [DEC_IRQ_VIDEO] = -1,
261*4882a593Smuzhiyun [DEC_IRQ_ASC_MERR] = -1,
262*4882a593Smuzhiyun [DEC_IRQ_ASC_ERR] = -1,
263*4882a593Smuzhiyun [DEC_IRQ_ASC_DMA] = -1,
264*4882a593Smuzhiyun [DEC_IRQ_FLOPPY_ERR] = -1,
265*4882a593Smuzhiyun [DEC_IRQ_ISDN_ERR] = -1,
266*4882a593Smuzhiyun [DEC_IRQ_ISDN_RXDMA] = -1,
267*4882a593Smuzhiyun [DEC_IRQ_ISDN_TXDMA] = -1,
268*4882a593Smuzhiyun [DEC_IRQ_LANCE_MERR] = -1,
269*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXERR] = -1,
270*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXDMA] = -1,
271*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXERR] = -1,
272*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXDMA] = -1,
273*4882a593Smuzhiyun [DEC_IRQ_AB_RXERR] = -1,
274*4882a593Smuzhiyun [DEC_IRQ_AB_RXDMA] = -1,
275*4882a593Smuzhiyun [DEC_IRQ_AB_TXERR] = -1,
276*4882a593Smuzhiyun [DEC_IRQ_AB_TXDMA] = -1,
277*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXERR] = -1,
278*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXDMA] = -1,
279*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXERR] = -1,
280*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXDMA] = -1,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
284*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
285*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
286*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
287*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
288*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
289*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
290*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
291*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
292*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_ALL },
293*4882a593Smuzhiyun { .p = cpu_all_int } },
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
dec_init_kn230(void)296*4882a593Smuzhiyun static void __init dec_init_kn230(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun /* IRQ routing. */
299*4882a593Smuzhiyun memcpy(&dec_interrupt, &kn230_interrupt,
300*4882a593Smuzhiyun sizeof(kn230_interrupt));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* CPU IRQ priorities. */
303*4882a593Smuzhiyun memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
304*4882a593Smuzhiyun sizeof(kn230_cpu_mask_nr_tbl));
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun mips_cpu_irq_init();
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun } /* dec_init_kn230 */
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun static int kn02_interrupt[DEC_NR_INTS] __initdata = {
315*4882a593Smuzhiyun [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
316*4882a593Smuzhiyun [DEC_IRQ_AB_RECV] = -1,
317*4882a593Smuzhiyun [DEC_IRQ_AB_XMIT] = -1,
318*4882a593Smuzhiyun [DEC_IRQ_DZ11] = KN02_IRQ_NR(KN02_CSR_INR_DZ11),
319*4882a593Smuzhiyun [DEC_IRQ_ASC] = KN02_IRQ_NR(KN02_CSR_INR_ASC),
320*4882a593Smuzhiyun [DEC_IRQ_FLOPPY] = -1,
321*4882a593Smuzhiyun [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
322*4882a593Smuzhiyun [DEC_IRQ_HALT] = -1,
323*4882a593Smuzhiyun [DEC_IRQ_ISDN] = -1,
324*4882a593Smuzhiyun [DEC_IRQ_LANCE] = KN02_IRQ_NR(KN02_CSR_INR_LANCE),
325*4882a593Smuzhiyun [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
326*4882a593Smuzhiyun [DEC_IRQ_PSU] = -1,
327*4882a593Smuzhiyun [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
328*4882a593Smuzhiyun [DEC_IRQ_SCC0] = -1,
329*4882a593Smuzhiyun [DEC_IRQ_SCC1] = -1,
330*4882a593Smuzhiyun [DEC_IRQ_SII] = -1,
331*4882a593Smuzhiyun [DEC_IRQ_TC0] = KN02_IRQ_NR(KN02_CSR_INR_TC0),
332*4882a593Smuzhiyun [DEC_IRQ_TC1] = KN02_IRQ_NR(KN02_CSR_INR_TC1),
333*4882a593Smuzhiyun [DEC_IRQ_TC2] = KN02_IRQ_NR(KN02_CSR_INR_TC2),
334*4882a593Smuzhiyun [DEC_IRQ_TIMER] = -1,
335*4882a593Smuzhiyun [DEC_IRQ_VIDEO] = -1,
336*4882a593Smuzhiyun [DEC_IRQ_ASC_MERR] = -1,
337*4882a593Smuzhiyun [DEC_IRQ_ASC_ERR] = -1,
338*4882a593Smuzhiyun [DEC_IRQ_ASC_DMA] = -1,
339*4882a593Smuzhiyun [DEC_IRQ_FLOPPY_ERR] = -1,
340*4882a593Smuzhiyun [DEC_IRQ_ISDN_ERR] = -1,
341*4882a593Smuzhiyun [DEC_IRQ_ISDN_RXDMA] = -1,
342*4882a593Smuzhiyun [DEC_IRQ_ISDN_TXDMA] = -1,
343*4882a593Smuzhiyun [DEC_IRQ_LANCE_MERR] = -1,
344*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXERR] = -1,
345*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXDMA] = -1,
346*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXERR] = -1,
347*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXDMA] = -1,
348*4882a593Smuzhiyun [DEC_IRQ_AB_RXERR] = -1,
349*4882a593Smuzhiyun [DEC_IRQ_AB_RXDMA] = -1,
350*4882a593Smuzhiyun [DEC_IRQ_AB_TXERR] = -1,
351*4882a593Smuzhiyun [DEC_IRQ_AB_TXDMA] = -1,
352*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXERR] = -1,
353*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXDMA] = -1,
354*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXERR] = -1,
355*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXDMA] = -1,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
359*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
360*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
361*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
362*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
363*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
364*4882a593Smuzhiyun { .p = kn02_io_int } },
365*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_ALL },
366*4882a593Smuzhiyun { .p = cpu_all_int } },
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
370*4882a593Smuzhiyun { { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
371*4882a593Smuzhiyun { .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
372*4882a593Smuzhiyun { { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
373*4882a593Smuzhiyun { .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
374*4882a593Smuzhiyun { { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
375*4882a593Smuzhiyun { .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
376*4882a593Smuzhiyun { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
377*4882a593Smuzhiyun { .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
378*4882a593Smuzhiyun { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
379*4882a593Smuzhiyun { .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
380*4882a593Smuzhiyun { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
381*4882a593Smuzhiyun { .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
382*4882a593Smuzhiyun { { .i = KN02_IRQ_ALL },
383*4882a593Smuzhiyun { .p = kn02_all_int } },
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
dec_init_kn02(void)386*4882a593Smuzhiyun static void __init dec_init_kn02(void)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun /* IRQ routing. */
389*4882a593Smuzhiyun memcpy(&dec_interrupt, &kn02_interrupt,
390*4882a593Smuzhiyun sizeof(kn02_interrupt));
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* CPU IRQ priorities. */
393*4882a593Smuzhiyun memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
394*4882a593Smuzhiyun sizeof(kn02_cpu_mask_nr_tbl));
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* KN02 CSR IRQ priorities. */
397*4882a593Smuzhiyun memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
398*4882a593Smuzhiyun sizeof(kn02_asic_mask_nr_tbl));
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun mips_cpu_irq_init();
401*4882a593Smuzhiyun init_kn02_irqs(KN02_IRQ_BASE);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun } /* dec_init_kn02 */
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
408*4882a593Smuzhiyun * (xx = 20, 25, 33), aka 3min. Also applies to KN04(-BA), aka
409*4882a593Smuzhiyun * DS5000/150, aka 4min.
410*4882a593Smuzhiyun */
411*4882a593Smuzhiyun static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
412*4882a593Smuzhiyun [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
413*4882a593Smuzhiyun [DEC_IRQ_AB_RECV] = -1,
414*4882a593Smuzhiyun [DEC_IRQ_AB_XMIT] = -1,
415*4882a593Smuzhiyun [DEC_IRQ_DZ11] = -1,
416*4882a593Smuzhiyun [DEC_IRQ_ASC] = IO_IRQ_NR(KN02BA_IO_INR_ASC),
417*4882a593Smuzhiyun [DEC_IRQ_FLOPPY] = -1,
418*4882a593Smuzhiyun [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
419*4882a593Smuzhiyun [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
420*4882a593Smuzhiyun [DEC_IRQ_ISDN] = -1,
421*4882a593Smuzhiyun [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02BA_IO_INR_LANCE),
422*4882a593Smuzhiyun [DEC_IRQ_BUS] = IO_IRQ_NR(KN02BA_IO_INR_BUS),
423*4882a593Smuzhiyun [DEC_IRQ_PSU] = IO_IRQ_NR(KN02BA_IO_INR_PSU),
424*4882a593Smuzhiyun [DEC_IRQ_RTC] = IO_IRQ_NR(KN02BA_IO_INR_RTC),
425*4882a593Smuzhiyun [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02BA_IO_INR_SCC0),
426*4882a593Smuzhiyun [DEC_IRQ_SCC1] = IO_IRQ_NR(KN02BA_IO_INR_SCC1),
427*4882a593Smuzhiyun [DEC_IRQ_SII] = -1,
428*4882a593Smuzhiyun [DEC_IRQ_TC0] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
429*4882a593Smuzhiyun [DEC_IRQ_TC1] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
430*4882a593Smuzhiyun [DEC_IRQ_TC2] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
431*4882a593Smuzhiyun [DEC_IRQ_TIMER] = -1,
432*4882a593Smuzhiyun [DEC_IRQ_VIDEO] = -1,
433*4882a593Smuzhiyun [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
434*4882a593Smuzhiyun [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
435*4882a593Smuzhiyun [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
436*4882a593Smuzhiyun [DEC_IRQ_FLOPPY_ERR] = -1,
437*4882a593Smuzhiyun [DEC_IRQ_ISDN_ERR] = -1,
438*4882a593Smuzhiyun [DEC_IRQ_ISDN_RXDMA] = -1,
439*4882a593Smuzhiyun [DEC_IRQ_ISDN_TXDMA] = -1,
440*4882a593Smuzhiyun [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
441*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
442*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
443*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
444*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
445*4882a593Smuzhiyun [DEC_IRQ_AB_RXERR] = -1,
446*4882a593Smuzhiyun [DEC_IRQ_AB_RXDMA] = -1,
447*4882a593Smuzhiyun [DEC_IRQ_AB_TXERR] = -1,
448*4882a593Smuzhiyun [DEC_IRQ_AB_TXDMA] = -1,
449*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
450*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
451*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
452*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
456*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
457*4882a593Smuzhiyun { .p = kn02xa_io_int } },
458*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
459*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
460*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
461*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
462*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
463*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
464*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_ALL },
465*4882a593Smuzhiyun { .p = cpu_all_int } },
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
469*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
470*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
471*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
472*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
473*4882a593Smuzhiyun { { .i = IO_IRQ_DMA },
474*4882a593Smuzhiyun { .p = asic_dma_int } },
475*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
476*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
477*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
478*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
479*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
480*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
481*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
482*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
483*4882a593Smuzhiyun { { .i = IO_IRQ_ALL },
484*4882a593Smuzhiyun { .p = asic_all_int } },
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
dec_init_kn02ba(void)487*4882a593Smuzhiyun static void __init dec_init_kn02ba(void)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun /* IRQ routing. */
490*4882a593Smuzhiyun memcpy(&dec_interrupt, &kn02ba_interrupt,
491*4882a593Smuzhiyun sizeof(kn02ba_interrupt));
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* CPU IRQ priorities. */
494*4882a593Smuzhiyun memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
495*4882a593Smuzhiyun sizeof(kn02ba_cpu_mask_nr_tbl));
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* I/O ASIC IRQ priorities. */
498*4882a593Smuzhiyun memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
499*4882a593Smuzhiyun sizeof(kn02ba_asic_mask_nr_tbl));
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun mips_cpu_irq_init();
502*4882a593Smuzhiyun init_ioasic_irqs(IO_IRQ_BASE);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun } /* dec_init_kn02ba */
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
509*4882a593Smuzhiyun * (xx = 20, 25, 33), aka MAXine. Also applies to KN04(-CA), aka
510*4882a593Smuzhiyun * DS5000/50, aka 4MAXine.
511*4882a593Smuzhiyun */
512*4882a593Smuzhiyun static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
513*4882a593Smuzhiyun [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
514*4882a593Smuzhiyun [DEC_IRQ_AB_RECV] = IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
515*4882a593Smuzhiyun [DEC_IRQ_AB_XMIT] = IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
516*4882a593Smuzhiyun [DEC_IRQ_DZ11] = -1,
517*4882a593Smuzhiyun [DEC_IRQ_ASC] = IO_IRQ_NR(KN02CA_IO_INR_ASC),
518*4882a593Smuzhiyun [DEC_IRQ_FLOPPY] = IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
519*4882a593Smuzhiyun [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
520*4882a593Smuzhiyun [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
521*4882a593Smuzhiyun [DEC_IRQ_ISDN] = IO_IRQ_NR(KN02CA_IO_INR_ISDN),
522*4882a593Smuzhiyun [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02CA_IO_INR_LANCE),
523*4882a593Smuzhiyun [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
524*4882a593Smuzhiyun [DEC_IRQ_PSU] = -1,
525*4882a593Smuzhiyun [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
526*4882a593Smuzhiyun [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02CA_IO_INR_SCC0),
527*4882a593Smuzhiyun [DEC_IRQ_SCC1] = -1,
528*4882a593Smuzhiyun [DEC_IRQ_SII] = -1,
529*4882a593Smuzhiyun [DEC_IRQ_TC0] = IO_IRQ_NR(KN02CA_IO_INR_TC0),
530*4882a593Smuzhiyun [DEC_IRQ_TC1] = IO_IRQ_NR(KN02CA_IO_INR_TC1),
531*4882a593Smuzhiyun [DEC_IRQ_TC2] = -1,
532*4882a593Smuzhiyun [DEC_IRQ_TIMER] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
533*4882a593Smuzhiyun [DEC_IRQ_VIDEO] = IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
534*4882a593Smuzhiyun [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
535*4882a593Smuzhiyun [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
536*4882a593Smuzhiyun [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
537*4882a593Smuzhiyun [DEC_IRQ_FLOPPY_ERR] = IO_IRQ_NR(IO_INR_FLOPPY_ERR),
538*4882a593Smuzhiyun [DEC_IRQ_ISDN_ERR] = IO_IRQ_NR(IO_INR_ISDN_ERR),
539*4882a593Smuzhiyun [DEC_IRQ_ISDN_RXDMA] = IO_IRQ_NR(IO_INR_ISDN_RXDMA),
540*4882a593Smuzhiyun [DEC_IRQ_ISDN_TXDMA] = IO_IRQ_NR(IO_INR_ISDN_TXDMA),
541*4882a593Smuzhiyun [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
542*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
543*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
544*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
545*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
546*4882a593Smuzhiyun [DEC_IRQ_AB_RXERR] = IO_IRQ_NR(IO_INR_AB_RXERR),
547*4882a593Smuzhiyun [DEC_IRQ_AB_RXDMA] = IO_IRQ_NR(IO_INR_AB_RXDMA),
548*4882a593Smuzhiyun [DEC_IRQ_AB_TXERR] = IO_IRQ_NR(IO_INR_AB_TXERR),
549*4882a593Smuzhiyun [DEC_IRQ_AB_TXDMA] = IO_IRQ_NR(IO_INR_AB_TXDMA),
550*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXERR] = -1,
551*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXDMA] = -1,
552*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXERR] = -1,
553*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXDMA] = -1,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
557*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
558*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
559*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
560*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
561*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
562*4882a593Smuzhiyun { .p = kn02xa_io_int } },
563*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_ALL },
564*4882a593Smuzhiyun { .p = cpu_all_int } },
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
568*4882a593Smuzhiyun { { .i = IO_IRQ_DMA },
569*4882a593Smuzhiyun { .p = asic_dma_int } },
570*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
571*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
572*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
573*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
574*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
575*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
576*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
577*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
578*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
579*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
580*4882a593Smuzhiyun { { .i = IO_IRQ_ALL },
581*4882a593Smuzhiyun { .p = asic_all_int } },
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
dec_init_kn02ca(void)584*4882a593Smuzhiyun static void __init dec_init_kn02ca(void)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun /* IRQ routing. */
587*4882a593Smuzhiyun memcpy(&dec_interrupt, &kn02ca_interrupt,
588*4882a593Smuzhiyun sizeof(kn02ca_interrupt));
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* CPU IRQ priorities. */
591*4882a593Smuzhiyun memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
592*4882a593Smuzhiyun sizeof(kn02ca_cpu_mask_nr_tbl));
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* I/O ASIC IRQ priorities. */
595*4882a593Smuzhiyun memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
596*4882a593Smuzhiyun sizeof(kn02ca_asic_mask_nr_tbl));
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun mips_cpu_irq_init();
599*4882a593Smuzhiyun init_ioasic_irqs(IO_IRQ_BASE);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun } /* dec_init_kn02ca */
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * Machine-specific initialisation for KN03, aka DS5000/240,
606*4882a593Smuzhiyun * aka 3max+ and DS5900, aka BIGmax. Also applies to KN05, aka
607*4882a593Smuzhiyun * DS5000/260, aka 4max+ and DS5900/260.
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun static int kn03_interrupt[DEC_NR_INTS] __initdata = {
610*4882a593Smuzhiyun [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
611*4882a593Smuzhiyun [DEC_IRQ_AB_RECV] = -1,
612*4882a593Smuzhiyun [DEC_IRQ_AB_XMIT] = -1,
613*4882a593Smuzhiyun [DEC_IRQ_DZ11] = -1,
614*4882a593Smuzhiyun [DEC_IRQ_ASC] = IO_IRQ_NR(KN03_IO_INR_ASC),
615*4882a593Smuzhiyun [DEC_IRQ_FLOPPY] = -1,
616*4882a593Smuzhiyun [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
617*4882a593Smuzhiyun [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
618*4882a593Smuzhiyun [DEC_IRQ_ISDN] = -1,
619*4882a593Smuzhiyun [DEC_IRQ_LANCE] = IO_IRQ_NR(KN03_IO_INR_LANCE),
620*4882a593Smuzhiyun [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
621*4882a593Smuzhiyun [DEC_IRQ_PSU] = IO_IRQ_NR(KN03_IO_INR_PSU),
622*4882a593Smuzhiyun [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
623*4882a593Smuzhiyun [DEC_IRQ_SCC0] = IO_IRQ_NR(KN03_IO_INR_SCC0),
624*4882a593Smuzhiyun [DEC_IRQ_SCC1] = IO_IRQ_NR(KN03_IO_INR_SCC1),
625*4882a593Smuzhiyun [DEC_IRQ_SII] = -1,
626*4882a593Smuzhiyun [DEC_IRQ_TC0] = IO_IRQ_NR(KN03_IO_INR_TC0),
627*4882a593Smuzhiyun [DEC_IRQ_TC1] = IO_IRQ_NR(KN03_IO_INR_TC1),
628*4882a593Smuzhiyun [DEC_IRQ_TC2] = IO_IRQ_NR(KN03_IO_INR_TC2),
629*4882a593Smuzhiyun [DEC_IRQ_TIMER] = -1,
630*4882a593Smuzhiyun [DEC_IRQ_VIDEO] = -1,
631*4882a593Smuzhiyun [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
632*4882a593Smuzhiyun [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
633*4882a593Smuzhiyun [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
634*4882a593Smuzhiyun [DEC_IRQ_FLOPPY_ERR] = -1,
635*4882a593Smuzhiyun [DEC_IRQ_ISDN_ERR] = -1,
636*4882a593Smuzhiyun [DEC_IRQ_ISDN_RXDMA] = -1,
637*4882a593Smuzhiyun [DEC_IRQ_ISDN_TXDMA] = -1,
638*4882a593Smuzhiyun [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
639*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
640*4882a593Smuzhiyun [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
641*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
642*4882a593Smuzhiyun [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
643*4882a593Smuzhiyun [DEC_IRQ_AB_RXERR] = -1,
644*4882a593Smuzhiyun [DEC_IRQ_AB_RXDMA] = -1,
645*4882a593Smuzhiyun [DEC_IRQ_AB_TXERR] = -1,
646*4882a593Smuzhiyun [DEC_IRQ_AB_TXDMA] = -1,
647*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
648*4882a593Smuzhiyun [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
649*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
650*4882a593Smuzhiyun [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
654*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
655*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
656*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
657*4882a593Smuzhiyun { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
658*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
659*4882a593Smuzhiyun { .p = kn03_io_int } },
660*4882a593Smuzhiyun { { .i = DEC_CPU_IRQ_ALL },
661*4882a593Smuzhiyun { .p = cpu_all_int } },
662*4882a593Smuzhiyun };
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
665*4882a593Smuzhiyun { { .i = IO_IRQ_DMA },
666*4882a593Smuzhiyun { .p = asic_dma_int } },
667*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
668*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
669*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
670*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
671*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
672*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
673*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
674*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
675*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
676*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
677*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
678*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
679*4882a593Smuzhiyun { { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
680*4882a593Smuzhiyun { .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
681*4882a593Smuzhiyun { { .i = IO_IRQ_ALL },
682*4882a593Smuzhiyun { .p = asic_all_int } },
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun
dec_init_kn03(void)685*4882a593Smuzhiyun static void __init dec_init_kn03(void)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun /* IRQ routing. */
688*4882a593Smuzhiyun memcpy(&dec_interrupt, &kn03_interrupt,
689*4882a593Smuzhiyun sizeof(kn03_interrupt));
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* CPU IRQ priorities. */
692*4882a593Smuzhiyun memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
693*4882a593Smuzhiyun sizeof(kn03_cpu_mask_nr_tbl));
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* I/O ASIC IRQ priorities. */
696*4882a593Smuzhiyun memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
697*4882a593Smuzhiyun sizeof(kn03_asic_mask_nr_tbl));
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun mips_cpu_irq_init();
700*4882a593Smuzhiyun init_ioasic_irqs(IO_IRQ_BASE);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun } /* dec_init_kn03 */
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun
arch_init_irq(void)705*4882a593Smuzhiyun void __init arch_init_irq(void)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun switch (mips_machtype) {
708*4882a593Smuzhiyun case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
709*4882a593Smuzhiyun dec_init_kn01();
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun case MACH_DS5100: /* DS5100 MIPSmate */
712*4882a593Smuzhiyun dec_init_kn230();
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun case MACH_DS5000_200: /* DS5000/200 3max */
715*4882a593Smuzhiyun dec_init_kn02();
716*4882a593Smuzhiyun break;
717*4882a593Smuzhiyun case MACH_DS5000_1XX: /* DS5000/1xx 3min */
718*4882a593Smuzhiyun dec_init_kn02ba();
719*4882a593Smuzhiyun break;
720*4882a593Smuzhiyun case MACH_DS5000_2X0: /* DS5000/240 3max+ */
721*4882a593Smuzhiyun case MACH_DS5900: /* DS5900 bigmax */
722*4882a593Smuzhiyun dec_init_kn03();
723*4882a593Smuzhiyun break;
724*4882a593Smuzhiyun case MACH_DS5000_XX: /* Personal DS5000/xx */
725*4882a593Smuzhiyun dec_init_kn02ca();
726*4882a593Smuzhiyun break;
727*4882a593Smuzhiyun case MACH_DS5800: /* DS5800 Isis */
728*4882a593Smuzhiyun panic("Don't know how to set this up!");
729*4882a593Smuzhiyun break;
730*4882a593Smuzhiyun case MACH_DS5400: /* DS5400 MIPSfair */
731*4882a593Smuzhiyun panic("Don't know how to set this up!");
732*4882a593Smuzhiyun break;
733*4882a593Smuzhiyun case MACH_DS5500: /* DS5500 MIPSfair-2 */
734*4882a593Smuzhiyun panic("Don't know how to set this up!");
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* Free the FPU interrupt if the exception is present. */
739*4882a593Smuzhiyun if (!cpu_has_nofpuex) {
740*4882a593Smuzhiyun cpu_fpu_mask = 0;
741*4882a593Smuzhiyun dec_interrupt[DEC_IRQ_FPU] = -1;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun /* Free the halt interrupt unused on R4k systems. */
744*4882a593Smuzhiyun if (current_cpu_type() == CPU_R4000SC ||
745*4882a593Smuzhiyun current_cpu_type() == CPU_R4400SC)
746*4882a593Smuzhiyun dec_interrupt[DEC_IRQ_HALT] = -1;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* Register board interrupts: FPU and cascade. */
749*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_MIPS_FP_SUPPORT) &&
750*4882a593Smuzhiyun dec_interrupt[DEC_IRQ_FPU] >= 0 && cpu_has_fpu) {
751*4882a593Smuzhiyun struct irq_desc *desc_fpu;
752*4882a593Smuzhiyun int irq_fpu;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun irq_fpu = dec_interrupt[DEC_IRQ_FPU];
755*4882a593Smuzhiyun if (request_irq(irq_fpu, no_action, IRQF_NO_THREAD, "fpu",
756*4882a593Smuzhiyun NULL))
757*4882a593Smuzhiyun pr_err("Failed to register fpu interrupt\n");
758*4882a593Smuzhiyun desc_fpu = irq_to_desc(irq_fpu);
759*4882a593Smuzhiyun fpu_kstat_irq = this_cpu_ptr(desc_fpu->kstat_irqs);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun if (dec_interrupt[DEC_IRQ_CASCADE] >= 0) {
762*4882a593Smuzhiyun if (request_irq(dec_interrupt[DEC_IRQ_CASCADE], no_action,
763*4882a593Smuzhiyun IRQF_NO_THREAD, "cascade", NULL))
764*4882a593Smuzhiyun pr_err("Failed to register cascade interrupt\n");
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun /* Register the bus error interrupt. */
767*4882a593Smuzhiyun if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq_handler) {
768*4882a593Smuzhiyun if (request_irq(dec_interrupt[DEC_IRQ_BUS], busirq_handler,
769*4882a593Smuzhiyun busirq_flags, "bus error", busirq_handler))
770*4882a593Smuzhiyun pr_err("Failed to register bus error interrupt\n");
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun /* Register the HALT interrupt. */
773*4882a593Smuzhiyun if (dec_interrupt[DEC_IRQ_HALT] >= 0) {
774*4882a593Smuzhiyun if (request_irq(dec_interrupt[DEC_IRQ_HALT], dec_intr_halt,
775*4882a593Smuzhiyun IRQF_NO_THREAD, "halt", NULL))
776*4882a593Smuzhiyun pr_err("Failed to register halt interrupt\n");
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
dec_irq_dispatch(unsigned int irq)780*4882a593Smuzhiyun asmlinkage unsigned int dec_irq_dispatch(unsigned int irq)
781*4882a593Smuzhiyun {
782*4882a593Smuzhiyun do_IRQ(irq);
783*4882a593Smuzhiyun return 0;
784*4882a593Smuzhiyun }
785