xref: /OK3568_Linux_fs/kernel/arch/mips/dec/kn02xa-berr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *	Bus error event handling code for 5000-series systems equipped
4*4882a593Smuzhiyun  *	with parity error detection logic, i.e. DECstation/DECsystem
5*4882a593Smuzhiyun  *	5000/120, /125, /133 (KN02-BA), 5000/150 (KN04-BA) and Personal
6*4882a593Smuzhiyun  *	DECstation/DECsystem 5000/20, /25, /33 (KN02-CA), 5000/50
7*4882a593Smuzhiyun  *	(KN04-CA) systems.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *	Copyright (c) 2005  Maciej W. Rozycki
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <asm/addrspace.h>
18*4882a593Smuzhiyun #include <asm/cpu-type.h>
19*4882a593Smuzhiyun #include <asm/irq_regs.h>
20*4882a593Smuzhiyun #include <asm/ptrace.h>
21*4882a593Smuzhiyun #include <asm/traps.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <asm/dec/kn02ca.h>
24*4882a593Smuzhiyun #include <asm/dec/kn02xa.h>
25*4882a593Smuzhiyun #include <asm/dec/kn05.h>
26*4882a593Smuzhiyun 
dec_kn02xa_be_ack(void)27*4882a593Smuzhiyun static inline void dec_kn02xa_be_ack(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	volatile u32 *mer = (void *)CKSEG1ADDR(KN02XA_MER);
30*4882a593Smuzhiyun 	volatile u32 *mem_intr = (void *)CKSEG1ADDR(KN02XA_MEM_INTR);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	*mer = KN02CA_MER_INTR;		/* Clear errors; keep the ARC IRQ. */
33*4882a593Smuzhiyun 	*mem_intr = 0;			/* Any write clears the bus IRQ. */
34*4882a593Smuzhiyun 	iob();
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
dec_kn02xa_be_backend(struct pt_regs * regs,int is_fixup,int invoker)37*4882a593Smuzhiyun static int dec_kn02xa_be_backend(struct pt_regs *regs, int is_fixup,
38*4882a593Smuzhiyun 				 int invoker)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	volatile u32 *kn02xa_mer = (void *)CKSEG1ADDR(KN02XA_MER);
41*4882a593Smuzhiyun 	volatile u32 *kn02xa_ear = (void *)CKSEG1ADDR(KN02XA_EAR);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	static const char excstr[] = "exception";
44*4882a593Smuzhiyun 	static const char intstr[] = "interrupt";
45*4882a593Smuzhiyun 	static const char cpustr[] = "CPU";
46*4882a593Smuzhiyun 	static const char mreadstr[] = "memory read";
47*4882a593Smuzhiyun 	static const char readstr[] = "read";
48*4882a593Smuzhiyun 	static const char writestr[] = "write";
49*4882a593Smuzhiyun 	static const char timestr[] = "timeout";
50*4882a593Smuzhiyun 	static const char paritystr[] = "parity error";
51*4882a593Smuzhiyun 	static const char lanestat[][4] = { " OK", "BAD" };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	const char *kind, *agent, *cycle, *event;
54*4882a593Smuzhiyun 	unsigned long address;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	u32 mer = *kn02xa_mer;
57*4882a593Smuzhiyun 	u32 ear = *kn02xa_ear;
58*4882a593Smuzhiyun 	int action = MIPS_BE_FATAL;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* Ack ASAP, so that any subsequent errors get caught. */
61*4882a593Smuzhiyun 	dec_kn02xa_be_ack();
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	kind = invoker ? intstr : excstr;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* No DMA errors? */
66*4882a593Smuzhiyun 	agent = cpustr;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	address = ear & KN02XA_EAR_ADDRESS;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Low 256MB is decoded as memory, high -- as TC. */
71*4882a593Smuzhiyun 	if (address < 0x10000000) {
72*4882a593Smuzhiyun 		cycle = mreadstr;
73*4882a593Smuzhiyun 		event = paritystr;
74*4882a593Smuzhiyun 	} else {
75*4882a593Smuzhiyun 		cycle = invoker ? writestr : readstr;
76*4882a593Smuzhiyun 		event = timestr;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	if (is_fixup)
80*4882a593Smuzhiyun 		action = MIPS_BE_FIXUP;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	if (action != MIPS_BE_FIXUP)
83*4882a593Smuzhiyun 		printk(KERN_ALERT "Bus error %s: %s %s %s at %#010lx\n",
84*4882a593Smuzhiyun 			kind, agent, cycle, event, address);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (action != MIPS_BE_FIXUP && address < 0x10000000)
87*4882a593Smuzhiyun 		printk(KERN_ALERT "  Byte lane status %#3x -- "
88*4882a593Smuzhiyun 		       "#3: %s, #2: %s, #1: %s, #0: %s\n",
89*4882a593Smuzhiyun 		       (mer & KN02XA_MER_BYTERR) >> 8,
90*4882a593Smuzhiyun 		       lanestat[(mer & KN02XA_MER_BYTERR_3) != 0],
91*4882a593Smuzhiyun 		       lanestat[(mer & KN02XA_MER_BYTERR_2) != 0],
92*4882a593Smuzhiyun 		       lanestat[(mer & KN02XA_MER_BYTERR_1) != 0],
93*4882a593Smuzhiyun 		       lanestat[(mer & KN02XA_MER_BYTERR_0) != 0]);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return action;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
dec_kn02xa_be_handler(struct pt_regs * regs,int is_fixup)98*4882a593Smuzhiyun int dec_kn02xa_be_handler(struct pt_regs *regs, int is_fixup)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	return dec_kn02xa_be_backend(regs, is_fixup, 0);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
dec_kn02xa_be_interrupt(int irq,void * dev_id)103*4882a593Smuzhiyun irqreturn_t dec_kn02xa_be_interrupt(int irq, void *dev_id)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct pt_regs *regs = get_irq_regs();
106*4882a593Smuzhiyun 	int action = dec_kn02xa_be_backend(regs, 0, 1);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (action == MIPS_BE_DISCARD)
109*4882a593Smuzhiyun 		return IRQ_HANDLED;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/*
112*4882a593Smuzhiyun 	 * FIXME: Find the affected processes and kill them, otherwise
113*4882a593Smuzhiyun 	 * we must die.
114*4882a593Smuzhiyun 	 *
115*4882a593Smuzhiyun 	 * The interrupt is asynchronously delivered thus EPC and RA
116*4882a593Smuzhiyun 	 * may be irrelevant, but are printed for a reference.
117*4882a593Smuzhiyun 	 */
118*4882a593Smuzhiyun 	printk(KERN_ALERT "Fatal bus interrupt, epc == %08lx, ra == %08lx\n",
119*4882a593Smuzhiyun 	       regs->cp0_epc, regs->regs[31]);
120*4882a593Smuzhiyun 	die("Unrecoverable bus error", regs);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 
dec_kn02xa_be_init(void)124*4882a593Smuzhiyun void __init dec_kn02xa_be_init(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	volatile u32 *mbcs = (void *)CKSEG1ADDR(KN4K_SLOT_BASE + KN4K_MB_CSR);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* For KN04 we need to make sure EE (?) is enabled in the MB.  */
129*4882a593Smuzhiyun 	if (current_cpu_type() == CPU_R4000SC)
130*4882a593Smuzhiyun 		*mbcs |= KN4K_MB_CSR_EE;
131*4882a593Smuzhiyun 	fast_iob();
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* Clear any leftover errors from the firmware. */
134*4882a593Smuzhiyun 	dec_kn02xa_be_ack();
135*4882a593Smuzhiyun }
136