xref: /OK3568_Linux_fs/kernel/arch/mips/cavium-octeon/octeon-platform.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2004-2017 Cavium, Inc.
7*4882a593Smuzhiyun  * Copyright (C) 2008 Wind River Systems
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/etherdevice.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <linux/of_fdt.h>
13*4882a593Smuzhiyun #include <linux/libfdt.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <asm/octeon/octeon.h>
16*4882a593Smuzhiyun #include <asm/octeon/cvmx-helper-board.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #ifdef CONFIG_USB
19*4882a593Smuzhiyun #include <linux/usb/ehci_def.h>
20*4882a593Smuzhiyun #include <linux/usb/ehci_pdriver.h>
21*4882a593Smuzhiyun #include <linux/usb/ohci_pdriver.h>
22*4882a593Smuzhiyun #include <asm/octeon/cvmx-uctlx-defs.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define CVMX_UAHCX_EHCI_USBCMD	(CVMX_ADD_IO_SEG(0x00016F0000000010ull))
25*4882a593Smuzhiyun #define CVMX_UAHCX_OHCI_USBCMD	(CVMX_ADD_IO_SEG(0x00016F0000000408ull))
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static DEFINE_MUTEX(octeon2_usb_clocks_mutex);
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static int octeon2_usb_clock_start_cnt;
30*4882a593Smuzhiyun 
octeon2_usb_reset(void)31*4882a593Smuzhiyun static int __init octeon2_usb_reset(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	union cvmx_uctlx_clk_rst_ctl clk_rst_ctl;
34*4882a593Smuzhiyun 	u32 ucmd;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	if (!OCTEON_IS_OCTEON2())
37*4882a593Smuzhiyun 		return 0;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	clk_rst_ctl.u64 = cvmx_read_csr(CVMX_UCTLX_CLK_RST_CTL(0));
40*4882a593Smuzhiyun 	if (clk_rst_ctl.s.hrst) {
41*4882a593Smuzhiyun 		ucmd = cvmx_read64_uint32(CVMX_UAHCX_EHCI_USBCMD);
42*4882a593Smuzhiyun 		ucmd &= ~CMD_RUN;
43*4882a593Smuzhiyun 		cvmx_write64_uint32(CVMX_UAHCX_EHCI_USBCMD, ucmd);
44*4882a593Smuzhiyun 		mdelay(2);
45*4882a593Smuzhiyun 		ucmd |= CMD_RESET;
46*4882a593Smuzhiyun 		cvmx_write64_uint32(CVMX_UAHCX_EHCI_USBCMD, ucmd);
47*4882a593Smuzhiyun 		ucmd = cvmx_read64_uint32(CVMX_UAHCX_OHCI_USBCMD);
48*4882a593Smuzhiyun 		ucmd |= CMD_RUN;
49*4882a593Smuzhiyun 		cvmx_write64_uint32(CVMX_UAHCX_OHCI_USBCMD, ucmd);
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun arch_initcall(octeon2_usb_reset);
55*4882a593Smuzhiyun 
octeon2_usb_clocks_start(struct device * dev)56*4882a593Smuzhiyun static void octeon2_usb_clocks_start(struct device *dev)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	u64 div;
59*4882a593Smuzhiyun 	union cvmx_uctlx_if_ena if_ena;
60*4882a593Smuzhiyun 	union cvmx_uctlx_clk_rst_ctl clk_rst_ctl;
61*4882a593Smuzhiyun 	union cvmx_uctlx_uphy_portx_ctl_status port_ctl_status;
62*4882a593Smuzhiyun 	int i;
63*4882a593Smuzhiyun 	unsigned long io_clk_64_to_ns;
64*4882a593Smuzhiyun 	u32 clock_rate = 12000000;
65*4882a593Smuzhiyun 	bool is_crystal_clock = false;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	mutex_lock(&octeon2_usb_clocks_mutex);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	octeon2_usb_clock_start_cnt++;
71*4882a593Smuzhiyun 	if (octeon2_usb_clock_start_cnt != 1)
72*4882a593Smuzhiyun 		goto exit;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	io_clk_64_to_ns = 64000000000ull / octeon_get_io_clock_rate();
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	if (dev->of_node) {
77*4882a593Smuzhiyun 		struct device_node *uctl_node;
78*4882a593Smuzhiyun 		const char *clock_type;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 		uctl_node = of_get_parent(dev->of_node);
81*4882a593Smuzhiyun 		if (!uctl_node) {
82*4882a593Smuzhiyun 			dev_err(dev, "No UCTL device node\n");
83*4882a593Smuzhiyun 			goto exit;
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 		i = of_property_read_u32(uctl_node,
86*4882a593Smuzhiyun 					 "refclk-frequency", &clock_rate);
87*4882a593Smuzhiyun 		if (i) {
88*4882a593Smuzhiyun 			dev_err(dev, "No UCTL \"refclk-frequency\"\n");
89*4882a593Smuzhiyun 			of_node_put(uctl_node);
90*4882a593Smuzhiyun 			goto exit;
91*4882a593Smuzhiyun 		}
92*4882a593Smuzhiyun 		i = of_property_read_string(uctl_node,
93*4882a593Smuzhiyun 					    "refclk-type", &clock_type);
94*4882a593Smuzhiyun 		of_node_put(uctl_node);
95*4882a593Smuzhiyun 		if (!i && strcmp("crystal", clock_type) == 0)
96*4882a593Smuzhiyun 			is_crystal_clock = true;
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/*
100*4882a593Smuzhiyun 	 * Step 1: Wait for voltages stable.  That surely happened
101*4882a593Smuzhiyun 	 * before starting the kernel.
102*4882a593Smuzhiyun 	 *
103*4882a593Smuzhiyun 	 * Step 2: Enable  SCLK of UCTL by writing UCTL0_IF_ENA[EN] = 1
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	if_ena.u64 = 0;
106*4882a593Smuzhiyun 	if_ena.s.en = 1;
107*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_IF_ENA(0), if_ena.u64);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	for (i = 0; i <= 1; i++) {
110*4882a593Smuzhiyun 		port_ctl_status.u64 =
111*4882a593Smuzhiyun 			cvmx_read_csr(CVMX_UCTLX_UPHY_PORTX_CTL_STATUS(i, 0));
112*4882a593Smuzhiyun 		/* Set txvreftune to 15 to obtain compliant 'eye' diagram. */
113*4882a593Smuzhiyun 		port_ctl_status.s.txvreftune = 15;
114*4882a593Smuzhiyun 		port_ctl_status.s.txrisetune = 1;
115*4882a593Smuzhiyun 		port_ctl_status.s.txpreemphasistune = 1;
116*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_UCTLX_UPHY_PORTX_CTL_STATUS(i, 0),
117*4882a593Smuzhiyun 			       port_ctl_status.u64);
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Step 3: Configure the reference clock, PHY, and HCLK */
121*4882a593Smuzhiyun 	clk_rst_ctl.u64 = cvmx_read_csr(CVMX_UCTLX_CLK_RST_CTL(0));
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/*
124*4882a593Smuzhiyun 	 * If the UCTL looks like it has already been started, skip
125*4882a593Smuzhiyun 	 * the initialization, otherwise bus errors are obtained.
126*4882a593Smuzhiyun 	 */
127*4882a593Smuzhiyun 	if (clk_rst_ctl.s.hrst)
128*4882a593Smuzhiyun 		goto end_clock;
129*4882a593Smuzhiyun 	/* 3a */
130*4882a593Smuzhiyun 	clk_rst_ctl.s.p_por = 1;
131*4882a593Smuzhiyun 	clk_rst_ctl.s.hrst = 0;
132*4882a593Smuzhiyun 	clk_rst_ctl.s.p_prst = 0;
133*4882a593Smuzhiyun 	clk_rst_ctl.s.h_clkdiv_rst = 0;
134*4882a593Smuzhiyun 	clk_rst_ctl.s.o_clkdiv_rst = 0;
135*4882a593Smuzhiyun 	clk_rst_ctl.s.h_clkdiv_en = 0;
136*4882a593Smuzhiyun 	clk_rst_ctl.s.o_clkdiv_en = 0;
137*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* 3b */
140*4882a593Smuzhiyun 	clk_rst_ctl.s.p_refclk_sel = is_crystal_clock ? 0 : 1;
141*4882a593Smuzhiyun 	switch (clock_rate) {
142*4882a593Smuzhiyun 	default:
143*4882a593Smuzhiyun 		pr_err("Invalid UCTL clock rate of %u, using 12000000 instead\n",
144*4882a593Smuzhiyun 			clock_rate);
145*4882a593Smuzhiyun 		fallthrough;
146*4882a593Smuzhiyun 	case 12000000:
147*4882a593Smuzhiyun 		clk_rst_ctl.s.p_refclk_div = 0;
148*4882a593Smuzhiyun 		break;
149*4882a593Smuzhiyun 	case 24000000:
150*4882a593Smuzhiyun 		clk_rst_ctl.s.p_refclk_div = 1;
151*4882a593Smuzhiyun 		break;
152*4882a593Smuzhiyun 	case 48000000:
153*4882a593Smuzhiyun 		clk_rst_ctl.s.p_refclk_div = 2;
154*4882a593Smuzhiyun 		break;
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* 3c */
159*4882a593Smuzhiyun 	div = octeon_get_io_clock_rate() / 130000000ull;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	switch (div) {
162*4882a593Smuzhiyun 	case 0:
163*4882a593Smuzhiyun 		div = 1;
164*4882a593Smuzhiyun 		break;
165*4882a593Smuzhiyun 	case 1:
166*4882a593Smuzhiyun 	case 2:
167*4882a593Smuzhiyun 	case 3:
168*4882a593Smuzhiyun 	case 4:
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	case 5:
171*4882a593Smuzhiyun 		div = 4;
172*4882a593Smuzhiyun 		break;
173*4882a593Smuzhiyun 	case 6:
174*4882a593Smuzhiyun 	case 7:
175*4882a593Smuzhiyun 		div = 6;
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	case 8:
178*4882a593Smuzhiyun 	case 9:
179*4882a593Smuzhiyun 	case 10:
180*4882a593Smuzhiyun 	case 11:
181*4882a593Smuzhiyun 		div = 8;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 	default:
184*4882a593Smuzhiyun 		div = 12;
185*4882a593Smuzhiyun 		break;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 	clk_rst_ctl.s.h_div = div;
188*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
189*4882a593Smuzhiyun 	/* Read it back, */
190*4882a593Smuzhiyun 	clk_rst_ctl.u64 = cvmx_read_csr(CVMX_UCTLX_CLK_RST_CTL(0));
191*4882a593Smuzhiyun 	clk_rst_ctl.s.h_clkdiv_en = 1;
192*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
193*4882a593Smuzhiyun 	/* 3d */
194*4882a593Smuzhiyun 	clk_rst_ctl.s.h_clkdiv_rst = 1;
195*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* 3e: delay 64 io clocks */
198*4882a593Smuzhiyun 	ndelay(io_clk_64_to_ns);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/*
201*4882a593Smuzhiyun 	 * Step 4: Program the power-on reset field in the UCTL
202*4882a593Smuzhiyun 	 * clock-reset-control register.
203*4882a593Smuzhiyun 	 */
204*4882a593Smuzhiyun 	clk_rst_ctl.s.p_por = 0;
205*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* Step 5:    Wait 3 ms for the PHY clock to start. */
208*4882a593Smuzhiyun 	mdelay(3);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Steps 6..9 for ATE only, are skipped. */
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* Step 10: Configure the OHCI_CLK48 and OHCI_CLK12 clocks. */
213*4882a593Smuzhiyun 	/* 10a */
214*4882a593Smuzhiyun 	clk_rst_ctl.s.o_clkdiv_rst = 1;
215*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* 10b */
218*4882a593Smuzhiyun 	clk_rst_ctl.s.o_clkdiv_en = 1;
219*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/* 10c */
222*4882a593Smuzhiyun 	ndelay(io_clk_64_to_ns);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/*
225*4882a593Smuzhiyun 	 * Step 11: Program the PHY reset field:
226*4882a593Smuzhiyun 	 * UCTL0_CLK_RST_CTL[P_PRST] = 1
227*4882a593Smuzhiyun 	 */
228*4882a593Smuzhiyun 	clk_rst_ctl.s.p_prst = 1;
229*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Step 11b */
232*4882a593Smuzhiyun 	udelay(1);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Step 11c */
235*4882a593Smuzhiyun 	clk_rst_ctl.s.p_prst = 0;
236*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* Step 11d */
239*4882a593Smuzhiyun 	mdelay(1);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Step 11e */
242*4882a593Smuzhiyun 	clk_rst_ctl.s.p_prst = 1;
243*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Step 12: Wait 1 uS. */
246*4882a593Smuzhiyun 	udelay(1);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Step 13: Program the HRESET_N field: UCTL0_CLK_RST_CTL[HRST] = 1 */
249*4882a593Smuzhiyun 	clk_rst_ctl.s.hrst = 1;
250*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_CLK_RST_CTL(0), clk_rst_ctl.u64);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun end_clock:
253*4882a593Smuzhiyun 	/* Set uSOF cycle period to 60,000 bits. */
254*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_EHCI_FLA(0), 0x20ull);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun exit:
257*4882a593Smuzhiyun 	mutex_unlock(&octeon2_usb_clocks_mutex);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
octeon2_usb_clocks_stop(void)260*4882a593Smuzhiyun static void octeon2_usb_clocks_stop(void)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	mutex_lock(&octeon2_usb_clocks_mutex);
263*4882a593Smuzhiyun 	octeon2_usb_clock_start_cnt--;
264*4882a593Smuzhiyun 	mutex_unlock(&octeon2_usb_clocks_mutex);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
octeon_ehci_power_on(struct platform_device * pdev)267*4882a593Smuzhiyun static int octeon_ehci_power_on(struct platform_device *pdev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	octeon2_usb_clocks_start(&pdev->dev);
270*4882a593Smuzhiyun 	return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
octeon_ehci_power_off(struct platform_device * pdev)273*4882a593Smuzhiyun static void octeon_ehci_power_off(struct platform_device *pdev)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	octeon2_usb_clocks_stop();
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static struct usb_ehci_pdata octeon_ehci_pdata = {
279*4882a593Smuzhiyun 	/* Octeon EHCI matches CPU endianness. */
280*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
281*4882a593Smuzhiyun 	.big_endian_mmio	= 1,
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun 	/*
284*4882a593Smuzhiyun 	 * We can DMA from anywhere. But the descriptors must be in
285*4882a593Smuzhiyun 	 * the lower 4GB.
286*4882a593Smuzhiyun 	 */
287*4882a593Smuzhiyun 	.dma_mask_64	= 0,
288*4882a593Smuzhiyun 	.power_on	= octeon_ehci_power_on,
289*4882a593Smuzhiyun 	.power_off	= octeon_ehci_power_off,
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
octeon_ehci_hw_start(struct device * dev)292*4882a593Smuzhiyun static void __init octeon_ehci_hw_start(struct device *dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	union cvmx_uctlx_ehci_ctl ehci_ctl;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	octeon2_usb_clocks_start(dev);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	ehci_ctl.u64 = cvmx_read_csr(CVMX_UCTLX_EHCI_CTL(0));
299*4882a593Smuzhiyun 	/* Use 64-bit addressing. */
300*4882a593Smuzhiyun 	ehci_ctl.s.ehci_64b_addr_en = 1;
301*4882a593Smuzhiyun 	ehci_ctl.s.l2c_addr_msb = 0;
302*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
303*4882a593Smuzhiyun 	ehci_ctl.s.l2c_buff_emod = 1; /* Byte swapped. */
304*4882a593Smuzhiyun 	ehci_ctl.s.l2c_desc_emod = 1; /* Byte swapped. */
305*4882a593Smuzhiyun #else
306*4882a593Smuzhiyun 	ehci_ctl.s.l2c_buff_emod = 0; /* not swapped. */
307*4882a593Smuzhiyun 	ehci_ctl.s.l2c_desc_emod = 0; /* not swapped. */
308*4882a593Smuzhiyun 	ehci_ctl.s.inv_reg_a2 = 1;
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_EHCI_CTL(0), ehci_ctl.u64);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	octeon2_usb_clocks_stop();
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
octeon_ehci_device_init(void)315*4882a593Smuzhiyun static int __init octeon_ehci_device_init(void)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct platform_device *pd;
318*4882a593Smuzhiyun 	struct device_node *ehci_node;
319*4882a593Smuzhiyun 	int ret = 0;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ehci_node = of_find_node_by_name(NULL, "ehci");
322*4882a593Smuzhiyun 	if (!ehci_node)
323*4882a593Smuzhiyun 		return 0;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	pd = of_find_device_by_node(ehci_node);
326*4882a593Smuzhiyun 	of_node_put(ehci_node);
327*4882a593Smuzhiyun 	if (!pd)
328*4882a593Smuzhiyun 		return 0;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	pd->dev.platform_data = &octeon_ehci_pdata;
331*4882a593Smuzhiyun 	octeon_ehci_hw_start(&pd->dev);
332*4882a593Smuzhiyun 	put_device(&pd->dev);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return ret;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun device_initcall(octeon_ehci_device_init);
337*4882a593Smuzhiyun 
octeon_ohci_power_on(struct platform_device * pdev)338*4882a593Smuzhiyun static int octeon_ohci_power_on(struct platform_device *pdev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	octeon2_usb_clocks_start(&pdev->dev);
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
octeon_ohci_power_off(struct platform_device * pdev)344*4882a593Smuzhiyun static void octeon_ohci_power_off(struct platform_device *pdev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	octeon2_usb_clocks_stop();
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static struct usb_ohci_pdata octeon_ohci_pdata = {
350*4882a593Smuzhiyun 	/* Octeon OHCI matches CPU endianness. */
351*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
352*4882a593Smuzhiyun 	.big_endian_mmio	= 1,
353*4882a593Smuzhiyun #endif
354*4882a593Smuzhiyun 	.power_on	= octeon_ohci_power_on,
355*4882a593Smuzhiyun 	.power_off	= octeon_ohci_power_off,
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
octeon_ohci_hw_start(struct device * dev)358*4882a593Smuzhiyun static void __init octeon_ohci_hw_start(struct device *dev)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	union cvmx_uctlx_ohci_ctl ohci_ctl;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	octeon2_usb_clocks_start(dev);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	ohci_ctl.u64 = cvmx_read_csr(CVMX_UCTLX_OHCI_CTL(0));
365*4882a593Smuzhiyun 	ohci_ctl.s.l2c_addr_msb = 0;
366*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
367*4882a593Smuzhiyun 	ohci_ctl.s.l2c_buff_emod = 1; /* Byte swapped. */
368*4882a593Smuzhiyun 	ohci_ctl.s.l2c_desc_emod = 1; /* Byte swapped. */
369*4882a593Smuzhiyun #else
370*4882a593Smuzhiyun 	ohci_ctl.s.l2c_buff_emod = 0; /* not swapped. */
371*4882a593Smuzhiyun 	ohci_ctl.s.l2c_desc_emod = 0; /* not swapped. */
372*4882a593Smuzhiyun 	ohci_ctl.s.inv_reg_a2 = 1;
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_UCTLX_OHCI_CTL(0), ohci_ctl.u64);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	octeon2_usb_clocks_stop();
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
octeon_ohci_device_init(void)379*4882a593Smuzhiyun static int __init octeon_ohci_device_init(void)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct platform_device *pd;
382*4882a593Smuzhiyun 	struct device_node *ohci_node;
383*4882a593Smuzhiyun 	int ret = 0;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	ohci_node = of_find_node_by_name(NULL, "ohci");
386*4882a593Smuzhiyun 	if (!ohci_node)
387*4882a593Smuzhiyun 		return 0;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	pd = of_find_device_by_node(ohci_node);
390*4882a593Smuzhiyun 	of_node_put(ohci_node);
391*4882a593Smuzhiyun 	if (!pd)
392*4882a593Smuzhiyun 		return 0;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	pd->dev.platform_data = &octeon_ohci_pdata;
395*4882a593Smuzhiyun 	octeon_ohci_hw_start(&pd->dev);
396*4882a593Smuzhiyun 	put_device(&pd->dev);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return ret;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun device_initcall(octeon_ohci_device_init);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun #endif /* CONFIG_USB */
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* Octeon Random Number Generator.  */
octeon_rng_device_init(void)405*4882a593Smuzhiyun static int __init octeon_rng_device_init(void)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct platform_device *pd;
408*4882a593Smuzhiyun 	int ret = 0;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	struct resource rng_resources[] = {
411*4882a593Smuzhiyun 		{
412*4882a593Smuzhiyun 			.flags	= IORESOURCE_MEM,
413*4882a593Smuzhiyun 			.start	= XKPHYS_TO_PHYS(CVMX_RNM_CTL_STATUS),
414*4882a593Smuzhiyun 			.end	= XKPHYS_TO_PHYS(CVMX_RNM_CTL_STATUS) + 0xf
415*4882a593Smuzhiyun 		}, {
416*4882a593Smuzhiyun 			.flags	= IORESOURCE_MEM,
417*4882a593Smuzhiyun 			.start	= cvmx_build_io_address(8, 0),
418*4882a593Smuzhiyun 			.end	= cvmx_build_io_address(8, 0) + 0x7
419*4882a593Smuzhiyun 		}
420*4882a593Smuzhiyun 	};
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	pd = platform_device_alloc("octeon_rng", -1);
423*4882a593Smuzhiyun 	if (!pd) {
424*4882a593Smuzhiyun 		ret = -ENOMEM;
425*4882a593Smuzhiyun 		goto out;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	ret = platform_device_add_resources(pd, rng_resources,
429*4882a593Smuzhiyun 					    ARRAY_SIZE(rng_resources));
430*4882a593Smuzhiyun 	if (ret)
431*4882a593Smuzhiyun 		goto fail;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	ret = platform_device_add(pd);
434*4882a593Smuzhiyun 	if (ret)
435*4882a593Smuzhiyun 		goto fail;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return ret;
438*4882a593Smuzhiyun fail:
439*4882a593Smuzhiyun 	platform_device_put(pd);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun out:
442*4882a593Smuzhiyun 	return ret;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun device_initcall(octeon_rng_device_init);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const struct of_device_id octeon_ids[] __initconst = {
447*4882a593Smuzhiyun 	{ .compatible = "simple-bus", },
448*4882a593Smuzhiyun 	{ .compatible = "cavium,octeon-6335-uctl", },
449*4882a593Smuzhiyun 	{ .compatible = "cavium,octeon-5750-usbn", },
450*4882a593Smuzhiyun 	{ .compatible = "cavium,octeon-3860-bootbus", },
451*4882a593Smuzhiyun 	{ .compatible = "cavium,mdio-mux", },
452*4882a593Smuzhiyun 	{ .compatible = "gpio-leds", },
453*4882a593Smuzhiyun 	{ .compatible = "cavium,octeon-7130-usb-uctl", },
454*4882a593Smuzhiyun 	{},
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
octeon_has_88e1145(void)457*4882a593Smuzhiyun static bool __init octeon_has_88e1145(void)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	return !OCTEON_IS_MODEL(OCTEON_CN52XX) &&
460*4882a593Smuzhiyun 	       !OCTEON_IS_MODEL(OCTEON_CN6XXX) &&
461*4882a593Smuzhiyun 	       !OCTEON_IS_MODEL(OCTEON_CN56XX);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
octeon_has_fixed_link(int ipd_port)464*4882a593Smuzhiyun static bool __init octeon_has_fixed_link(int ipd_port)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	switch (cvmx_sysinfo_get()->board_type) {
467*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_CN3005_EVB_HS5:
468*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_CN3010_EVB_HS5:
469*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_CN3020_EVB_HS5:
470*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_CUST_NB5:
471*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_EBH3100:
472*4882a593Smuzhiyun 		/* Port 1 on these boards is always gigabit. */
473*4882a593Smuzhiyun 		return ipd_port == 1;
474*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_BBGW_REF:
475*4882a593Smuzhiyun 		/* Ports 0 and 1 connect to the switch. */
476*4882a593Smuzhiyun 		return ipd_port == 0 || ipd_port == 1;
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 	return false;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
octeon_fdt_set_phy(int eth,int phy_addr)481*4882a593Smuzhiyun static void __init octeon_fdt_set_phy(int eth, int phy_addr)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	const __be32 *phy_handle;
484*4882a593Smuzhiyun 	const __be32 *alt_phy_handle;
485*4882a593Smuzhiyun 	const __be32 *reg;
486*4882a593Smuzhiyun 	u32 phandle;
487*4882a593Smuzhiyun 	int phy;
488*4882a593Smuzhiyun 	int alt_phy;
489*4882a593Smuzhiyun 	const char *p;
490*4882a593Smuzhiyun 	int current_len;
491*4882a593Smuzhiyun 	char new_name[20];
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	phy_handle = fdt_getprop(initial_boot_params, eth, "phy-handle", NULL);
494*4882a593Smuzhiyun 	if (!phy_handle)
495*4882a593Smuzhiyun 		return;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	phandle = be32_to_cpup(phy_handle);
498*4882a593Smuzhiyun 	phy = fdt_node_offset_by_phandle(initial_boot_params, phandle);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	alt_phy_handle = fdt_getprop(initial_boot_params, eth, "cavium,alt-phy-handle", NULL);
501*4882a593Smuzhiyun 	if (alt_phy_handle) {
502*4882a593Smuzhiyun 		u32 alt_phandle = be32_to_cpup(alt_phy_handle);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		alt_phy = fdt_node_offset_by_phandle(initial_boot_params, alt_phandle);
505*4882a593Smuzhiyun 	} else {
506*4882a593Smuzhiyun 		alt_phy = -1;
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (phy_addr < 0 || phy < 0) {
510*4882a593Smuzhiyun 		/* Delete the PHY things */
511*4882a593Smuzhiyun 		fdt_nop_property(initial_boot_params, eth, "phy-handle");
512*4882a593Smuzhiyun 		/* This one may fail */
513*4882a593Smuzhiyun 		fdt_nop_property(initial_boot_params, eth, "cavium,alt-phy-handle");
514*4882a593Smuzhiyun 		if (phy >= 0)
515*4882a593Smuzhiyun 			fdt_nop_node(initial_boot_params, phy);
516*4882a593Smuzhiyun 		if (alt_phy >= 0)
517*4882a593Smuzhiyun 			fdt_nop_node(initial_boot_params, alt_phy);
518*4882a593Smuzhiyun 		return;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (phy_addr >= 256 && alt_phy > 0) {
522*4882a593Smuzhiyun 		const struct fdt_property *phy_prop;
523*4882a593Smuzhiyun 		struct fdt_property *alt_prop;
524*4882a593Smuzhiyun 		fdt32_t phy_handle_name;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		/* Use the alt phy node instead.*/
527*4882a593Smuzhiyun 		phy_prop = fdt_get_property(initial_boot_params, eth, "phy-handle", NULL);
528*4882a593Smuzhiyun 		phy_handle_name = phy_prop->nameoff;
529*4882a593Smuzhiyun 		fdt_nop_node(initial_boot_params, phy);
530*4882a593Smuzhiyun 		fdt_nop_property(initial_boot_params, eth, "phy-handle");
531*4882a593Smuzhiyun 		alt_prop = fdt_get_property_w(initial_boot_params, eth, "cavium,alt-phy-handle", NULL);
532*4882a593Smuzhiyun 		alt_prop->nameoff = phy_handle_name;
533*4882a593Smuzhiyun 		phy = alt_phy;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	phy_addr &= 0xff;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (octeon_has_88e1145()) {
539*4882a593Smuzhiyun 		fdt_nop_property(initial_boot_params, phy, "marvell,reg-init");
540*4882a593Smuzhiyun 		memset(new_name, 0, sizeof(new_name));
541*4882a593Smuzhiyun 		strcpy(new_name, "marvell,88e1145");
542*4882a593Smuzhiyun 		p = fdt_getprop(initial_boot_params, phy, "compatible",
543*4882a593Smuzhiyun 				&current_len);
544*4882a593Smuzhiyun 		if (p && current_len >= strlen(new_name))
545*4882a593Smuzhiyun 			fdt_setprop_inplace(initial_boot_params, phy,
546*4882a593Smuzhiyun 					"compatible", new_name, current_len);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	reg = fdt_getprop(initial_boot_params, phy, "reg", NULL);
550*4882a593Smuzhiyun 	if (phy_addr == be32_to_cpup(reg))
551*4882a593Smuzhiyun 		return;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	fdt_setprop_inplace_cell(initial_boot_params, phy, "reg", phy_addr);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	snprintf(new_name, sizeof(new_name), "ethernet-phy@%x", phy_addr);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	p = fdt_get_name(initial_boot_params, phy, &current_len);
558*4882a593Smuzhiyun 	if (p && current_len == strlen(new_name))
559*4882a593Smuzhiyun 		fdt_set_name(initial_boot_params, phy, new_name);
560*4882a593Smuzhiyun 	else
561*4882a593Smuzhiyun 		pr_err("Error: could not rename ethernet phy: <%s>", p);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
octeon_fdt_set_mac_addr(int n,u64 * pmac)564*4882a593Smuzhiyun static void __init octeon_fdt_set_mac_addr(int n, u64 *pmac)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	const u8 *old_mac;
567*4882a593Smuzhiyun 	int old_len;
568*4882a593Smuzhiyun 	u8 new_mac[6];
569*4882a593Smuzhiyun 	u64 mac = *pmac;
570*4882a593Smuzhiyun 	int r;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	old_mac = fdt_getprop(initial_boot_params, n, "local-mac-address",
573*4882a593Smuzhiyun 			      &old_len);
574*4882a593Smuzhiyun 	if (!old_mac || old_len != 6 || is_valid_ether_addr(old_mac))
575*4882a593Smuzhiyun 		return;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	new_mac[0] = (mac >> 40) & 0xff;
578*4882a593Smuzhiyun 	new_mac[1] = (mac >> 32) & 0xff;
579*4882a593Smuzhiyun 	new_mac[2] = (mac >> 24) & 0xff;
580*4882a593Smuzhiyun 	new_mac[3] = (mac >> 16) & 0xff;
581*4882a593Smuzhiyun 	new_mac[4] = (mac >> 8) & 0xff;
582*4882a593Smuzhiyun 	new_mac[5] = mac & 0xff;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	r = fdt_setprop_inplace(initial_boot_params, n, "local-mac-address",
585*4882a593Smuzhiyun 				new_mac, sizeof(new_mac));
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	if (r) {
588*4882a593Smuzhiyun 		pr_err("Setting \"local-mac-address\" failed %d", r);
589*4882a593Smuzhiyun 		return;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 	*pmac = mac + 1;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
octeon_fdt_rm_ethernet(int node)594*4882a593Smuzhiyun static void __init octeon_fdt_rm_ethernet(int node)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	const __be32 *phy_handle;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	phy_handle = fdt_getprop(initial_boot_params, node, "phy-handle", NULL);
599*4882a593Smuzhiyun 	if (phy_handle) {
600*4882a593Smuzhiyun 		u32 ph = be32_to_cpup(phy_handle);
601*4882a593Smuzhiyun 		int p = fdt_node_offset_by_phandle(initial_boot_params, ph);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		if (p >= 0)
604*4882a593Smuzhiyun 			fdt_nop_node(initial_boot_params, p);
605*4882a593Smuzhiyun 	}
606*4882a593Smuzhiyun 	fdt_nop_node(initial_boot_params, node);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
_octeon_rx_tx_delay(int eth,int rx_delay,int tx_delay)609*4882a593Smuzhiyun static void __init _octeon_rx_tx_delay(int eth, int rx_delay, int tx_delay)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	fdt_setprop_inplace_cell(initial_boot_params, eth, "rx-delay",
612*4882a593Smuzhiyun 				 rx_delay);
613*4882a593Smuzhiyun 	fdt_setprop_inplace_cell(initial_boot_params, eth, "tx-delay",
614*4882a593Smuzhiyun 				 tx_delay);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
octeon_rx_tx_delay(int eth,int iface,int port)617*4882a593Smuzhiyun static void __init octeon_rx_tx_delay(int eth, int iface, int port)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	switch (cvmx_sysinfo_get()->board_type) {
620*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_CN3005_EVB_HS5:
621*4882a593Smuzhiyun 		if (iface == 0) {
622*4882a593Smuzhiyun 			if (port == 0) {
623*4882a593Smuzhiyun 				/*
624*4882a593Smuzhiyun 				 * Boards with gigabit WAN ports need a
625*4882a593Smuzhiyun 				 * different setting that is compatible with
626*4882a593Smuzhiyun 				 * 100 Mbit settings
627*4882a593Smuzhiyun 				 */
628*4882a593Smuzhiyun 				_octeon_rx_tx_delay(eth, 0xc, 0x0c);
629*4882a593Smuzhiyun 				return;
630*4882a593Smuzhiyun 			} else if (port == 1) {
631*4882a593Smuzhiyun 				/* Different config for switch port. */
632*4882a593Smuzhiyun 				_octeon_rx_tx_delay(eth, 0x0, 0x0);
633*4882a593Smuzhiyun 				return;
634*4882a593Smuzhiyun 			}
635*4882a593Smuzhiyun 		}
636*4882a593Smuzhiyun 		break;
637*4882a593Smuzhiyun 	case CVMX_BOARD_TYPE_UBNT_E100:
638*4882a593Smuzhiyun 		if (iface == 0 && port <= 2) {
639*4882a593Smuzhiyun 			_octeon_rx_tx_delay(eth, 0x0, 0x10);
640*4882a593Smuzhiyun 			return;
641*4882a593Smuzhiyun 		}
642*4882a593Smuzhiyun 		break;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 	fdt_nop_property(initial_boot_params, eth, "rx-delay");
645*4882a593Smuzhiyun 	fdt_nop_property(initial_boot_params, eth, "tx-delay");
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
octeon_fdt_pip_port(int iface,int i,int p,int max)648*4882a593Smuzhiyun static void __init octeon_fdt_pip_port(int iface, int i, int p, int max)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	char name_buffer[20];
651*4882a593Smuzhiyun 	int eth;
652*4882a593Smuzhiyun 	int phy_addr;
653*4882a593Smuzhiyun 	int ipd_port;
654*4882a593Smuzhiyun 	int fixed_link;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	snprintf(name_buffer, sizeof(name_buffer), "ethernet@%x", p);
657*4882a593Smuzhiyun 	eth = fdt_subnode_offset(initial_boot_params, iface, name_buffer);
658*4882a593Smuzhiyun 	if (eth < 0)
659*4882a593Smuzhiyun 		return;
660*4882a593Smuzhiyun 	if (p > max) {
661*4882a593Smuzhiyun 		pr_debug("Deleting port %x:%x\n", i, p);
662*4882a593Smuzhiyun 		octeon_fdt_rm_ethernet(eth);
663*4882a593Smuzhiyun 		return;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
666*4882a593Smuzhiyun 		ipd_port = (0x100 * i) + (0x10 * p) + 0x800;
667*4882a593Smuzhiyun 	else
668*4882a593Smuzhiyun 		ipd_port = 16 * i + p;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	phy_addr = cvmx_helper_board_get_mii_address(ipd_port);
671*4882a593Smuzhiyun 	octeon_fdt_set_phy(eth, phy_addr);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	fixed_link = fdt_subnode_offset(initial_boot_params, eth, "fixed-link");
674*4882a593Smuzhiyun 	if (fixed_link < 0)
675*4882a593Smuzhiyun 		WARN_ON(octeon_has_fixed_link(ipd_port));
676*4882a593Smuzhiyun 	else if (!octeon_has_fixed_link(ipd_port))
677*4882a593Smuzhiyun 		fdt_nop_node(initial_boot_params, fixed_link);
678*4882a593Smuzhiyun 	octeon_rx_tx_delay(eth, i, p);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
octeon_fdt_pip_iface(int pip,int idx)681*4882a593Smuzhiyun static void __init octeon_fdt_pip_iface(int pip, int idx)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	char name_buffer[20];
684*4882a593Smuzhiyun 	int iface;
685*4882a593Smuzhiyun 	int p;
686*4882a593Smuzhiyun 	int count = 0;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	snprintf(name_buffer, sizeof(name_buffer), "interface@%d", idx);
689*4882a593Smuzhiyun 	iface = fdt_subnode_offset(initial_boot_params, pip, name_buffer);
690*4882a593Smuzhiyun 	if (iface < 0)
691*4882a593Smuzhiyun 		return;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if (cvmx_helper_interface_enumerate(idx) == 0)
694*4882a593Smuzhiyun 		count = cvmx_helper_ports_on_interface(idx);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	for (p = 0; p < 16; p++)
697*4882a593Smuzhiyun 		octeon_fdt_pip_port(iface, idx, p, count - 1);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
octeon_fill_mac_addresses(void)700*4882a593Smuzhiyun void __init octeon_fill_mac_addresses(void)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	const char *alias_prop;
703*4882a593Smuzhiyun 	char name_buffer[20];
704*4882a593Smuzhiyun 	u64 mac_addr_base;
705*4882a593Smuzhiyun 	int aliases;
706*4882a593Smuzhiyun 	int pip;
707*4882a593Smuzhiyun 	int i;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	aliases = fdt_path_offset(initial_boot_params, "/aliases");
710*4882a593Smuzhiyun 	if (aliases < 0)
711*4882a593Smuzhiyun 		return;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	mac_addr_base =
714*4882a593Smuzhiyun 		((octeon_bootinfo->mac_addr_base[0] & 0xffull)) << 40 |
715*4882a593Smuzhiyun 		((octeon_bootinfo->mac_addr_base[1] & 0xffull)) << 32 |
716*4882a593Smuzhiyun 		((octeon_bootinfo->mac_addr_base[2] & 0xffull)) << 24 |
717*4882a593Smuzhiyun 		((octeon_bootinfo->mac_addr_base[3] & 0xffull)) << 16 |
718*4882a593Smuzhiyun 		((octeon_bootinfo->mac_addr_base[4] & 0xffull)) << 8 |
719*4882a593Smuzhiyun 		 (octeon_bootinfo->mac_addr_base[5] & 0xffull);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
722*4882a593Smuzhiyun 		int mgmt;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		snprintf(name_buffer, sizeof(name_buffer), "mix%d", i);
725*4882a593Smuzhiyun 		alias_prop = fdt_getprop(initial_boot_params, aliases,
726*4882a593Smuzhiyun 					 name_buffer, NULL);
727*4882a593Smuzhiyun 		if (!alias_prop)
728*4882a593Smuzhiyun 			continue;
729*4882a593Smuzhiyun 		mgmt = fdt_path_offset(initial_boot_params, alias_prop);
730*4882a593Smuzhiyun 		if (mgmt < 0)
731*4882a593Smuzhiyun 			continue;
732*4882a593Smuzhiyun 		octeon_fdt_set_mac_addr(mgmt, &mac_addr_base);
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	alias_prop = fdt_getprop(initial_boot_params, aliases, "pip", NULL);
736*4882a593Smuzhiyun 	if (!alias_prop)
737*4882a593Smuzhiyun 		return;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	pip = fdt_path_offset(initial_boot_params, alias_prop);
740*4882a593Smuzhiyun 	if (pip < 0)
741*4882a593Smuzhiyun 		return;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	for (i = 0; i <= 4; i++) {
744*4882a593Smuzhiyun 		int iface;
745*4882a593Smuzhiyun 		int p;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		snprintf(name_buffer, sizeof(name_buffer), "interface@%d", i);
748*4882a593Smuzhiyun 		iface = fdt_subnode_offset(initial_boot_params, pip,
749*4882a593Smuzhiyun 					   name_buffer);
750*4882a593Smuzhiyun 		if (iface < 0)
751*4882a593Smuzhiyun 			continue;
752*4882a593Smuzhiyun 		for (p = 0; p < 16; p++) {
753*4882a593Smuzhiyun 			int eth;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 			snprintf(name_buffer, sizeof(name_buffer),
756*4882a593Smuzhiyun 				 "ethernet@%x", p);
757*4882a593Smuzhiyun 			eth = fdt_subnode_offset(initial_boot_params, iface,
758*4882a593Smuzhiyun 						 name_buffer);
759*4882a593Smuzhiyun 			if (eth < 0)
760*4882a593Smuzhiyun 				continue;
761*4882a593Smuzhiyun 			octeon_fdt_set_mac_addr(eth, &mac_addr_base);
762*4882a593Smuzhiyun 		}
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
octeon_prune_device_tree(void)766*4882a593Smuzhiyun int __init octeon_prune_device_tree(void)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	int i, max_port, uart_mask;
769*4882a593Smuzhiyun 	const char *pip_path;
770*4882a593Smuzhiyun 	const char *alias_prop;
771*4882a593Smuzhiyun 	char name_buffer[20];
772*4882a593Smuzhiyun 	int aliases;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	if (fdt_check_header(initial_boot_params))
775*4882a593Smuzhiyun 		panic("Corrupt Device Tree.");
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	WARN(octeon_bootinfo->board_type == CVMX_BOARD_TYPE_CUST_DSR1000N,
778*4882a593Smuzhiyun 	     "Built-in DTB booting is deprecated on %s. Please switch to use appended DTB.",
779*4882a593Smuzhiyun 	     cvmx_board_type_to_string(octeon_bootinfo->board_type));
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	aliases = fdt_path_offset(initial_boot_params, "/aliases");
782*4882a593Smuzhiyun 	if (aliases < 0) {
783*4882a593Smuzhiyun 		pr_err("Error: No /aliases node in device tree.");
784*4882a593Smuzhiyun 		return -EINVAL;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))
788*4882a593Smuzhiyun 		max_port = 2;
789*4882a593Smuzhiyun 	else if (OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN68XX))
790*4882a593Smuzhiyun 		max_port = 1;
791*4882a593Smuzhiyun 	else
792*4882a593Smuzhiyun 		max_port = 0;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	if (octeon_bootinfo->board_type == CVMX_BOARD_TYPE_NIC10E)
795*4882a593Smuzhiyun 		max_port = 0;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
798*4882a593Smuzhiyun 		int mgmt;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 		snprintf(name_buffer, sizeof(name_buffer),
801*4882a593Smuzhiyun 			 "mix%d", i);
802*4882a593Smuzhiyun 		alias_prop = fdt_getprop(initial_boot_params, aliases,
803*4882a593Smuzhiyun 					name_buffer, NULL);
804*4882a593Smuzhiyun 		if (alias_prop) {
805*4882a593Smuzhiyun 			mgmt = fdt_path_offset(initial_boot_params, alias_prop);
806*4882a593Smuzhiyun 			if (mgmt < 0)
807*4882a593Smuzhiyun 				continue;
808*4882a593Smuzhiyun 			if (i >= max_port) {
809*4882a593Smuzhiyun 				pr_debug("Deleting mix%d\n", i);
810*4882a593Smuzhiyun 				octeon_fdt_rm_ethernet(mgmt);
811*4882a593Smuzhiyun 				fdt_nop_property(initial_boot_params, aliases,
812*4882a593Smuzhiyun 						 name_buffer);
813*4882a593Smuzhiyun 			} else {
814*4882a593Smuzhiyun 				int phy_addr = cvmx_helper_board_get_mii_address(CVMX_HELPER_BOARD_MGMT_IPD_PORT + i);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 				octeon_fdt_set_phy(mgmt, phy_addr);
817*4882a593Smuzhiyun 			}
818*4882a593Smuzhiyun 		}
819*4882a593Smuzhiyun 	}
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	pip_path = fdt_getprop(initial_boot_params, aliases, "pip", NULL);
822*4882a593Smuzhiyun 	if (pip_path) {
823*4882a593Smuzhiyun 		int pip = fdt_path_offset(initial_boot_params, pip_path);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 		if (pip	 >= 0)
826*4882a593Smuzhiyun 			for (i = 0; i <= 4; i++)
827*4882a593Smuzhiyun 				octeon_fdt_pip_iface(pip, i);
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	/* I2C */
831*4882a593Smuzhiyun 	if (OCTEON_IS_MODEL(OCTEON_CN52XX) ||
832*4882a593Smuzhiyun 	    OCTEON_IS_MODEL(OCTEON_CN63XX) ||
833*4882a593Smuzhiyun 	    OCTEON_IS_MODEL(OCTEON_CN68XX) ||
834*4882a593Smuzhiyun 	    OCTEON_IS_MODEL(OCTEON_CN56XX))
835*4882a593Smuzhiyun 		max_port = 2;
836*4882a593Smuzhiyun 	else
837*4882a593Smuzhiyun 		max_port = 1;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
840*4882a593Smuzhiyun 		int i2c;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 		snprintf(name_buffer, sizeof(name_buffer),
843*4882a593Smuzhiyun 			 "twsi%d", i);
844*4882a593Smuzhiyun 		alias_prop = fdt_getprop(initial_boot_params, aliases,
845*4882a593Smuzhiyun 					name_buffer, NULL);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 		if (alias_prop) {
848*4882a593Smuzhiyun 			i2c = fdt_path_offset(initial_boot_params, alias_prop);
849*4882a593Smuzhiyun 			if (i2c < 0)
850*4882a593Smuzhiyun 				continue;
851*4882a593Smuzhiyun 			if (i >= max_port) {
852*4882a593Smuzhiyun 				pr_debug("Deleting twsi%d\n", i);
853*4882a593Smuzhiyun 				fdt_nop_node(initial_boot_params, i2c);
854*4882a593Smuzhiyun 				fdt_nop_property(initial_boot_params, aliases,
855*4882a593Smuzhiyun 						 name_buffer);
856*4882a593Smuzhiyun 			}
857*4882a593Smuzhiyun 		}
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* SMI/MDIO */
861*4882a593Smuzhiyun 	if (OCTEON_IS_MODEL(OCTEON_CN68XX))
862*4882a593Smuzhiyun 		max_port = 4;
863*4882a593Smuzhiyun 	else if (OCTEON_IS_MODEL(OCTEON_CN52XX) ||
864*4882a593Smuzhiyun 		 OCTEON_IS_MODEL(OCTEON_CN63XX) ||
865*4882a593Smuzhiyun 		 OCTEON_IS_MODEL(OCTEON_CN56XX))
866*4882a593Smuzhiyun 		max_port = 2;
867*4882a593Smuzhiyun 	else
868*4882a593Smuzhiyun 		max_port = 1;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
871*4882a593Smuzhiyun 		int i2c;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 		snprintf(name_buffer, sizeof(name_buffer),
874*4882a593Smuzhiyun 			 "smi%d", i);
875*4882a593Smuzhiyun 		alias_prop = fdt_getprop(initial_boot_params, aliases,
876*4882a593Smuzhiyun 					name_buffer, NULL);
877*4882a593Smuzhiyun 		if (alias_prop) {
878*4882a593Smuzhiyun 			i2c = fdt_path_offset(initial_boot_params, alias_prop);
879*4882a593Smuzhiyun 			if (i2c < 0)
880*4882a593Smuzhiyun 				continue;
881*4882a593Smuzhiyun 			if (i >= max_port) {
882*4882a593Smuzhiyun 				pr_debug("Deleting smi%d\n", i);
883*4882a593Smuzhiyun 				fdt_nop_node(initial_boot_params, i2c);
884*4882a593Smuzhiyun 				fdt_nop_property(initial_boot_params, aliases,
885*4882a593Smuzhiyun 						 name_buffer);
886*4882a593Smuzhiyun 			}
887*4882a593Smuzhiyun 		}
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* Serial */
891*4882a593Smuzhiyun 	uart_mask = 3;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	/* Right now CN52XX is the only chip with a third uart */
894*4882a593Smuzhiyun 	if (OCTEON_IS_MODEL(OCTEON_CN52XX))
895*4882a593Smuzhiyun 		uart_mask |= 4; /* uart2 */
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
898*4882a593Smuzhiyun 		int uart;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		snprintf(name_buffer, sizeof(name_buffer),
901*4882a593Smuzhiyun 			 "uart%d", i);
902*4882a593Smuzhiyun 		alias_prop = fdt_getprop(initial_boot_params, aliases,
903*4882a593Smuzhiyun 					name_buffer, NULL);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 		if (alias_prop) {
906*4882a593Smuzhiyun 			uart = fdt_path_offset(initial_boot_params, alias_prop);
907*4882a593Smuzhiyun 			if (uart_mask & (1 << i)) {
908*4882a593Smuzhiyun 				__be32 f;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 				f = cpu_to_be32(octeon_get_io_clock_rate());
911*4882a593Smuzhiyun 				fdt_setprop_inplace(initial_boot_params,
912*4882a593Smuzhiyun 						    uart, "clock-frequency",
913*4882a593Smuzhiyun 						    &f, sizeof(f));
914*4882a593Smuzhiyun 				continue;
915*4882a593Smuzhiyun 			}
916*4882a593Smuzhiyun 			pr_debug("Deleting uart%d\n", i);
917*4882a593Smuzhiyun 			fdt_nop_node(initial_boot_params, uart);
918*4882a593Smuzhiyun 			fdt_nop_property(initial_boot_params, aliases,
919*4882a593Smuzhiyun 					 name_buffer);
920*4882a593Smuzhiyun 		}
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/* Compact Flash */
924*4882a593Smuzhiyun 	alias_prop = fdt_getprop(initial_boot_params, aliases,
925*4882a593Smuzhiyun 				 "cf0", NULL);
926*4882a593Smuzhiyun 	if (alias_prop) {
927*4882a593Smuzhiyun 		union cvmx_mio_boot_reg_cfgx mio_boot_reg_cfg;
928*4882a593Smuzhiyun 		unsigned long base_ptr, region_base, region_size;
929*4882a593Smuzhiyun 		unsigned long region1_base = 0;
930*4882a593Smuzhiyun 		unsigned long region1_size = 0;
931*4882a593Smuzhiyun 		int cs, bootbus;
932*4882a593Smuzhiyun 		bool is_16bit = false;
933*4882a593Smuzhiyun 		bool is_true_ide = false;
934*4882a593Smuzhiyun 		__be32 new_reg[6];
935*4882a593Smuzhiyun 		__be32 *ranges;
936*4882a593Smuzhiyun 		int len;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 		int cf = fdt_path_offset(initial_boot_params, alias_prop);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 		base_ptr = 0;
941*4882a593Smuzhiyun 		if (octeon_bootinfo->major_version == 1
942*4882a593Smuzhiyun 			&& octeon_bootinfo->minor_version >= 1) {
943*4882a593Smuzhiyun 			if (octeon_bootinfo->compact_flash_common_base_addr)
944*4882a593Smuzhiyun 				base_ptr = octeon_bootinfo->compact_flash_common_base_addr;
945*4882a593Smuzhiyun 		} else {
946*4882a593Smuzhiyun 			base_ptr = 0x1d000800;
947*4882a593Smuzhiyun 		}
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 		if (!base_ptr)
950*4882a593Smuzhiyun 			goto no_cf;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 		/* Find CS0 region. */
953*4882a593Smuzhiyun 		for (cs = 0; cs < 8; cs++) {
954*4882a593Smuzhiyun 			mio_boot_reg_cfg.u64 = cvmx_read_csr(CVMX_MIO_BOOT_REG_CFGX(cs));
955*4882a593Smuzhiyun 			region_base = mio_boot_reg_cfg.s.base << 16;
956*4882a593Smuzhiyun 			region_size = (mio_boot_reg_cfg.s.size + 1) << 16;
957*4882a593Smuzhiyun 			if (mio_boot_reg_cfg.s.en && base_ptr >= region_base
958*4882a593Smuzhiyun 				&& base_ptr < region_base + region_size) {
959*4882a593Smuzhiyun 				is_16bit = mio_boot_reg_cfg.s.width;
960*4882a593Smuzhiyun 				break;
961*4882a593Smuzhiyun 			}
962*4882a593Smuzhiyun 		}
963*4882a593Smuzhiyun 		if (cs >= 7) {
964*4882a593Smuzhiyun 			/* cs and cs + 1 are CS0 and CS1, both must be less than 8. */
965*4882a593Smuzhiyun 			goto no_cf;
966*4882a593Smuzhiyun 		}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 		if (!(base_ptr & 0xfffful)) {
969*4882a593Smuzhiyun 			/*
970*4882a593Smuzhiyun 			 * Boot loader signals availability of DMA (true_ide
971*4882a593Smuzhiyun 			 * mode) by setting low order bits of base_ptr to
972*4882a593Smuzhiyun 			 * zero.
973*4882a593Smuzhiyun 			 */
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 			/* Asume that CS1 immediately follows. */
976*4882a593Smuzhiyun 			mio_boot_reg_cfg.u64 =
977*4882a593Smuzhiyun 				cvmx_read_csr(CVMX_MIO_BOOT_REG_CFGX(cs + 1));
978*4882a593Smuzhiyun 			region1_base = mio_boot_reg_cfg.s.base << 16;
979*4882a593Smuzhiyun 			region1_size = (mio_boot_reg_cfg.s.size + 1) << 16;
980*4882a593Smuzhiyun 			if (!mio_boot_reg_cfg.s.en)
981*4882a593Smuzhiyun 				goto no_cf;
982*4882a593Smuzhiyun 			is_true_ide = true;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 		} else {
985*4882a593Smuzhiyun 			fdt_nop_property(initial_boot_params, cf, "cavium,true-ide");
986*4882a593Smuzhiyun 			fdt_nop_property(initial_boot_params, cf, "cavium,dma-engine-handle");
987*4882a593Smuzhiyun 			if (!is_16bit) {
988*4882a593Smuzhiyun 				__be32 width = cpu_to_be32(8);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 				fdt_setprop_inplace(initial_boot_params, cf,
991*4882a593Smuzhiyun 						"cavium,bus-width", &width, sizeof(width));
992*4882a593Smuzhiyun 			}
993*4882a593Smuzhiyun 		}
994*4882a593Smuzhiyun 		new_reg[0] = cpu_to_be32(cs);
995*4882a593Smuzhiyun 		new_reg[1] = cpu_to_be32(0);
996*4882a593Smuzhiyun 		new_reg[2] = cpu_to_be32(0x10000);
997*4882a593Smuzhiyun 		new_reg[3] = cpu_to_be32(cs + 1);
998*4882a593Smuzhiyun 		new_reg[4] = cpu_to_be32(0);
999*4882a593Smuzhiyun 		new_reg[5] = cpu_to_be32(0x10000);
1000*4882a593Smuzhiyun 		fdt_setprop_inplace(initial_boot_params, cf,
1001*4882a593Smuzhiyun 				    "reg",  new_reg, sizeof(new_reg));
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 		bootbus = fdt_parent_offset(initial_boot_params, cf);
1004*4882a593Smuzhiyun 		if (bootbus < 0)
1005*4882a593Smuzhiyun 			goto no_cf;
1006*4882a593Smuzhiyun 		ranges = fdt_getprop_w(initial_boot_params, bootbus, "ranges", &len);
1007*4882a593Smuzhiyun 		if (!ranges || len < (5 * 8 * sizeof(__be32)))
1008*4882a593Smuzhiyun 			goto no_cf;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 		ranges[(cs * 5) + 2] = cpu_to_be32(region_base >> 32);
1011*4882a593Smuzhiyun 		ranges[(cs * 5) + 3] = cpu_to_be32(region_base & 0xffffffff);
1012*4882a593Smuzhiyun 		ranges[(cs * 5) + 4] = cpu_to_be32(region_size);
1013*4882a593Smuzhiyun 		if (is_true_ide) {
1014*4882a593Smuzhiyun 			cs++;
1015*4882a593Smuzhiyun 			ranges[(cs * 5) + 2] = cpu_to_be32(region1_base >> 32);
1016*4882a593Smuzhiyun 			ranges[(cs * 5) + 3] = cpu_to_be32(region1_base & 0xffffffff);
1017*4882a593Smuzhiyun 			ranges[(cs * 5) + 4] = cpu_to_be32(region1_size);
1018*4882a593Smuzhiyun 		}
1019*4882a593Smuzhiyun 		goto end_cf;
1020*4882a593Smuzhiyun no_cf:
1021*4882a593Smuzhiyun 		fdt_nop_node(initial_boot_params, cf);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun end_cf:
1024*4882a593Smuzhiyun 		;
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/* 8 char LED */
1028*4882a593Smuzhiyun 	alias_prop = fdt_getprop(initial_boot_params, aliases,
1029*4882a593Smuzhiyun 				 "led0", NULL);
1030*4882a593Smuzhiyun 	if (alias_prop) {
1031*4882a593Smuzhiyun 		union cvmx_mio_boot_reg_cfgx mio_boot_reg_cfg;
1032*4882a593Smuzhiyun 		unsigned long base_ptr, region_base, region_size;
1033*4882a593Smuzhiyun 		int cs, bootbus;
1034*4882a593Smuzhiyun 		__be32 new_reg[6];
1035*4882a593Smuzhiyun 		__be32 *ranges;
1036*4882a593Smuzhiyun 		int len;
1037*4882a593Smuzhiyun 		int led = fdt_path_offset(initial_boot_params, alias_prop);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 		base_ptr = octeon_bootinfo->led_display_base_addr;
1040*4882a593Smuzhiyun 		if (base_ptr == 0)
1041*4882a593Smuzhiyun 			goto no_led;
1042*4882a593Smuzhiyun 		/* Find CS0 region. */
1043*4882a593Smuzhiyun 		for (cs = 0; cs < 8; cs++) {
1044*4882a593Smuzhiyun 			mio_boot_reg_cfg.u64 = cvmx_read_csr(CVMX_MIO_BOOT_REG_CFGX(cs));
1045*4882a593Smuzhiyun 			region_base = mio_boot_reg_cfg.s.base << 16;
1046*4882a593Smuzhiyun 			region_size = (mio_boot_reg_cfg.s.size + 1) << 16;
1047*4882a593Smuzhiyun 			if (mio_boot_reg_cfg.s.en && base_ptr >= region_base
1048*4882a593Smuzhiyun 				&& base_ptr < region_base + region_size)
1049*4882a593Smuzhiyun 				break;
1050*4882a593Smuzhiyun 		}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 		if (cs > 7)
1053*4882a593Smuzhiyun 			goto no_led;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 		new_reg[0] = cpu_to_be32(cs);
1056*4882a593Smuzhiyun 		new_reg[1] = cpu_to_be32(0x20);
1057*4882a593Smuzhiyun 		new_reg[2] = cpu_to_be32(0x20);
1058*4882a593Smuzhiyun 		new_reg[3] = cpu_to_be32(cs);
1059*4882a593Smuzhiyun 		new_reg[4] = cpu_to_be32(0);
1060*4882a593Smuzhiyun 		new_reg[5] = cpu_to_be32(0x20);
1061*4882a593Smuzhiyun 		fdt_setprop_inplace(initial_boot_params, led,
1062*4882a593Smuzhiyun 				    "reg",  new_reg, sizeof(new_reg));
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 		bootbus = fdt_parent_offset(initial_boot_params, led);
1065*4882a593Smuzhiyun 		if (bootbus < 0)
1066*4882a593Smuzhiyun 			goto no_led;
1067*4882a593Smuzhiyun 		ranges = fdt_getprop_w(initial_boot_params, bootbus, "ranges", &len);
1068*4882a593Smuzhiyun 		if (!ranges || len < (5 * 8 * sizeof(__be32)))
1069*4882a593Smuzhiyun 			goto no_led;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 		ranges[(cs * 5) + 2] = cpu_to_be32(region_base >> 32);
1072*4882a593Smuzhiyun 		ranges[(cs * 5) + 3] = cpu_to_be32(region_base & 0xffffffff);
1073*4882a593Smuzhiyun 		ranges[(cs * 5) + 4] = cpu_to_be32(region_size);
1074*4882a593Smuzhiyun 		goto end_led;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun no_led:
1077*4882a593Smuzhiyun 		fdt_nop_node(initial_boot_params, led);
1078*4882a593Smuzhiyun end_led:
1079*4882a593Smuzhiyun 		;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun #ifdef CONFIG_USB
1083*4882a593Smuzhiyun 	/* OHCI/UHCI USB */
1084*4882a593Smuzhiyun 	alias_prop = fdt_getprop(initial_boot_params, aliases,
1085*4882a593Smuzhiyun 				 "uctl", NULL);
1086*4882a593Smuzhiyun 	if (alias_prop) {
1087*4882a593Smuzhiyun 		int uctl = fdt_path_offset(initial_boot_params, alias_prop);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 		if (uctl >= 0 && (!OCTEON_IS_MODEL(OCTEON_CN6XXX) ||
1090*4882a593Smuzhiyun 				  octeon_bootinfo->board_type == CVMX_BOARD_TYPE_NIC2E)) {
1091*4882a593Smuzhiyun 			pr_debug("Deleting uctl\n");
1092*4882a593Smuzhiyun 			fdt_nop_node(initial_boot_params, uctl);
1093*4882a593Smuzhiyun 			fdt_nop_property(initial_boot_params, aliases, "uctl");
1094*4882a593Smuzhiyun 		} else if (octeon_bootinfo->board_type == CVMX_BOARD_TYPE_NIC10E ||
1095*4882a593Smuzhiyun 			   octeon_bootinfo->board_type == CVMX_BOARD_TYPE_NIC4E) {
1096*4882a593Smuzhiyun 			/* Missing "refclk-type" defaults to crystal. */
1097*4882a593Smuzhiyun 			fdt_nop_property(initial_boot_params, uctl, "refclk-type");
1098*4882a593Smuzhiyun 		}
1099*4882a593Smuzhiyun 	}
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* DWC2 USB */
1102*4882a593Smuzhiyun 	alias_prop = fdt_getprop(initial_boot_params, aliases,
1103*4882a593Smuzhiyun 				 "usbn", NULL);
1104*4882a593Smuzhiyun 	if (alias_prop) {
1105*4882a593Smuzhiyun 		int usbn = fdt_path_offset(initial_boot_params, alias_prop);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 		if (usbn >= 0 && (current_cpu_type() == CPU_CAVIUM_OCTEON2 ||
1108*4882a593Smuzhiyun 				  !octeon_has_feature(OCTEON_FEATURE_USB))) {
1109*4882a593Smuzhiyun 			pr_debug("Deleting usbn\n");
1110*4882a593Smuzhiyun 			fdt_nop_node(initial_boot_params, usbn);
1111*4882a593Smuzhiyun 			fdt_nop_property(initial_boot_params, aliases, "usbn");
1112*4882a593Smuzhiyun 		} else  {
1113*4882a593Smuzhiyun 			__be32 new_f[1];
1114*4882a593Smuzhiyun 			enum cvmx_helper_board_usb_clock_types c;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 			c = __cvmx_helper_board_usb_get_clock_type();
1117*4882a593Smuzhiyun 			switch (c) {
1118*4882a593Smuzhiyun 			case USB_CLOCK_TYPE_REF_48:
1119*4882a593Smuzhiyun 				new_f[0] = cpu_to_be32(48000000);
1120*4882a593Smuzhiyun 				fdt_setprop_inplace(initial_boot_params, usbn,
1121*4882a593Smuzhiyun 						    "refclk-frequency",  new_f, sizeof(new_f));
1122*4882a593Smuzhiyun 				fallthrough;
1123*4882a593Smuzhiyun 			case USB_CLOCK_TYPE_REF_12:
1124*4882a593Smuzhiyun 				/* Missing "refclk-type" defaults to external. */
1125*4882a593Smuzhiyun 				fdt_nop_property(initial_boot_params, usbn, "refclk-type");
1126*4882a593Smuzhiyun 				break;
1127*4882a593Smuzhiyun 			default:
1128*4882a593Smuzhiyun 				break;
1129*4882a593Smuzhiyun 			}
1130*4882a593Smuzhiyun 		}
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun #endif
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	return 0;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun 
octeon_publish_devices(void)1137*4882a593Smuzhiyun static int __init octeon_publish_devices(void)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	return of_platform_populate(NULL, octeon_ids, NULL, NULL);
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun arch_initcall(octeon_publish_devices);
1142