xref: /OK3568_Linux_fs/kernel/arch/mips/cavium-octeon/executive/cvmx-helper-xaui.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***********************license start***************
2*4882a593Smuzhiyun  * Author: Cavium Networks
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@caviumnetworks.com
5*4882a593Smuzhiyun  * This file is part of the OCTEON SDK
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2003-2018 Cavium, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more
17*4882a593Smuzhiyun  * details.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun  * along with this file; if not, write to the Free Software
21*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22*4882a593Smuzhiyun  * or visit http://www.gnu.org/licenses/.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file may also be available under a different license from Cavium.
25*4882a593Smuzhiyun  * Contact Cavium Networks for more information
26*4882a593Smuzhiyun  ***********************license end**************************************/
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Functions for XAUI initialization, configuration,
30*4882a593Smuzhiyun  * and monitoring.
31*4882a593Smuzhiyun  *
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <asm/octeon/octeon.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <asm/octeon/cvmx-config.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <asm/octeon/cvmx-helper.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <asm/octeon/cvmx-pko-defs.h>
41*4882a593Smuzhiyun #include <asm/octeon/cvmx-gmxx-defs.h>
42*4882a593Smuzhiyun #include <asm/octeon/cvmx-pcsx-defs.h>
43*4882a593Smuzhiyun #include <asm/octeon/cvmx-pcsxx-defs.h>
44*4882a593Smuzhiyun 
__cvmx_helper_xaui_enumerate(int interface)45*4882a593Smuzhiyun int __cvmx_helper_xaui_enumerate(int interface)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	union cvmx_gmxx_hg2_control gmx_hg2_control;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	/* If HiGig2 is enabled return 16 ports, otherwise return 1 port */
50*4882a593Smuzhiyun 	gmx_hg2_control.u64 = cvmx_read_csr(CVMX_GMXX_HG2_CONTROL(interface));
51*4882a593Smuzhiyun 	if (gmx_hg2_control.s.hg2tx_en)
52*4882a593Smuzhiyun 		return 16;
53*4882a593Smuzhiyun 	else
54*4882a593Smuzhiyun 		return 1;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /**
58*4882a593Smuzhiyun  * Probe a XAUI interface and determine the number of ports
59*4882a593Smuzhiyun  * connected to it. The XAUI interface should still be down
60*4882a593Smuzhiyun  * after this call.
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * @interface: Interface to probe
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * Returns Number of ports on the interface. Zero to disable.
65*4882a593Smuzhiyun  */
__cvmx_helper_xaui_probe(int interface)66*4882a593Smuzhiyun int __cvmx_helper_xaui_probe(int interface)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	int i;
69*4882a593Smuzhiyun 	union cvmx_gmxx_inf_mode mode;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/*
72*4882a593Smuzhiyun 	 * Due to errata GMX-700 on CN56XXp1.x and CN52XXp1.x, the
73*4882a593Smuzhiyun 	 * interface needs to be enabled before IPD otherwise per port
74*4882a593Smuzhiyun 	 * backpressure may not work properly.
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	mode.u64 = cvmx_read_csr(CVMX_GMXX_INF_MODE(interface));
77*4882a593Smuzhiyun 	mode.s.en = 1;
78*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_INF_MODE(interface), mode.u64);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	__cvmx_helper_setup_gmx(interface, 1);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/*
83*4882a593Smuzhiyun 	 * Setup PKO to support 16 ports for HiGig2 virtual
84*4882a593Smuzhiyun 	 * ports. We're pointing all of the PKO packet ports for this
85*4882a593Smuzhiyun 	 * interface to the XAUI. This allows us to use HiGig2
86*4882a593Smuzhiyun 	 * backpressure per port.
87*4882a593Smuzhiyun 	 */
88*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
89*4882a593Smuzhiyun 		union cvmx_pko_mem_port_ptrs pko_mem_port_ptrs;
90*4882a593Smuzhiyun 		pko_mem_port_ptrs.u64 = 0;
91*4882a593Smuzhiyun 		/*
92*4882a593Smuzhiyun 		 * We set each PKO port to have equal priority in a
93*4882a593Smuzhiyun 		 * round robin fashion.
94*4882a593Smuzhiyun 		 */
95*4882a593Smuzhiyun 		pko_mem_port_ptrs.s.static_p = 0;
96*4882a593Smuzhiyun 		pko_mem_port_ptrs.s.qos_mask = 0xff;
97*4882a593Smuzhiyun 		/* All PKO ports map to the same XAUI hardware port */
98*4882a593Smuzhiyun 		pko_mem_port_ptrs.s.eid = interface * 4;
99*4882a593Smuzhiyun 		pko_mem_port_ptrs.s.pid = interface * 16 + i;
100*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_PKO_MEM_PORT_PTRS, pko_mem_port_ptrs.u64);
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 	return __cvmx_helper_xaui_enumerate(interface);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /**
106*4882a593Smuzhiyun  * Bringup and enable a XAUI interface. After this call packet
107*4882a593Smuzhiyun  * I/O should be fully functional. This is called with IPD
108*4882a593Smuzhiyun  * enabled but PKO disabled.
109*4882a593Smuzhiyun  *
110*4882a593Smuzhiyun  * @interface: Interface to bring up
111*4882a593Smuzhiyun  *
112*4882a593Smuzhiyun  * Returns Zero on success, negative on failure
113*4882a593Smuzhiyun  */
__cvmx_helper_xaui_enable(int interface)114*4882a593Smuzhiyun int __cvmx_helper_xaui_enable(int interface)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	union cvmx_gmxx_prtx_cfg gmx_cfg;
117*4882a593Smuzhiyun 	union cvmx_pcsxx_control1_reg xauiCtl;
118*4882a593Smuzhiyun 	union cvmx_pcsxx_misc_ctl_reg xauiMiscCtl;
119*4882a593Smuzhiyun 	union cvmx_gmxx_tx_xaui_ctl gmxXauiTxCtl;
120*4882a593Smuzhiyun 	union cvmx_gmxx_rxx_int_en gmx_rx_int_en;
121*4882a593Smuzhiyun 	union cvmx_gmxx_tx_int_en gmx_tx_int_en;
122*4882a593Smuzhiyun 	union cvmx_pcsxx_int_en_reg pcsx_int_en_reg;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Setup PKND */
125*4882a593Smuzhiyun 	if (octeon_has_feature(OCTEON_FEATURE_PKND)) {
126*4882a593Smuzhiyun 		gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));
127*4882a593Smuzhiyun 		gmx_cfg.s.pknd = cvmx_helper_get_ipd_port(interface, 0);
128*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* (1) Interface has already been enabled. */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* (2) Disable GMX. */
134*4882a593Smuzhiyun 	xauiMiscCtl.u64 = cvmx_read_csr(CVMX_PCSXX_MISC_CTL_REG(interface));
135*4882a593Smuzhiyun 	xauiMiscCtl.s.gmxeno = 1;
136*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_PCSXX_MISC_CTL_REG(interface), xauiMiscCtl.u64);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* (3) Disable GMX and PCSX interrupts. */
139*4882a593Smuzhiyun 	gmx_rx_int_en.u64 = cvmx_read_csr(CVMX_GMXX_RXX_INT_EN(0, interface));
140*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_RXX_INT_EN(0, interface), 0x0);
141*4882a593Smuzhiyun 	gmx_tx_int_en.u64 = cvmx_read_csr(CVMX_GMXX_TX_INT_EN(interface));
142*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TX_INT_EN(interface), 0x0);
143*4882a593Smuzhiyun 	pcsx_int_en_reg.u64 = cvmx_read_csr(CVMX_PCSXX_INT_EN_REG(interface));
144*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_PCSXX_INT_EN_REG(interface), 0x0);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* (4) Bring up the PCSX and GMX reconciliation layer. */
147*4882a593Smuzhiyun 	/* (4)a Set polarity and lane swapping. */
148*4882a593Smuzhiyun 	/* (4)b */
149*4882a593Smuzhiyun 	gmxXauiTxCtl.u64 = cvmx_read_csr(CVMX_GMXX_TX_XAUI_CTL(interface));
150*4882a593Smuzhiyun 	/* Enable better IFG packing and improves performance */
151*4882a593Smuzhiyun 	gmxXauiTxCtl.s.dic_en = 1;
152*4882a593Smuzhiyun 	gmxXauiTxCtl.s.uni_en = 0;
153*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TX_XAUI_CTL(interface), gmxXauiTxCtl.u64);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* (4)c Aply reset sequence */
156*4882a593Smuzhiyun 	xauiCtl.u64 = cvmx_read_csr(CVMX_PCSXX_CONTROL1_REG(interface));
157*4882a593Smuzhiyun 	xauiCtl.s.lo_pwr = 0;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Issuing a reset here seems to hang some CN68XX chips. */
160*4882a593Smuzhiyun 	if (!OCTEON_IS_MODEL(OCTEON_CN68XX_PASS1_X) &&
161*4882a593Smuzhiyun 	    !OCTEON_IS_MODEL(OCTEON_CN68XX_PASS2_X))
162*4882a593Smuzhiyun 		xauiCtl.s.reset = 1;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_PCSXX_CONTROL1_REG(interface), xauiCtl.u64);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Wait for PCS to come out of reset */
167*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
168*4882a593Smuzhiyun 	    (CVMX_PCSXX_CONTROL1_REG(interface), union cvmx_pcsxx_control1_reg,
169*4882a593Smuzhiyun 	     reset, ==, 0, 10000))
170*4882a593Smuzhiyun 		return -1;
171*4882a593Smuzhiyun 	/* Wait for PCS to be aligned */
172*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
173*4882a593Smuzhiyun 	    (CVMX_PCSXX_10GBX_STATUS_REG(interface),
174*4882a593Smuzhiyun 	     union cvmx_pcsxx_10gbx_status_reg, alignd, ==, 1, 10000))
175*4882a593Smuzhiyun 		return -1;
176*4882a593Smuzhiyun 	/* Wait for RX to be ready */
177*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
178*4882a593Smuzhiyun 	    (CVMX_GMXX_RX_XAUI_CTL(interface), union cvmx_gmxx_rx_xaui_ctl,
179*4882a593Smuzhiyun 		    status, ==, 0, 10000))
180*4882a593Smuzhiyun 		return -1;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* (6) Configure GMX */
183*4882a593Smuzhiyun 	gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));
184*4882a593Smuzhiyun 	gmx_cfg.s.en = 0;
185*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Wait for GMX RX to be idle */
188*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
189*4882a593Smuzhiyun 	    (CVMX_GMXX_PRTX_CFG(0, interface), union cvmx_gmxx_prtx_cfg,
190*4882a593Smuzhiyun 		    rx_idle, ==, 1, 10000))
191*4882a593Smuzhiyun 		return -1;
192*4882a593Smuzhiyun 	/* Wait for GMX TX to be idle */
193*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
194*4882a593Smuzhiyun 	    (CVMX_GMXX_PRTX_CFG(0, interface), union cvmx_gmxx_prtx_cfg,
195*4882a593Smuzhiyun 		    tx_idle, ==, 1, 10000))
196*4882a593Smuzhiyun 		return -1;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* GMX configure */
199*4882a593Smuzhiyun 	gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));
200*4882a593Smuzhiyun 	gmx_cfg.s.speed = 1;
201*4882a593Smuzhiyun 	gmx_cfg.s.speed_msb = 0;
202*4882a593Smuzhiyun 	gmx_cfg.s.slottime = 1;
203*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TX_PRTS(interface), 1);
204*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TXX_SLOT(0, interface), 512);
205*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TXX_BURST(0, interface), 8192);
206*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* (7) Clear out any error state */
209*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_RXX_INT_REG(0, interface),
210*4882a593Smuzhiyun 		       cvmx_read_csr(CVMX_GMXX_RXX_INT_REG(0, interface)));
211*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TX_INT_REG(interface),
212*4882a593Smuzhiyun 		       cvmx_read_csr(CVMX_GMXX_TX_INT_REG(interface)));
213*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_PCSXX_INT_REG(interface),
214*4882a593Smuzhiyun 		       cvmx_read_csr(CVMX_PCSXX_INT_REG(interface)));
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* Wait for receive link */
217*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
218*4882a593Smuzhiyun 	    (CVMX_PCSXX_STATUS1_REG(interface), union cvmx_pcsxx_status1_reg,
219*4882a593Smuzhiyun 	     rcv_lnk, ==, 1, 10000))
220*4882a593Smuzhiyun 		return -1;
221*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
222*4882a593Smuzhiyun 	    (CVMX_PCSXX_STATUS2_REG(interface), union cvmx_pcsxx_status2_reg,
223*4882a593Smuzhiyun 	     xmtflt, ==, 0, 10000))
224*4882a593Smuzhiyun 		return -1;
225*4882a593Smuzhiyun 	if (CVMX_WAIT_FOR_FIELD64
226*4882a593Smuzhiyun 	    (CVMX_PCSXX_STATUS2_REG(interface), union cvmx_pcsxx_status2_reg,
227*4882a593Smuzhiyun 	     rcvflt, ==, 0, 10000))
228*4882a593Smuzhiyun 		return -1;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_RXX_INT_EN(0, interface), gmx_rx_int_en.u64);
231*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TX_INT_EN(interface), gmx_tx_int_en.u64);
232*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_PCSXX_INT_EN_REG(interface), pcsx_int_en_reg.u64);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* (8) Enable packet reception */
235*4882a593Smuzhiyun 	xauiMiscCtl.s.gmxeno = 0;
236*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_PCSXX_MISC_CTL_REG(interface), xauiMiscCtl.u64);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));
239*4882a593Smuzhiyun 	gmx_cfg.s.en = 1;
240*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	__cvmx_interrupt_pcsx_intx_en_reg_enable(0, interface);
243*4882a593Smuzhiyun 	__cvmx_interrupt_pcsx_intx_en_reg_enable(1, interface);
244*4882a593Smuzhiyun 	__cvmx_interrupt_pcsx_intx_en_reg_enable(2, interface);
245*4882a593Smuzhiyun 	__cvmx_interrupt_pcsx_intx_en_reg_enable(3, interface);
246*4882a593Smuzhiyun 	__cvmx_interrupt_pcsxx_int_en_reg_enable(interface);
247*4882a593Smuzhiyun 	__cvmx_interrupt_gmxx_enable(interface);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /**
253*4882a593Smuzhiyun  * Return the link state of an IPD/PKO port as returned by
254*4882a593Smuzhiyun  * auto negotiation. The result of this function may not match
255*4882a593Smuzhiyun  * Octeon's link config if auto negotiation has changed since
256*4882a593Smuzhiyun  * the last call to cvmx_helper_link_set().
257*4882a593Smuzhiyun  *
258*4882a593Smuzhiyun  * @ipd_port: IPD/PKO port to query
259*4882a593Smuzhiyun  *
260*4882a593Smuzhiyun  * Returns Link state
261*4882a593Smuzhiyun  */
__cvmx_helper_xaui_link_get(int ipd_port)262*4882a593Smuzhiyun union cvmx_helper_link_info __cvmx_helper_xaui_link_get(int ipd_port)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	int interface = cvmx_helper_get_interface_num(ipd_port);
265*4882a593Smuzhiyun 	union cvmx_gmxx_tx_xaui_ctl gmxx_tx_xaui_ctl;
266*4882a593Smuzhiyun 	union cvmx_gmxx_rx_xaui_ctl gmxx_rx_xaui_ctl;
267*4882a593Smuzhiyun 	union cvmx_pcsxx_status1_reg pcsxx_status1_reg;
268*4882a593Smuzhiyun 	union cvmx_helper_link_info result;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	gmxx_tx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_TX_XAUI_CTL(interface));
271*4882a593Smuzhiyun 	gmxx_rx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_RX_XAUI_CTL(interface));
272*4882a593Smuzhiyun 	pcsxx_status1_reg.u64 =
273*4882a593Smuzhiyun 	    cvmx_read_csr(CVMX_PCSXX_STATUS1_REG(interface));
274*4882a593Smuzhiyun 	result.u64 = 0;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* Only return a link if both RX and TX are happy */
277*4882a593Smuzhiyun 	if ((gmxx_tx_xaui_ctl.s.ls == 0) && (gmxx_rx_xaui_ctl.s.status == 0) &&
278*4882a593Smuzhiyun 	    (pcsxx_status1_reg.s.rcv_lnk == 1)) {
279*4882a593Smuzhiyun 		result.s.link_up = 1;
280*4882a593Smuzhiyun 		result.s.full_duplex = 1;
281*4882a593Smuzhiyun 		result.s.speed = 10000;
282*4882a593Smuzhiyun 	} else {
283*4882a593Smuzhiyun 		/* Disable GMX and PCSX interrupts. */
284*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_RXX_INT_EN(0, interface), 0x0);
285*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TX_INT_EN(interface), 0x0);
286*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_PCSXX_INT_EN_REG(interface), 0x0);
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 	return result;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /**
292*4882a593Smuzhiyun  * Configure an IPD/PKO port for the specified link state. This
293*4882a593Smuzhiyun  * function does not influence auto negotiation at the PHY level.
294*4882a593Smuzhiyun  * The passed link state must always match the link state returned
295*4882a593Smuzhiyun  * by cvmx_helper_link_get().
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * @ipd_port:  IPD/PKO port to configure
298*4882a593Smuzhiyun  * @link_info: The new link state
299*4882a593Smuzhiyun  *
300*4882a593Smuzhiyun  * Returns Zero on success, negative on failure
301*4882a593Smuzhiyun  */
__cvmx_helper_xaui_link_set(int ipd_port,union cvmx_helper_link_info link_info)302*4882a593Smuzhiyun int __cvmx_helper_xaui_link_set(int ipd_port, union cvmx_helper_link_info link_info)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	int interface = cvmx_helper_get_interface_num(ipd_port);
305*4882a593Smuzhiyun 	union cvmx_gmxx_tx_xaui_ctl gmxx_tx_xaui_ctl;
306*4882a593Smuzhiyun 	union cvmx_gmxx_rx_xaui_ctl gmxx_rx_xaui_ctl;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	gmxx_tx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_TX_XAUI_CTL(interface));
309*4882a593Smuzhiyun 	gmxx_rx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_RX_XAUI_CTL(interface));
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* If the link shouldn't be up, then just return */
312*4882a593Smuzhiyun 	if (!link_info.s.link_up)
313*4882a593Smuzhiyun 		return 0;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* Do nothing if both RX and TX are happy */
316*4882a593Smuzhiyun 	if ((gmxx_tx_xaui_ctl.s.ls == 0) && (gmxx_rx_xaui_ctl.s.status == 0))
317*4882a593Smuzhiyun 		return 0;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* Bring the link up */
320*4882a593Smuzhiyun 	return __cvmx_helper_xaui_enable(interface);
321*4882a593Smuzhiyun }
322