xref: /OK3568_Linux_fs/kernel/arch/mips/cavium-octeon/executive/cvmx-helper-rgmii.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***********************license start***************
2*4882a593Smuzhiyun  * Author: Cavium Networks
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Contact: support@caviumnetworks.com
5*4882a593Smuzhiyun  * This file is part of the OCTEON SDK
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2003-2018 Cavium, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is free software; you can redistribute it and/or modify
10*4882a593Smuzhiyun  * it under the terms of the GNU General Public License, Version 2, as
11*4882a593Smuzhiyun  * published by the Free Software Foundation.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This file is distributed in the hope that it will be useful, but
14*4882a593Smuzhiyun  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16*4882a593Smuzhiyun  * NONINFRINGEMENT.  See the GNU General Public License for more
17*4882a593Smuzhiyun  * details.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun  * along with this file; if not, write to the Free Software
21*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22*4882a593Smuzhiyun  * or visit http://www.gnu.org/licenses/.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * This file may also be available under a different license from Cavium.
25*4882a593Smuzhiyun  * Contact Cavium Networks for more information
26*4882a593Smuzhiyun  ***********************license end**************************************/
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Functions for RGMII/GMII/MII initialization, configuration,
30*4882a593Smuzhiyun  * and monitoring.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #include <asm/octeon/octeon.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <asm/octeon/cvmx-config.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <asm/octeon/cvmx-pko.h>
37*4882a593Smuzhiyun #include <asm/octeon/cvmx-helper.h>
38*4882a593Smuzhiyun #include <asm/octeon/cvmx-helper-board.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <asm/octeon/cvmx-npi-defs.h>
41*4882a593Smuzhiyun #include <asm/octeon/cvmx-gmxx-defs.h>
42*4882a593Smuzhiyun #include <asm/octeon/cvmx-asxx-defs.h>
43*4882a593Smuzhiyun #include <asm/octeon/cvmx-dbg-defs.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /**
46*4882a593Smuzhiyun  * Probe RGMII ports and determine the number present
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  * @interface: Interface to probe
49*4882a593Smuzhiyun  *
50*4882a593Smuzhiyun  * Returns Number of RGMII/GMII/MII ports (0-4).
51*4882a593Smuzhiyun  */
__cvmx_helper_rgmii_probe(int interface)52*4882a593Smuzhiyun int __cvmx_helper_rgmii_probe(int interface)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	int num_ports = 0;
55*4882a593Smuzhiyun 	union cvmx_gmxx_inf_mode mode;
56*4882a593Smuzhiyun 	mode.u64 = cvmx_read_csr(CVMX_GMXX_INF_MODE(interface));
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	if (mode.s.type) {
59*4882a593Smuzhiyun 		if (OCTEON_IS_MODEL(OCTEON_CN38XX)
60*4882a593Smuzhiyun 		    || OCTEON_IS_MODEL(OCTEON_CN58XX)) {
61*4882a593Smuzhiyun 			cvmx_dprintf("ERROR: RGMII initialize called in "
62*4882a593Smuzhiyun 				     "SPI interface\n");
63*4882a593Smuzhiyun 		} else if (OCTEON_IS_MODEL(OCTEON_CN31XX)
64*4882a593Smuzhiyun 			   || OCTEON_IS_MODEL(OCTEON_CN30XX)
65*4882a593Smuzhiyun 			   || OCTEON_IS_MODEL(OCTEON_CN50XX)) {
66*4882a593Smuzhiyun 			/*
67*4882a593Smuzhiyun 			 * On these chips "type" says we're in
68*4882a593Smuzhiyun 			 * GMII/MII mode. This limits us to 2 ports
69*4882a593Smuzhiyun 			 */
70*4882a593Smuzhiyun 			num_ports = 2;
71*4882a593Smuzhiyun 		} else {
72*4882a593Smuzhiyun 			cvmx_dprintf("ERROR: Unsupported Octeon model in %s\n",
73*4882a593Smuzhiyun 				     __func__);
74*4882a593Smuzhiyun 		}
75*4882a593Smuzhiyun 	} else {
76*4882a593Smuzhiyun 		if (OCTEON_IS_MODEL(OCTEON_CN38XX)
77*4882a593Smuzhiyun 		    || OCTEON_IS_MODEL(OCTEON_CN58XX)) {
78*4882a593Smuzhiyun 			num_ports = 4;
79*4882a593Smuzhiyun 		} else if (OCTEON_IS_MODEL(OCTEON_CN31XX)
80*4882a593Smuzhiyun 			   || OCTEON_IS_MODEL(OCTEON_CN30XX)
81*4882a593Smuzhiyun 			   || OCTEON_IS_MODEL(OCTEON_CN50XX)) {
82*4882a593Smuzhiyun 			num_ports = 3;
83*4882a593Smuzhiyun 		} else {
84*4882a593Smuzhiyun 			cvmx_dprintf("ERROR: Unsupported Octeon model in %s\n",
85*4882a593Smuzhiyun 				     __func__);
86*4882a593Smuzhiyun 		}
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 	return num_ports;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun  * Put an RGMII interface in loopback mode. Internal packets sent
93*4882a593Smuzhiyun  * out will be received back again on the same port. Externally
94*4882a593Smuzhiyun  * received packets will echo back out.
95*4882a593Smuzhiyun  *
96*4882a593Smuzhiyun  * @port:   IPD port number to loop.
97*4882a593Smuzhiyun  */
cvmx_helper_rgmii_internal_loopback(int port)98*4882a593Smuzhiyun void cvmx_helper_rgmii_internal_loopback(int port)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	int interface = (port >> 4) & 1;
101*4882a593Smuzhiyun 	int index = port & 0xf;
102*4882a593Smuzhiyun 	uint64_t tmp;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	union cvmx_gmxx_prtx_cfg gmx_cfg;
105*4882a593Smuzhiyun 	gmx_cfg.u64 = 0;
106*4882a593Smuzhiyun 	gmx_cfg.s.duplex = 1;
107*4882a593Smuzhiyun 	gmx_cfg.s.slottime = 1;
108*4882a593Smuzhiyun 	gmx_cfg.s.speed = 1;
109*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TXX_CLK(index, interface), 1);
110*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TXX_SLOT(index, interface), 0x200);
111*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TXX_BURST(index, interface), 0x2000);
112*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(index, interface), gmx_cfg.u64);
113*4882a593Smuzhiyun 	tmp = cvmx_read_csr(CVMX_ASXX_PRT_LOOP(interface));
114*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_ASXX_PRT_LOOP(interface), (1 << index) | tmp);
115*4882a593Smuzhiyun 	tmp = cvmx_read_csr(CVMX_ASXX_TX_PRT_EN(interface));
116*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_ASXX_TX_PRT_EN(interface), (1 << index) | tmp);
117*4882a593Smuzhiyun 	tmp = cvmx_read_csr(CVMX_ASXX_RX_PRT_EN(interface));
118*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_ASXX_RX_PRT_EN(interface), (1 << index) | tmp);
119*4882a593Smuzhiyun 	gmx_cfg.s.en = 1;
120*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(index, interface), gmx_cfg.u64);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /**
124*4882a593Smuzhiyun  * Workaround ASX setup errata with CN38XX pass1
125*4882a593Smuzhiyun  *
126*4882a593Smuzhiyun  * @interface: Interface to setup
127*4882a593Smuzhiyun  * @port:      Port to setup (0..3)
128*4882a593Smuzhiyun  * @cpu_clock_hz:
129*4882a593Smuzhiyun  *		    Chip frequency in Hertz
130*4882a593Smuzhiyun  *
131*4882a593Smuzhiyun  * Returns Zero on success, negative on failure
132*4882a593Smuzhiyun  */
__cvmx_helper_errata_asx_pass1(int interface,int port,int cpu_clock_hz)133*4882a593Smuzhiyun static int __cvmx_helper_errata_asx_pass1(int interface, int port,
134*4882a593Smuzhiyun 					  int cpu_clock_hz)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	/* Set hi water mark as per errata GMX-4 */
137*4882a593Smuzhiyun 	if (cpu_clock_hz >= 325000000 && cpu_clock_hz < 375000000)
138*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_ASXX_TX_HI_WATERX(port, interface), 12);
139*4882a593Smuzhiyun 	else if (cpu_clock_hz >= 375000000 && cpu_clock_hz < 437000000)
140*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_ASXX_TX_HI_WATERX(port, interface), 11);
141*4882a593Smuzhiyun 	else if (cpu_clock_hz >= 437000000 && cpu_clock_hz < 550000000)
142*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_ASXX_TX_HI_WATERX(port, interface), 10);
143*4882a593Smuzhiyun 	else if (cpu_clock_hz >= 550000000 && cpu_clock_hz < 687000000)
144*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_ASXX_TX_HI_WATERX(port, interface), 9);
145*4882a593Smuzhiyun 	else
146*4882a593Smuzhiyun 		cvmx_dprintf("Illegal clock frequency (%d). "
147*4882a593Smuzhiyun 			"CVMX_ASXX_TX_HI_WATERX not set\n", cpu_clock_hz);
148*4882a593Smuzhiyun 	return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /**
152*4882a593Smuzhiyun  * Configure all of the ASX, GMX, and PKO registers required
153*4882a593Smuzhiyun  * to get RGMII to function on the supplied interface.
154*4882a593Smuzhiyun  *
155*4882a593Smuzhiyun  * @interface: PKO Interface to configure (0 or 1)
156*4882a593Smuzhiyun  *
157*4882a593Smuzhiyun  * Returns Zero on success
158*4882a593Smuzhiyun  */
__cvmx_helper_rgmii_enable(int interface)159*4882a593Smuzhiyun int __cvmx_helper_rgmii_enable(int interface)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	int num_ports = cvmx_helper_ports_on_interface(interface);
162*4882a593Smuzhiyun 	int port;
163*4882a593Smuzhiyun 	struct cvmx_sysinfo *sys_info_ptr = cvmx_sysinfo_get();
164*4882a593Smuzhiyun 	union cvmx_gmxx_inf_mode mode;
165*4882a593Smuzhiyun 	union cvmx_asxx_tx_prt_en asx_tx;
166*4882a593Smuzhiyun 	union cvmx_asxx_rx_prt_en asx_rx;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	mode.u64 = cvmx_read_csr(CVMX_GMXX_INF_MODE(interface));
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (mode.s.en == 0)
171*4882a593Smuzhiyun 		return -1;
172*4882a593Smuzhiyun 	if ((OCTEON_IS_MODEL(OCTEON_CN38XX) ||
173*4882a593Smuzhiyun 	     OCTEON_IS_MODEL(OCTEON_CN58XX)) && mode.s.type == 1)
174*4882a593Smuzhiyun 		/* Ignore SPI interfaces */
175*4882a593Smuzhiyun 		return -1;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Configure the ASX registers needed to use the RGMII ports */
178*4882a593Smuzhiyun 	asx_tx.u64 = 0;
179*4882a593Smuzhiyun 	asx_tx.s.prt_en = cvmx_build_mask(num_ports);
180*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_ASXX_TX_PRT_EN(interface), asx_tx.u64);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	asx_rx.u64 = 0;
183*4882a593Smuzhiyun 	asx_rx.s.prt_en = cvmx_build_mask(num_ports);
184*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_ASXX_RX_PRT_EN(interface), asx_rx.u64);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Configure the GMX registers needed to use the RGMII ports */
187*4882a593Smuzhiyun 	for (port = 0; port < num_ports; port++) {
188*4882a593Smuzhiyun 		/* Setting of CVMX_GMXX_TXX_THRESH has been moved to
189*4882a593Smuzhiyun 		   __cvmx_helper_setup_gmx() */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		if (cvmx_octeon_is_pass1())
192*4882a593Smuzhiyun 			__cvmx_helper_errata_asx_pass1(interface, port,
193*4882a593Smuzhiyun 						       sys_info_ptr->
194*4882a593Smuzhiyun 						       cpu_clock_hz);
195*4882a593Smuzhiyun 		else {
196*4882a593Smuzhiyun 			/*
197*4882a593Smuzhiyun 			 * Configure more flexible RGMII preamble
198*4882a593Smuzhiyun 			 * checking. Pass 1 doesn't support this
199*4882a593Smuzhiyun 			 * feature.
200*4882a593Smuzhiyun 			 */
201*4882a593Smuzhiyun 			union cvmx_gmxx_rxx_frm_ctl frm_ctl;
202*4882a593Smuzhiyun 			frm_ctl.u64 =
203*4882a593Smuzhiyun 			    cvmx_read_csr(CVMX_GMXX_RXX_FRM_CTL
204*4882a593Smuzhiyun 					  (port, interface));
205*4882a593Smuzhiyun 			/* New field, so must be compile time */
206*4882a593Smuzhiyun 			frm_ctl.s.pre_free = 1;
207*4882a593Smuzhiyun 			cvmx_write_csr(CVMX_GMXX_RXX_FRM_CTL(port, interface),
208*4882a593Smuzhiyun 				       frm_ctl.u64);
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		/*
212*4882a593Smuzhiyun 		 * Each pause frame transmitted will ask for about 10M
213*4882a593Smuzhiyun 		 * bit times before resume.  If buffer space comes
214*4882a593Smuzhiyun 		 * available before that time has expired, an XON
215*4882a593Smuzhiyun 		 * pause frame (0 time) will be transmitted to restart
216*4882a593Smuzhiyun 		 * the flow.
217*4882a593Smuzhiyun 		 */
218*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_PAUSE_PKT_TIME(port, interface),
219*4882a593Smuzhiyun 			       20000);
220*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_PAUSE_PKT_INTERVAL
221*4882a593Smuzhiyun 			       (port, interface), 19000);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		if (OCTEON_IS_MODEL(OCTEON_CN50XX)) {
224*4882a593Smuzhiyun 			cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX(port, interface),
225*4882a593Smuzhiyun 				       16);
226*4882a593Smuzhiyun 			cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX(port, interface),
227*4882a593Smuzhiyun 				       16);
228*4882a593Smuzhiyun 		} else {
229*4882a593Smuzhiyun 			cvmx_write_csr(CVMX_ASXX_TX_CLK_SETX(port, interface),
230*4882a593Smuzhiyun 				       24);
231*4882a593Smuzhiyun 			cvmx_write_csr(CVMX_ASXX_RX_CLK_SETX(port, interface),
232*4882a593Smuzhiyun 				       24);
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	__cvmx_helper_setup_gmx(interface, num_ports);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* enable the ports now */
239*4882a593Smuzhiyun 	for (port = 0; port < num_ports; port++) {
240*4882a593Smuzhiyun 		union cvmx_gmxx_prtx_cfg gmx_cfg;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		gmx_cfg.u64 =
243*4882a593Smuzhiyun 		    cvmx_read_csr(CVMX_GMXX_PRTX_CFG(port, interface));
244*4882a593Smuzhiyun 		gmx_cfg.s.en = 1;
245*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_PRTX_CFG(port, interface),
246*4882a593Smuzhiyun 			       gmx_cfg.u64);
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 	__cvmx_interrupt_asxx_enable(interface);
249*4882a593Smuzhiyun 	__cvmx_interrupt_gmxx_enable(interface);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /**
255*4882a593Smuzhiyun  * Return the link state of an IPD/PKO port as returned by
256*4882a593Smuzhiyun  * auto negotiation. The result of this function may not match
257*4882a593Smuzhiyun  * Octeon's link config if auto negotiation has changed since
258*4882a593Smuzhiyun  * the last call to cvmx_helper_link_set().
259*4882a593Smuzhiyun  *
260*4882a593Smuzhiyun  * @ipd_port: IPD/PKO port to query
261*4882a593Smuzhiyun  *
262*4882a593Smuzhiyun  * Returns Link state
263*4882a593Smuzhiyun  */
__cvmx_helper_rgmii_link_get(int ipd_port)264*4882a593Smuzhiyun union cvmx_helper_link_info __cvmx_helper_rgmii_link_get(int ipd_port)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	int interface = cvmx_helper_get_interface_num(ipd_port);
267*4882a593Smuzhiyun 	int index = cvmx_helper_get_interface_index_num(ipd_port);
268*4882a593Smuzhiyun 	union cvmx_asxx_prt_loop asxx_prt_loop;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	asxx_prt_loop.u64 = cvmx_read_csr(CVMX_ASXX_PRT_LOOP(interface));
271*4882a593Smuzhiyun 	if (asxx_prt_loop.s.int_loop & (1 << index)) {
272*4882a593Smuzhiyun 		/* Force 1Gbps full duplex on internal loopback */
273*4882a593Smuzhiyun 		union cvmx_helper_link_info result;
274*4882a593Smuzhiyun 		result.u64 = 0;
275*4882a593Smuzhiyun 		result.s.full_duplex = 1;
276*4882a593Smuzhiyun 		result.s.link_up = 1;
277*4882a593Smuzhiyun 		result.s.speed = 1000;
278*4882a593Smuzhiyun 		return result;
279*4882a593Smuzhiyun 	} else
280*4882a593Smuzhiyun 		return __cvmx_helper_board_link_get(ipd_port);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /**
284*4882a593Smuzhiyun  * Configure an IPD/PKO port for the specified link state. This
285*4882a593Smuzhiyun  * function does not influence auto negotiation at the PHY level.
286*4882a593Smuzhiyun  * The passed link state must always match the link state returned
287*4882a593Smuzhiyun  * by cvmx_helper_link_get().
288*4882a593Smuzhiyun  *
289*4882a593Smuzhiyun  * @ipd_port:  IPD/PKO port to configure
290*4882a593Smuzhiyun  * @link_info: The new link state
291*4882a593Smuzhiyun  *
292*4882a593Smuzhiyun  * Returns Zero on success, negative on failure
293*4882a593Smuzhiyun  */
__cvmx_helper_rgmii_link_set(int ipd_port,union cvmx_helper_link_info link_info)294*4882a593Smuzhiyun int __cvmx_helper_rgmii_link_set(int ipd_port,
295*4882a593Smuzhiyun 				 union cvmx_helper_link_info link_info)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	int result = 0;
298*4882a593Smuzhiyun 	int interface = cvmx_helper_get_interface_num(ipd_port);
299*4882a593Smuzhiyun 	int index = cvmx_helper_get_interface_index_num(ipd_port);
300*4882a593Smuzhiyun 	union cvmx_gmxx_prtx_cfg original_gmx_cfg;
301*4882a593Smuzhiyun 	union cvmx_gmxx_prtx_cfg new_gmx_cfg;
302*4882a593Smuzhiyun 	union cvmx_pko_mem_queue_qos pko_mem_queue_qos;
303*4882a593Smuzhiyun 	union cvmx_pko_mem_queue_qos pko_mem_queue_qos_save[16];
304*4882a593Smuzhiyun 	union cvmx_gmxx_tx_ovr_bp gmx_tx_ovr_bp;
305*4882a593Smuzhiyun 	union cvmx_gmxx_tx_ovr_bp gmx_tx_ovr_bp_save;
306*4882a593Smuzhiyun 	int i;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Ignore speed sets in the simulator */
309*4882a593Smuzhiyun 	if (cvmx_sysinfo_get()->board_type == CVMX_BOARD_TYPE_SIM)
310*4882a593Smuzhiyun 		return 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Read the current settings so we know the current enable state */
313*4882a593Smuzhiyun 	original_gmx_cfg.u64 =
314*4882a593Smuzhiyun 	    cvmx_read_csr(CVMX_GMXX_PRTX_CFG(index, interface));
315*4882a593Smuzhiyun 	new_gmx_cfg = original_gmx_cfg;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* Disable the lowest level RX */
318*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_ASXX_RX_PRT_EN(interface),
319*4882a593Smuzhiyun 		       cvmx_read_csr(CVMX_ASXX_RX_PRT_EN(interface)) &
320*4882a593Smuzhiyun 				     ~(1 << index));
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	memset(pko_mem_queue_qos_save, 0, sizeof(pko_mem_queue_qos_save));
323*4882a593Smuzhiyun 	/* Disable all queues so that TX should become idle */
324*4882a593Smuzhiyun 	for (i = 0; i < cvmx_pko_get_num_queues(ipd_port); i++) {
325*4882a593Smuzhiyun 		int queue = cvmx_pko_get_base_queue(ipd_port) + i;
326*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_PKO_REG_READ_IDX, queue);
327*4882a593Smuzhiyun 		pko_mem_queue_qos.u64 = cvmx_read_csr(CVMX_PKO_MEM_QUEUE_QOS);
328*4882a593Smuzhiyun 		pko_mem_queue_qos.s.pid = ipd_port;
329*4882a593Smuzhiyun 		pko_mem_queue_qos.s.qid = queue;
330*4882a593Smuzhiyun 		pko_mem_queue_qos_save[i] = pko_mem_queue_qos;
331*4882a593Smuzhiyun 		pko_mem_queue_qos.s.qos_mask = 0;
332*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_PKO_MEM_QUEUE_QOS, pko_mem_queue_qos.u64);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Disable backpressure */
336*4882a593Smuzhiyun 	gmx_tx_ovr_bp.u64 = cvmx_read_csr(CVMX_GMXX_TX_OVR_BP(interface));
337*4882a593Smuzhiyun 	gmx_tx_ovr_bp_save = gmx_tx_ovr_bp;
338*4882a593Smuzhiyun 	gmx_tx_ovr_bp.s.bp &= ~(1 << index);
339*4882a593Smuzhiyun 	gmx_tx_ovr_bp.s.en |= 1 << index;
340*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TX_OVR_BP(interface), gmx_tx_ovr_bp.u64);
341*4882a593Smuzhiyun 	cvmx_read_csr(CVMX_GMXX_TX_OVR_BP(interface));
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/*
344*4882a593Smuzhiyun 	 * Poll the GMX state machine waiting for it to become
345*4882a593Smuzhiyun 	 * idle. Preferably we should only change speed when it is
346*4882a593Smuzhiyun 	 * idle. If it doesn't become idle we will still do the speed
347*4882a593Smuzhiyun 	 * change, but there is a slight chance that GMX will
348*4882a593Smuzhiyun 	 * lockup.
349*4882a593Smuzhiyun 	 */
350*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_NPI_DBG_SELECT,
351*4882a593Smuzhiyun 		       interface * 0x800 + index * 0x100 + 0x880);
352*4882a593Smuzhiyun 	CVMX_WAIT_FOR_FIELD64(CVMX_DBG_DATA, union cvmx_dbg_data, data & 7,
353*4882a593Smuzhiyun 			==, 0, 10000);
354*4882a593Smuzhiyun 	CVMX_WAIT_FOR_FIELD64(CVMX_DBG_DATA, union cvmx_dbg_data, data & 0xf,
355*4882a593Smuzhiyun 			==, 0, 10000);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* Disable the port before we make any changes */
358*4882a593Smuzhiyun 	new_gmx_cfg.s.en = 0;
359*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(index, interface), new_gmx_cfg.u64);
360*4882a593Smuzhiyun 	cvmx_read_csr(CVMX_GMXX_PRTX_CFG(index, interface));
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* Set full/half duplex */
363*4882a593Smuzhiyun 	if (cvmx_octeon_is_pass1())
364*4882a593Smuzhiyun 		/* Half duplex is broken for 38XX Pass 1 */
365*4882a593Smuzhiyun 		new_gmx_cfg.s.duplex = 1;
366*4882a593Smuzhiyun 	else if (!link_info.s.link_up)
367*4882a593Smuzhiyun 		/* Force full duplex on down links */
368*4882a593Smuzhiyun 		new_gmx_cfg.s.duplex = 1;
369*4882a593Smuzhiyun 	else
370*4882a593Smuzhiyun 		new_gmx_cfg.s.duplex = link_info.s.full_duplex;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Set the link speed. Anything unknown is set to 1Gbps */
373*4882a593Smuzhiyun 	if (link_info.s.speed == 10) {
374*4882a593Smuzhiyun 		new_gmx_cfg.s.slottime = 0;
375*4882a593Smuzhiyun 		new_gmx_cfg.s.speed = 0;
376*4882a593Smuzhiyun 	} else if (link_info.s.speed == 100) {
377*4882a593Smuzhiyun 		new_gmx_cfg.s.slottime = 0;
378*4882a593Smuzhiyun 		new_gmx_cfg.s.speed = 0;
379*4882a593Smuzhiyun 	} else {
380*4882a593Smuzhiyun 		new_gmx_cfg.s.slottime = 1;
381*4882a593Smuzhiyun 		new_gmx_cfg.s.speed = 1;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* Adjust the clocks */
385*4882a593Smuzhiyun 	if (link_info.s.speed == 10) {
386*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_CLK(index, interface), 50);
387*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_SLOT(index, interface), 0x40);
388*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_BURST(index, interface), 0);
389*4882a593Smuzhiyun 	} else if (link_info.s.speed == 100) {
390*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_CLK(index, interface), 5);
391*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_SLOT(index, interface), 0x40);
392*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_BURST(index, interface), 0);
393*4882a593Smuzhiyun 	} else {
394*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_CLK(index, interface), 1);
395*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_SLOT(index, interface), 0x200);
396*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_GMXX_TXX_BURST(index, interface), 0x2000);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (OCTEON_IS_MODEL(OCTEON_CN30XX) || OCTEON_IS_MODEL(OCTEON_CN50XX)) {
400*4882a593Smuzhiyun 		if ((link_info.s.speed == 10) || (link_info.s.speed == 100)) {
401*4882a593Smuzhiyun 			union cvmx_gmxx_inf_mode mode;
402*4882a593Smuzhiyun 			mode.u64 = cvmx_read_csr(CVMX_GMXX_INF_MODE(interface));
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/*
405*4882a593Smuzhiyun 	 * Port	 .en  .type  .p0mii  Configuration
406*4882a593Smuzhiyun 	 * ----	 ---  -----  ------  -----------------------------------------
407*4882a593Smuzhiyun 	 *  X	   0	 X	X    All links are disabled.
408*4882a593Smuzhiyun 	 *  0	   1	 X	0    Port 0 is RGMII
409*4882a593Smuzhiyun 	 *  0	   1	 X	1    Port 0 is MII
410*4882a593Smuzhiyun 	 *  1	   1	 0	X    Ports 1 and 2 are configured as RGMII ports.
411*4882a593Smuzhiyun 	 *  1	   1	 1	X    Port 1: GMII/MII; Port 2: disabled. GMII or
412*4882a593Smuzhiyun 	 *			     MII port is selected by GMX_PRT1_CFG[SPEED].
413*4882a593Smuzhiyun 	 */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 			/* In MII mode, CLK_CNT = 1. */
416*4882a593Smuzhiyun 			if (((index == 0) && (mode.s.p0mii == 1))
417*4882a593Smuzhiyun 			    || ((index != 0) && (mode.s.type == 1))) {
418*4882a593Smuzhiyun 				cvmx_write_csr(CVMX_GMXX_TXX_CLK
419*4882a593Smuzhiyun 					       (index, interface), 1);
420*4882a593Smuzhiyun 			}
421*4882a593Smuzhiyun 		}
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* Do a read to make sure all setup stuff is complete */
425*4882a593Smuzhiyun 	cvmx_read_csr(CVMX_GMXX_PRTX_CFG(index, interface));
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* Save the new GMX setting without enabling the port */
428*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(index, interface), new_gmx_cfg.u64);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* Enable the lowest level RX */
431*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_ASXX_RX_PRT_EN(interface),
432*4882a593Smuzhiyun 		       cvmx_read_csr(CVMX_ASXX_RX_PRT_EN(interface)) | (1 <<
433*4882a593Smuzhiyun 									index));
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* Re-enable the TX path */
436*4882a593Smuzhiyun 	for (i = 0; i < cvmx_pko_get_num_queues(ipd_port); i++) {
437*4882a593Smuzhiyun 		int queue = cvmx_pko_get_base_queue(ipd_port) + i;
438*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_PKO_REG_READ_IDX, queue);
439*4882a593Smuzhiyun 		cvmx_write_csr(CVMX_PKO_MEM_QUEUE_QOS,
440*4882a593Smuzhiyun 			       pko_mem_queue_qos_save[i].u64);
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* Restore backpressure */
444*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_TX_OVR_BP(interface), gmx_tx_ovr_bp_save.u64);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* Restore the GMX enable state. Port config is complete */
447*4882a593Smuzhiyun 	new_gmx_cfg.s.en = original_gmx_cfg.s.en;
448*4882a593Smuzhiyun 	cvmx_write_csr(CVMX_GMXX_PRTX_CFG(index, interface), new_gmx_cfg.u64);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return result;
451*4882a593Smuzhiyun }
452