1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/ { 3*4882a593Smuzhiyun #address-cells = <1>; 4*4882a593Smuzhiyun #size-cells = <1>; 5*4882a593Smuzhiyun compatible = "brcm,bcm7435"; 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun cpus { 8*4882a593Smuzhiyun #address-cells = <1>; 9*4882a593Smuzhiyun #size-cells = <0>; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun mips-hpt-frequency = <175625000>; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun cpu@0 { 14*4882a593Smuzhiyun compatible = "brcm,bmips5200"; 15*4882a593Smuzhiyun device_type = "cpu"; 16*4882a593Smuzhiyun reg = <0>; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun cpu@1 { 20*4882a593Smuzhiyun compatible = "brcm,bmips5200"; 21*4882a593Smuzhiyun device_type = "cpu"; 22*4882a593Smuzhiyun reg = <1>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpu@2 { 26*4882a593Smuzhiyun compatible = "brcm,bmips5200"; 27*4882a593Smuzhiyun device_type = "cpu"; 28*4882a593Smuzhiyun reg = <2>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun cpu@3 { 32*4882a593Smuzhiyun compatible = "brcm,bmips5200"; 33*4882a593Smuzhiyun device_type = "cpu"; 34*4882a593Smuzhiyun reg = <3>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun aliases { 39*4882a593Smuzhiyun uart0 = &uart0; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun cpu_intc: interrupt-controller { 43*4882a593Smuzhiyun #address-cells = <0>; 44*4882a593Smuzhiyun compatible = "mti,cpu-interrupt-controller"; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun interrupt-controller; 47*4882a593Smuzhiyun #interrupt-cells = <1>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun clocks { 51*4882a593Smuzhiyun uart_clk: uart_clk { 52*4882a593Smuzhiyun compatible = "fixed-clock"; 53*4882a593Smuzhiyun #clock-cells = <0>; 54*4882a593Smuzhiyun clock-frequency = <81000000>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun upg_clk: upg_clk { 58*4882a593Smuzhiyun compatible = "fixed-clock"; 59*4882a593Smuzhiyun #clock-cells = <0>; 60*4882a593Smuzhiyun clock-frequency = <27000000>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun rdb { 65*4882a593Smuzhiyun #address-cells = <1>; 66*4882a593Smuzhiyun #size-cells = <1>; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun compatible = "simple-bus"; 69*4882a593Smuzhiyun ranges = <0 0x10000000 0x01000000>; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun periph_intc: interrupt-controller@41b500 { 72*4882a593Smuzhiyun compatible = "brcm,bcm7038-l1-intc"; 73*4882a593Smuzhiyun reg = <0x41b500 0x40>, <0x41b600 0x40>, 74*4882a593Smuzhiyun <0x41b700 0x40>, <0x41b800 0x40>; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun interrupt-controller; 77*4882a593Smuzhiyun #interrupt-cells = <1>; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun interrupt-parent = <&cpu_intc>; 80*4882a593Smuzhiyun interrupts = <2>, <3>, <2>, <3>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun sun_l2_intc: interrupt-controller@403000 { 84*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 85*4882a593Smuzhiyun reg = <0x403000 0x30>; 86*4882a593Smuzhiyun interrupt-controller; 87*4882a593Smuzhiyun #interrupt-cells = <1>; 88*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 89*4882a593Smuzhiyun interrupts = <52>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun gisb-arb@400000 { 93*4882a593Smuzhiyun compatible = "brcm,bcm7435-gisb-arb"; 94*4882a593Smuzhiyun reg = <0x400000 0xdc>; 95*4882a593Smuzhiyun native-endian; 96*4882a593Smuzhiyun interrupt-parent = <&sun_l2_intc>; 97*4882a593Smuzhiyun interrupts = <0>, <2>; 98*4882a593Smuzhiyun brcm,gisb-arb-master-mask = <0xf77f>; 99*4882a593Smuzhiyun brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "webcpu_0", 100*4882a593Smuzhiyun "pcie_0", "bsp_0", 101*4882a593Smuzhiyun "rdc_0", "raaga_0", 102*4882a593Smuzhiyun "avd_1", "jtag_0", 103*4882a593Smuzhiyun "svd_0", "vice_0", 104*4882a593Smuzhiyun "vice_1", "raaga_1", 105*4882a593Smuzhiyun "scpu"; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun upg_irq0_intc: interrupt-controller@406780 { 109*4882a593Smuzhiyun compatible = "brcm,bcm7120-l2-intc"; 110*4882a593Smuzhiyun reg = <0x406780 0x8>; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun brcm,int-map-mask = <0x44>, <0x7000000>; 113*4882a593Smuzhiyun brcm,int-fwd-mask = <0x70000>; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun interrupt-controller; 116*4882a593Smuzhiyun #interrupt-cells = <1>; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 119*4882a593Smuzhiyun interrupts = <60>, <58>; 120*4882a593Smuzhiyun interrupt-names = "upg_main", "upg_bsc"; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun upg_aon_irq0_intc: interrupt-controller@409480 { 124*4882a593Smuzhiyun compatible = "brcm,bcm7120-l2-intc"; 125*4882a593Smuzhiyun reg = <0x409480 0x8>; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun brcm,int-map-mask = <0x40>, <0x18000000>, <0x100000>; 128*4882a593Smuzhiyun brcm,int-fwd-mask = <0>; 129*4882a593Smuzhiyun brcm,irq-can-wake; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun interrupt-controller; 132*4882a593Smuzhiyun #interrupt-cells = <1>; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 135*4882a593Smuzhiyun interrupts = <61>, <59>, <64>; 136*4882a593Smuzhiyun interrupt-names = "upg_main_aon", "upg_bsc_aon", 137*4882a593Smuzhiyun "upg_spi"; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun sun_top_ctrl: syscon@404000 { 141*4882a593Smuzhiyun compatible = "brcm,bcm7425-sun-top-ctrl", "syscon"; 142*4882a593Smuzhiyun reg = <0x404000 0x51c>; 143*4882a593Smuzhiyun native-endian; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun reboot { 147*4882a593Smuzhiyun compatible = "brcm,brcmstb-reboot"; 148*4882a593Smuzhiyun syscon = <&sun_top_ctrl 0x304 0x308>; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun uart0: serial@406b00 { 152*4882a593Smuzhiyun compatible = "ns16550a"; 153*4882a593Smuzhiyun reg = <0x406b00 0x20>; 154*4882a593Smuzhiyun reg-io-width = <0x4>; 155*4882a593Smuzhiyun reg-shift = <0x2>; 156*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 157*4882a593Smuzhiyun interrupts = <66>; 158*4882a593Smuzhiyun clocks = <&uart_clk>; 159*4882a593Smuzhiyun status = "disabled"; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun uart1: serial@406b40 { 163*4882a593Smuzhiyun compatible = "ns16550a"; 164*4882a593Smuzhiyun reg = <0x406b40 0x20>; 165*4882a593Smuzhiyun reg-io-width = <0x4>; 166*4882a593Smuzhiyun reg-shift = <0x2>; 167*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 168*4882a593Smuzhiyun interrupts = <67>; 169*4882a593Smuzhiyun clocks = <&uart_clk>; 170*4882a593Smuzhiyun status = "disabled"; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun uart2: serial@406b80 { 174*4882a593Smuzhiyun compatible = "ns16550a"; 175*4882a593Smuzhiyun reg = <0x406b80 0x20>; 176*4882a593Smuzhiyun reg-io-width = <0x4>; 177*4882a593Smuzhiyun reg-shift = <0x2>; 178*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 179*4882a593Smuzhiyun interrupts = <68>; 180*4882a593Smuzhiyun clocks = <&uart_clk>; 181*4882a593Smuzhiyun status = "disabled"; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun bsca: i2c@406300 { 185*4882a593Smuzhiyun clock-frequency = <390000>; 186*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 187*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 188*4882a593Smuzhiyun reg = <0x406300 0x58>; 189*4882a593Smuzhiyun interrupts = <26>; 190*4882a593Smuzhiyun interrupt-names = "upg_bsca"; 191*4882a593Smuzhiyun status = "disabled"; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun bscb: i2c@409400 { 195*4882a593Smuzhiyun clock-frequency = <390000>; 196*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 197*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 198*4882a593Smuzhiyun reg = <0x409400 0x58>; 199*4882a593Smuzhiyun interrupts = <28>; 200*4882a593Smuzhiyun interrupt-names = "upg_bscb"; 201*4882a593Smuzhiyun status = "disabled"; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun bscc: i2c@406200 { 205*4882a593Smuzhiyun clock-frequency = <390000>; 206*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 207*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 208*4882a593Smuzhiyun reg = <0x406200 0x58>; 209*4882a593Smuzhiyun interrupts = <24>; 210*4882a593Smuzhiyun interrupt-names = "upg_bscc"; 211*4882a593Smuzhiyun status = "disabled"; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun bscd: i2c@406280 { 215*4882a593Smuzhiyun clock-frequency = <390000>; 216*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 217*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 218*4882a593Smuzhiyun reg = <0x406280 0x58>; 219*4882a593Smuzhiyun interrupts = <25>; 220*4882a593Smuzhiyun interrupt-names = "upg_bscd"; 221*4882a593Smuzhiyun status = "disabled"; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun bsce: i2c@409180 { 225*4882a593Smuzhiyun clock-frequency = <390000>; 226*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 227*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 228*4882a593Smuzhiyun reg = <0x409180 0x58>; 229*4882a593Smuzhiyun interrupts = <27>; 230*4882a593Smuzhiyun interrupt-names = "upg_bsce"; 231*4882a593Smuzhiyun status = "disabled"; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun pwma: pwm@406580 { 235*4882a593Smuzhiyun compatible = "brcm,bcm7038-pwm"; 236*4882a593Smuzhiyun reg = <0x406580 0x28>; 237*4882a593Smuzhiyun #pwm-cells = <2>; 238*4882a593Smuzhiyun clocks = <&upg_clk>; 239*4882a593Smuzhiyun status = "disabled"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun pwmb: pwm@406800 { 243*4882a593Smuzhiyun compatible = "brcm,bcm7038-pwm"; 244*4882a593Smuzhiyun reg = <0x406800 0x28>; 245*4882a593Smuzhiyun #pwm-cells = <2>; 246*4882a593Smuzhiyun clocks = <&upg_clk>; 247*4882a593Smuzhiyun status = "disabled"; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun watchdog: watchdog@4067e8 { 251*4882a593Smuzhiyun clocks = <&upg_clk>; 252*4882a593Smuzhiyun compatible = "brcm,bcm7038-wdt"; 253*4882a593Smuzhiyun reg = <0x4067e8 0x14>; 254*4882a593Smuzhiyun status = "disabled"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun aon_pm_l2_intc: interrupt-controller@408440 { 258*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 259*4882a593Smuzhiyun reg = <0x408440 0x30>; 260*4882a593Smuzhiyun interrupt-controller; 261*4882a593Smuzhiyun #interrupt-cells = <1>; 262*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 263*4882a593Smuzhiyun interrupts = <54>; 264*4882a593Smuzhiyun brcm,irq-can-wake; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun aon_ctrl: syscon@408000 { 268*4882a593Smuzhiyun compatible = "brcm,brcmstb-aon-ctrl"; 269*4882a593Smuzhiyun reg = <0x408000 0x100>, <0x408200 0x200>; 270*4882a593Smuzhiyun reg-names = "aon-ctrl", "aon-sram"; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun timers: timer@4067c0 { 274*4882a593Smuzhiyun compatible = "brcm,brcmstb-timers"; 275*4882a593Smuzhiyun reg = <0x4067c0 0x40>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun upg_gio: gpio@406700 { 279*4882a593Smuzhiyun compatible = "brcm,brcmstb-gpio"; 280*4882a593Smuzhiyun reg = <0x406700 0x80>; 281*4882a593Smuzhiyun #gpio-cells = <2>; 282*4882a593Smuzhiyun #interrupt-cells = <2>; 283*4882a593Smuzhiyun gpio-controller; 284*4882a593Smuzhiyun interrupt-controller; 285*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 286*4882a593Smuzhiyun interrupts = <6>; 287*4882a593Smuzhiyun brcm,gpio-bank-widths = <32 32 32 21>; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun upg_gio_aon: gpio@4094c0 { 291*4882a593Smuzhiyun compatible = "brcm,brcmstb-gpio"; 292*4882a593Smuzhiyun reg = <0x4094c0 0x40>; 293*4882a593Smuzhiyun #gpio-cells = <2>; 294*4882a593Smuzhiyun #interrupt-cells = <2>; 295*4882a593Smuzhiyun gpio-controller; 296*4882a593Smuzhiyun interrupt-controller; 297*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 298*4882a593Smuzhiyun interrupts = <6>; 299*4882a593Smuzhiyun interrupts-extended = <&upg_aon_irq0_intc 6>, 300*4882a593Smuzhiyun <&aon_pm_l2_intc 5>; 301*4882a593Smuzhiyun wakeup-source; 302*4882a593Smuzhiyun brcm,gpio-bank-widths = <18 4>; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun enet0: ethernet@b80000 { 306*4882a593Smuzhiyun phy-mode = "internal"; 307*4882a593Smuzhiyun phy-handle = <&phy1>; 308*4882a593Smuzhiyun mac-address = [ 00 10 18 36 23 1a ]; 309*4882a593Smuzhiyun compatible = "brcm,genet-v3"; 310*4882a593Smuzhiyun #address-cells = <0x1>; 311*4882a593Smuzhiyun #size-cells = <0x1>; 312*4882a593Smuzhiyun reg = <0xb80000 0x11c88>; 313*4882a593Smuzhiyun interrupts = <17>, <18>; 314*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 315*4882a593Smuzhiyun status = "disabled"; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun mdio@e14 { 318*4882a593Smuzhiyun compatible = "brcm,genet-mdio-v3"; 319*4882a593Smuzhiyun #address-cells = <0x1>; 320*4882a593Smuzhiyun #size-cells = <0x0>; 321*4882a593Smuzhiyun reg = <0xe14 0x8>; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun phy1: ethernet-phy@1 { 324*4882a593Smuzhiyun max-speed = <100>; 325*4882a593Smuzhiyun reg = <0x1>; 326*4882a593Smuzhiyun compatible = "brcm,40nm-ephy", 327*4882a593Smuzhiyun "ethernet-phy-ieee802.3-c22"; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun ehci0: usb@480300 { 333*4882a593Smuzhiyun compatible = "brcm,bcm7435-ehci", "generic-ehci"; 334*4882a593Smuzhiyun reg = <0x480300 0x100>; 335*4882a593Smuzhiyun native-endian; 336*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 337*4882a593Smuzhiyun interrupts = <70>; 338*4882a593Smuzhiyun status = "disabled"; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun ohci0: usb@480400 { 342*4882a593Smuzhiyun compatible = "brcm,bcm7435-ohci", "generic-ohci"; 343*4882a593Smuzhiyun reg = <0x480400 0x100>; 344*4882a593Smuzhiyun native-endian; 345*4882a593Smuzhiyun no-big-frame-no; 346*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 347*4882a593Smuzhiyun interrupts = <72>; 348*4882a593Smuzhiyun status = "disabled"; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun ehci1: usb@480500 { 352*4882a593Smuzhiyun compatible = "brcm,bcm7435-ehci", "generic-ehci"; 353*4882a593Smuzhiyun reg = <0x480500 0x100>; 354*4882a593Smuzhiyun native-endian; 355*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 356*4882a593Smuzhiyun interrupts = <71>; 357*4882a593Smuzhiyun status = "disabled"; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun ohci1: usb@480600 { 361*4882a593Smuzhiyun compatible = "brcm,bcm7435-ohci", "generic-ohci"; 362*4882a593Smuzhiyun reg = <0x480600 0x100>; 363*4882a593Smuzhiyun native-endian; 364*4882a593Smuzhiyun no-big-frame-no; 365*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 366*4882a593Smuzhiyun interrupts = <73>; 367*4882a593Smuzhiyun status = "disabled"; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun ehci2: usb@490300 { 371*4882a593Smuzhiyun compatible = "brcm,bcm7435-ehci", "generic-ehci"; 372*4882a593Smuzhiyun reg = <0x490300 0x100>; 373*4882a593Smuzhiyun native-endian; 374*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 375*4882a593Smuzhiyun interrupts = <75>; 376*4882a593Smuzhiyun status = "disabled"; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun ohci2: usb@490400 { 380*4882a593Smuzhiyun compatible = "brcm,bcm7435-ohci", "generic-ohci"; 381*4882a593Smuzhiyun reg = <0x490400 0x100>; 382*4882a593Smuzhiyun native-endian; 383*4882a593Smuzhiyun no-big-frame-no; 384*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 385*4882a593Smuzhiyun interrupts = <77>; 386*4882a593Smuzhiyun status = "disabled"; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun ehci3: usb@490500 { 390*4882a593Smuzhiyun compatible = "brcm,bcm7435-ehci", "generic-ehci"; 391*4882a593Smuzhiyun reg = <0x490500 0x100>; 392*4882a593Smuzhiyun native-endian; 393*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 394*4882a593Smuzhiyun interrupts = <76>; 395*4882a593Smuzhiyun status = "disabled"; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun ohci3: usb@490600 { 399*4882a593Smuzhiyun compatible = "brcm,bcm7435-ohci", "generic-ohci"; 400*4882a593Smuzhiyun reg = <0x490600 0x100>; 401*4882a593Smuzhiyun native-endian; 402*4882a593Smuzhiyun no-big-frame-no; 403*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 404*4882a593Smuzhiyun interrupts = <78>; 405*4882a593Smuzhiyun status = "disabled"; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun hif_l2_intc: interrupt-controller@41b000 { 409*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 410*4882a593Smuzhiyun reg = <0x41b000 0x30>; 411*4882a593Smuzhiyun interrupt-controller; 412*4882a593Smuzhiyun #interrupt-cells = <1>; 413*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 414*4882a593Smuzhiyun interrupts = <24>; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun nand: nand@41c800 { 418*4882a593Smuzhiyun compatible = "brcm,brcmnand-v6.2", "brcm,brcmnand"; 419*4882a593Smuzhiyun #address-cells = <1>; 420*4882a593Smuzhiyun #size-cells = <0>; 421*4882a593Smuzhiyun reg-names = "nand", "flash-dma"; 422*4882a593Smuzhiyun reg = <0x41c800 0x600>, <0x41d000 0x100>; 423*4882a593Smuzhiyun interrupt-parent = <&hif_l2_intc>; 424*4882a593Smuzhiyun interrupts = <24>, <4>; 425*4882a593Smuzhiyun status = "disabled"; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun sata: sata@181000 { 429*4882a593Smuzhiyun compatible = "brcm,bcm7425-ahci", "brcm,sata3-ahci"; 430*4882a593Smuzhiyun reg-names = "ahci", "top-ctrl"; 431*4882a593Smuzhiyun reg = <0x181000 0xa9c>, <0x180020 0x1c>; 432*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 433*4882a593Smuzhiyun interrupts = <45>; 434*4882a593Smuzhiyun #address-cells = <1>; 435*4882a593Smuzhiyun #size-cells = <0>; 436*4882a593Smuzhiyun status = "disabled"; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun sata0: sata-port@0 { 439*4882a593Smuzhiyun reg = <0>; 440*4882a593Smuzhiyun phys = <&sata_phy0>; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun sata1: sata-port@1 { 444*4882a593Smuzhiyun reg = <1>; 445*4882a593Smuzhiyun phys = <&sata_phy1>; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun sata_phy: sata-phy@180100 { 450*4882a593Smuzhiyun compatible = "brcm,bcm7425-sata-phy", "brcm,phy-sata3"; 451*4882a593Smuzhiyun reg = <0x180100 0x0eff>; 452*4882a593Smuzhiyun reg-names = "phy"; 453*4882a593Smuzhiyun #address-cells = <1>; 454*4882a593Smuzhiyun #size-cells = <0>; 455*4882a593Smuzhiyun status = "disabled"; 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun sata_phy0: sata-phy@0 { 458*4882a593Smuzhiyun reg = <0>; 459*4882a593Smuzhiyun #phy-cells = <0>; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun sata_phy1: sata-phy@1 { 463*4882a593Smuzhiyun reg = <1>; 464*4882a593Smuzhiyun #phy-cells = <0>; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun sdhci0: sdhci@41a000 { 469*4882a593Smuzhiyun compatible = "brcm,bcm7425-sdhci"; 470*4882a593Smuzhiyun reg = <0x41a000 0x100>; 471*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 472*4882a593Smuzhiyun interrupts = <47>; 473*4882a593Smuzhiyun sd-uhs-sdr50; 474*4882a593Smuzhiyun mmc-hs200-1_8v; 475*4882a593Smuzhiyun status = "disabled"; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun sdhci1: sdhci@41a200 { 479*4882a593Smuzhiyun compatible = "brcm,bcm7425-sdhci"; 480*4882a593Smuzhiyun reg = <0x41a200 0x100>; 481*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 482*4882a593Smuzhiyun interrupts = <48>; 483*4882a593Smuzhiyun sd-uhs-sdr50; 484*4882a593Smuzhiyun mmc-hs200-1_8v; 485*4882a593Smuzhiyun status = "disabled"; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun spi_l2_intc: interrupt-controller@41bd00 { 489*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 490*4882a593Smuzhiyun reg = <0x41bd00 0x30>; 491*4882a593Smuzhiyun interrupt-controller; 492*4882a593Smuzhiyun #interrupt-cells = <1>; 493*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 494*4882a593Smuzhiyun interrupts = <25>; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun qspi: spi@41d200 { 498*4882a593Smuzhiyun #address-cells = <0x1>; 499*4882a593Smuzhiyun #size-cells = <0x0>; 500*4882a593Smuzhiyun compatible = "brcm,spi-bcm-qspi", 501*4882a593Smuzhiyun "brcm,spi-brcmstb-qspi"; 502*4882a593Smuzhiyun clocks = <&upg_clk>; 503*4882a593Smuzhiyun reg = <0x41a920 0x4 0x41d400 0x188 0x41d200 0x50>; 504*4882a593Smuzhiyun reg-names = "cs_reg", "hif_mspi", "bspi"; 505*4882a593Smuzhiyun interrupts = <0x0 0x1 0x2 0x3 0x4 0x5 0x6>; 506*4882a593Smuzhiyun interrupt-parent = <&spi_l2_intc>; 507*4882a593Smuzhiyun interrupt-names = "spi_lr_fullness_reached", 508*4882a593Smuzhiyun "spi_lr_session_aborted", 509*4882a593Smuzhiyun "spi_lr_impatient", 510*4882a593Smuzhiyun "spi_lr_session_done", 511*4882a593Smuzhiyun "spi_lr_overread", 512*4882a593Smuzhiyun "mspi_done", 513*4882a593Smuzhiyun "mspi_halted"; 514*4882a593Smuzhiyun status = "disabled"; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun mspi: spi@409200 { 518*4882a593Smuzhiyun #address-cells = <1>; 519*4882a593Smuzhiyun #size-cells = <0>; 520*4882a593Smuzhiyun compatible = "brcm,spi-bcm-qspi", 521*4882a593Smuzhiyun "brcm,spi-brcmstb-mspi"; 522*4882a593Smuzhiyun clocks = <&upg_clk>; 523*4882a593Smuzhiyun reg = <0x409200 0x180>; 524*4882a593Smuzhiyun reg-names = "mspi"; 525*4882a593Smuzhiyun interrupts = <0x14>; 526*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 527*4882a593Smuzhiyun interrupt-names = "mspi_done"; 528*4882a593Smuzhiyun status = "disabled"; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun waketimer: waketimer@409580 { 532*4882a593Smuzhiyun compatible = "brcm,brcmstb-waketimer"; 533*4882a593Smuzhiyun reg = <0x409580 0x14>; 534*4882a593Smuzhiyun interrupts = <0x3>; 535*4882a593Smuzhiyun interrupt-parent = <&aon_pm_l2_intc>; 536*4882a593Smuzhiyun interrupt-names = "timer"; 537*4882a593Smuzhiyun clocks = <&upg_clk>; 538*4882a593Smuzhiyun status = "disabled"; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun }; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun memory_controllers { 543*4882a593Smuzhiyun compatible = "simple-bus"; 544*4882a593Smuzhiyun ranges = <0x0 0x103b0000 0x1a000>; 545*4882a593Smuzhiyun #address-cells = <1>; 546*4882a593Smuzhiyun #size-cells = <1>; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun memory-controller@0 { 549*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc", "simple-bus"; 550*4882a593Smuzhiyun ranges = <0x0 0x0 0xa000>; 551*4882a593Smuzhiyun #address-cells = <1>; 552*4882a593Smuzhiyun #size-cells = <1>; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun memc-arb@1000 { 555*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-arb"; 556*4882a593Smuzhiyun reg = <0x1000 0x248>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun memc-ddr@2000 { 560*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-ddr"; 561*4882a593Smuzhiyun reg = <0x2000 0x300>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun ddr-phy@6000 { 565*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-phy"; 566*4882a593Smuzhiyun reg = <0x6000 0xc8>; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun shimphy@8000 { 570*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-shimphy"; 571*4882a593Smuzhiyun reg = <0x8000 0x13c>; 572*4882a593Smuzhiyun }; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun memory-controller@1 { 576*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc", "simple-bus"; 577*4882a593Smuzhiyun ranges = <0x0 0x10000 0xa000>; 578*4882a593Smuzhiyun #address-cells = <1>; 579*4882a593Smuzhiyun #size-cells = <1>; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun memc-arb@1000 { 582*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-arb"; 583*4882a593Smuzhiyun reg = <0x1000 0x248>; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun memc-ddr@2000 { 587*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-ddr"; 588*4882a593Smuzhiyun reg = <0x2000 0x300>; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun ddr-phy@6000 { 592*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-phy"; 593*4882a593Smuzhiyun reg = <0x6000 0xc8>; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun shimphy@8000 { 597*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-shimphy"; 598*4882a593Smuzhiyun reg = <0x8000 0x13c>; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun}; 603